cik.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include <drm/drmP.h>
  28. #include "amdgpu.h"
  29. #include "amdgpu_atombios.h"
  30. #include "amdgpu_ih.h"
  31. #include "amdgpu_uvd.h"
  32. #include "amdgpu_vce.h"
  33. #include "cikd.h"
  34. #include "atom.h"
  35. #include "amd_pcie.h"
  36. #include "cik.h"
  37. #include "gmc_v7_0.h"
  38. #include "cik_ih.h"
  39. #include "dce_v8_0.h"
  40. #include "gfx_v7_0.h"
  41. #include "cik_sdma.h"
  42. #include "uvd_v4_2.h"
  43. #include "vce_v2_0.h"
  44. #include "cik_dpm.h"
  45. #include "uvd/uvd_4_2_d.h"
  46. #include "smu/smu_7_0_1_d.h"
  47. #include "smu/smu_7_0_1_sh_mask.h"
  48. #include "dce/dce_8_0_d.h"
  49. #include "dce/dce_8_0_sh_mask.h"
  50. #include "bif/bif_4_1_d.h"
  51. #include "bif/bif_4_1_sh_mask.h"
  52. #include "gca/gfx_7_2_d.h"
  53. #include "gca/gfx_7_2_enum.h"
  54. #include "gca/gfx_7_2_sh_mask.h"
  55. #include "gmc/gmc_7_1_d.h"
  56. #include "gmc/gmc_7_1_sh_mask.h"
  57. #include "oss/oss_2_0_d.h"
  58. #include "oss/oss_2_0_sh_mask.h"
  59. #include "amdgpu_dm.h"
  60. #include "amdgpu_amdkfd.h"
  61. #include "dce_virtual.h"
  62. /*
  63. * Indirect registers accessor
  64. */
  65. static u32 cik_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  66. {
  67. unsigned long flags;
  68. u32 r;
  69. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  70. WREG32(mmPCIE_INDEX, reg);
  71. (void)RREG32(mmPCIE_INDEX);
  72. r = RREG32(mmPCIE_DATA);
  73. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  74. return r;
  75. }
  76. static void cik_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  77. {
  78. unsigned long flags;
  79. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  80. WREG32(mmPCIE_INDEX, reg);
  81. (void)RREG32(mmPCIE_INDEX);
  82. WREG32(mmPCIE_DATA, v);
  83. (void)RREG32(mmPCIE_DATA);
  84. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  85. }
  86. static u32 cik_smc_rreg(struct amdgpu_device *adev, u32 reg)
  87. {
  88. unsigned long flags;
  89. u32 r;
  90. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  91. WREG32(mmSMC_IND_INDEX_0, (reg));
  92. r = RREG32(mmSMC_IND_DATA_0);
  93. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  94. return r;
  95. }
  96. static void cik_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  97. {
  98. unsigned long flags;
  99. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  100. WREG32(mmSMC_IND_INDEX_0, (reg));
  101. WREG32(mmSMC_IND_DATA_0, (v));
  102. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  103. }
  104. static u32 cik_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  105. {
  106. unsigned long flags;
  107. u32 r;
  108. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  109. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  110. r = RREG32(mmUVD_CTX_DATA);
  111. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  112. return r;
  113. }
  114. static void cik_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  115. {
  116. unsigned long flags;
  117. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  118. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  119. WREG32(mmUVD_CTX_DATA, (v));
  120. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  121. }
  122. static u32 cik_didt_rreg(struct amdgpu_device *adev, u32 reg)
  123. {
  124. unsigned long flags;
  125. u32 r;
  126. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  127. WREG32(mmDIDT_IND_INDEX, (reg));
  128. r = RREG32(mmDIDT_IND_DATA);
  129. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  130. return r;
  131. }
  132. static void cik_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  133. {
  134. unsigned long flags;
  135. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  136. WREG32(mmDIDT_IND_INDEX, (reg));
  137. WREG32(mmDIDT_IND_DATA, (v));
  138. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  139. }
  140. static const u32 bonaire_golden_spm_registers[] =
  141. {
  142. 0xc200, 0xe0ffffff, 0xe0000000
  143. };
  144. static const u32 bonaire_golden_common_registers[] =
  145. {
  146. 0x31dc, 0xffffffff, 0x00000800,
  147. 0x31dd, 0xffffffff, 0x00000800,
  148. 0x31e6, 0xffffffff, 0x00007fbf,
  149. 0x31e7, 0xffffffff, 0x00007faf
  150. };
  151. static const u32 bonaire_golden_registers[] =
  152. {
  153. 0xcd5, 0x00000333, 0x00000333,
  154. 0xcd4, 0x000c0fc0, 0x00040200,
  155. 0x2684, 0x00010000, 0x00058208,
  156. 0xf000, 0xffff1fff, 0x00140000,
  157. 0xf080, 0xfdfc0fff, 0x00000100,
  158. 0xf08d, 0x40000000, 0x40000200,
  159. 0x260c, 0xffffffff, 0x00000000,
  160. 0x260d, 0xf00fffff, 0x00000400,
  161. 0x260e, 0x0002021c, 0x00020200,
  162. 0x31e, 0x00000080, 0x00000000,
  163. 0x16ec, 0x000000f0, 0x00000070,
  164. 0x16f0, 0xf0311fff, 0x80300000,
  165. 0x263e, 0x73773777, 0x12010001,
  166. 0xd43, 0x00810000, 0x408af000,
  167. 0x1c0c, 0x31000111, 0x00000011,
  168. 0xbd2, 0x73773777, 0x12010001,
  169. 0x883, 0x00007fb6, 0x0021a1b1,
  170. 0x884, 0x00007fb6, 0x002021b1,
  171. 0x860, 0x00007fb6, 0x00002191,
  172. 0x886, 0x00007fb6, 0x002121b1,
  173. 0x887, 0x00007fb6, 0x002021b1,
  174. 0x877, 0x00007fb6, 0x00002191,
  175. 0x878, 0x00007fb6, 0x00002191,
  176. 0xd8a, 0x0000003f, 0x0000000a,
  177. 0xd8b, 0x0000003f, 0x0000000a,
  178. 0xab9, 0x00073ffe, 0x000022a2,
  179. 0x903, 0x000007ff, 0x00000000,
  180. 0x2285, 0xf000003f, 0x00000007,
  181. 0x22fc, 0x00002001, 0x00000001,
  182. 0x22c9, 0xffffffff, 0x00ffffff,
  183. 0xc281, 0x0000ff0f, 0x00000000,
  184. 0xa293, 0x07ffffff, 0x06000000,
  185. 0x136, 0x00000fff, 0x00000100,
  186. 0xf9e, 0x00000001, 0x00000002,
  187. 0x2440, 0x03000000, 0x0362c688,
  188. 0x2300, 0x000000ff, 0x00000001,
  189. 0x390, 0x00001fff, 0x00001fff,
  190. 0x2418, 0x0000007f, 0x00000020,
  191. 0x2542, 0x00010000, 0x00010000,
  192. 0x2b05, 0x000003ff, 0x000000f3,
  193. 0x2b03, 0xffffffff, 0x00001032
  194. };
  195. static const u32 bonaire_mgcg_cgcg_init[] =
  196. {
  197. 0x3108, 0xffffffff, 0xfffffffc,
  198. 0xc200, 0xffffffff, 0xe0000000,
  199. 0xf0a8, 0xffffffff, 0x00000100,
  200. 0xf082, 0xffffffff, 0x00000100,
  201. 0xf0b0, 0xffffffff, 0xc0000100,
  202. 0xf0b2, 0xffffffff, 0xc0000100,
  203. 0xf0b1, 0xffffffff, 0xc0000100,
  204. 0x1579, 0xffffffff, 0x00600100,
  205. 0xf0a0, 0xffffffff, 0x00000100,
  206. 0xf085, 0xffffffff, 0x06000100,
  207. 0xf088, 0xffffffff, 0x00000100,
  208. 0xf086, 0xffffffff, 0x06000100,
  209. 0xf081, 0xffffffff, 0x00000100,
  210. 0xf0b8, 0xffffffff, 0x00000100,
  211. 0xf089, 0xffffffff, 0x00000100,
  212. 0xf080, 0xffffffff, 0x00000100,
  213. 0xf08c, 0xffffffff, 0x00000100,
  214. 0xf08d, 0xffffffff, 0x00000100,
  215. 0xf094, 0xffffffff, 0x00000100,
  216. 0xf095, 0xffffffff, 0x00000100,
  217. 0xf096, 0xffffffff, 0x00000100,
  218. 0xf097, 0xffffffff, 0x00000100,
  219. 0xf098, 0xffffffff, 0x00000100,
  220. 0xf09f, 0xffffffff, 0x00000100,
  221. 0xf09e, 0xffffffff, 0x00000100,
  222. 0xf084, 0xffffffff, 0x06000100,
  223. 0xf0a4, 0xffffffff, 0x00000100,
  224. 0xf09d, 0xffffffff, 0x00000100,
  225. 0xf0ad, 0xffffffff, 0x00000100,
  226. 0xf0ac, 0xffffffff, 0x00000100,
  227. 0xf09c, 0xffffffff, 0x00000100,
  228. 0xc200, 0xffffffff, 0xe0000000,
  229. 0xf008, 0xffffffff, 0x00010000,
  230. 0xf009, 0xffffffff, 0x00030002,
  231. 0xf00a, 0xffffffff, 0x00040007,
  232. 0xf00b, 0xffffffff, 0x00060005,
  233. 0xf00c, 0xffffffff, 0x00090008,
  234. 0xf00d, 0xffffffff, 0x00010000,
  235. 0xf00e, 0xffffffff, 0x00030002,
  236. 0xf00f, 0xffffffff, 0x00040007,
  237. 0xf010, 0xffffffff, 0x00060005,
  238. 0xf011, 0xffffffff, 0x00090008,
  239. 0xf012, 0xffffffff, 0x00010000,
  240. 0xf013, 0xffffffff, 0x00030002,
  241. 0xf014, 0xffffffff, 0x00040007,
  242. 0xf015, 0xffffffff, 0x00060005,
  243. 0xf016, 0xffffffff, 0x00090008,
  244. 0xf017, 0xffffffff, 0x00010000,
  245. 0xf018, 0xffffffff, 0x00030002,
  246. 0xf019, 0xffffffff, 0x00040007,
  247. 0xf01a, 0xffffffff, 0x00060005,
  248. 0xf01b, 0xffffffff, 0x00090008,
  249. 0xf01c, 0xffffffff, 0x00010000,
  250. 0xf01d, 0xffffffff, 0x00030002,
  251. 0xf01e, 0xffffffff, 0x00040007,
  252. 0xf01f, 0xffffffff, 0x00060005,
  253. 0xf020, 0xffffffff, 0x00090008,
  254. 0xf021, 0xffffffff, 0x00010000,
  255. 0xf022, 0xffffffff, 0x00030002,
  256. 0xf023, 0xffffffff, 0x00040007,
  257. 0xf024, 0xffffffff, 0x00060005,
  258. 0xf025, 0xffffffff, 0x00090008,
  259. 0xf026, 0xffffffff, 0x00010000,
  260. 0xf027, 0xffffffff, 0x00030002,
  261. 0xf028, 0xffffffff, 0x00040007,
  262. 0xf029, 0xffffffff, 0x00060005,
  263. 0xf02a, 0xffffffff, 0x00090008,
  264. 0xf000, 0xffffffff, 0x96e00200,
  265. 0x21c2, 0xffffffff, 0x00900100,
  266. 0x3109, 0xffffffff, 0x0020003f,
  267. 0xe, 0xffffffff, 0x0140001c,
  268. 0xf, 0x000f0000, 0x000f0000,
  269. 0x88, 0xffffffff, 0xc060000c,
  270. 0x89, 0xc0000fff, 0x00000100,
  271. 0x3e4, 0xffffffff, 0x00000100,
  272. 0x3e6, 0x00000101, 0x00000000,
  273. 0x82a, 0xffffffff, 0x00000104,
  274. 0x1579, 0xff000fff, 0x00000100,
  275. 0xc33, 0xc0000fff, 0x00000104,
  276. 0x3079, 0x00000001, 0x00000001,
  277. 0x3403, 0xff000ff0, 0x00000100,
  278. 0x3603, 0xff000ff0, 0x00000100
  279. };
  280. static const u32 spectre_golden_spm_registers[] =
  281. {
  282. 0xc200, 0xe0ffffff, 0xe0000000
  283. };
  284. static const u32 spectre_golden_common_registers[] =
  285. {
  286. 0x31dc, 0xffffffff, 0x00000800,
  287. 0x31dd, 0xffffffff, 0x00000800,
  288. 0x31e6, 0xffffffff, 0x00007fbf,
  289. 0x31e7, 0xffffffff, 0x00007faf
  290. };
  291. static const u32 spectre_golden_registers[] =
  292. {
  293. 0xf000, 0xffff1fff, 0x96940200,
  294. 0xf003, 0xffff0001, 0xff000000,
  295. 0xf080, 0xfffc0fff, 0x00000100,
  296. 0x1bb6, 0x00010101, 0x00010000,
  297. 0x260d, 0xf00fffff, 0x00000400,
  298. 0x260e, 0xfffffffc, 0x00020200,
  299. 0x16ec, 0x000000f0, 0x00000070,
  300. 0x16f0, 0xf0311fff, 0x80300000,
  301. 0x263e, 0x73773777, 0x12010001,
  302. 0x26df, 0x00ff0000, 0x00fc0000,
  303. 0xbd2, 0x73773777, 0x12010001,
  304. 0x2285, 0xf000003f, 0x00000007,
  305. 0x22c9, 0xffffffff, 0x00ffffff,
  306. 0xa0d4, 0x3f3f3fff, 0x00000082,
  307. 0xa0d5, 0x0000003f, 0x00000000,
  308. 0xf9e, 0x00000001, 0x00000002,
  309. 0x244f, 0xffff03df, 0x00000004,
  310. 0x31da, 0x00000008, 0x00000008,
  311. 0x2300, 0x000008ff, 0x00000800,
  312. 0x2542, 0x00010000, 0x00010000,
  313. 0x2b03, 0xffffffff, 0x54763210,
  314. 0x853e, 0x01ff01ff, 0x00000002,
  315. 0x8526, 0x007ff800, 0x00200000,
  316. 0x8057, 0xffffffff, 0x00000f40,
  317. 0xc24d, 0xffffffff, 0x00000001
  318. };
  319. static const u32 spectre_mgcg_cgcg_init[] =
  320. {
  321. 0x3108, 0xffffffff, 0xfffffffc,
  322. 0xc200, 0xffffffff, 0xe0000000,
  323. 0xf0a8, 0xffffffff, 0x00000100,
  324. 0xf082, 0xffffffff, 0x00000100,
  325. 0xf0b0, 0xffffffff, 0x00000100,
  326. 0xf0b2, 0xffffffff, 0x00000100,
  327. 0xf0b1, 0xffffffff, 0x00000100,
  328. 0x1579, 0xffffffff, 0x00600100,
  329. 0xf0a0, 0xffffffff, 0x00000100,
  330. 0xf085, 0xffffffff, 0x06000100,
  331. 0xf088, 0xffffffff, 0x00000100,
  332. 0xf086, 0xffffffff, 0x06000100,
  333. 0xf081, 0xffffffff, 0x00000100,
  334. 0xf0b8, 0xffffffff, 0x00000100,
  335. 0xf089, 0xffffffff, 0x00000100,
  336. 0xf080, 0xffffffff, 0x00000100,
  337. 0xf08c, 0xffffffff, 0x00000100,
  338. 0xf08d, 0xffffffff, 0x00000100,
  339. 0xf094, 0xffffffff, 0x00000100,
  340. 0xf095, 0xffffffff, 0x00000100,
  341. 0xf096, 0xffffffff, 0x00000100,
  342. 0xf097, 0xffffffff, 0x00000100,
  343. 0xf098, 0xffffffff, 0x00000100,
  344. 0xf09f, 0xffffffff, 0x00000100,
  345. 0xf09e, 0xffffffff, 0x00000100,
  346. 0xf084, 0xffffffff, 0x06000100,
  347. 0xf0a4, 0xffffffff, 0x00000100,
  348. 0xf09d, 0xffffffff, 0x00000100,
  349. 0xf0ad, 0xffffffff, 0x00000100,
  350. 0xf0ac, 0xffffffff, 0x00000100,
  351. 0xf09c, 0xffffffff, 0x00000100,
  352. 0xc200, 0xffffffff, 0xe0000000,
  353. 0xf008, 0xffffffff, 0x00010000,
  354. 0xf009, 0xffffffff, 0x00030002,
  355. 0xf00a, 0xffffffff, 0x00040007,
  356. 0xf00b, 0xffffffff, 0x00060005,
  357. 0xf00c, 0xffffffff, 0x00090008,
  358. 0xf00d, 0xffffffff, 0x00010000,
  359. 0xf00e, 0xffffffff, 0x00030002,
  360. 0xf00f, 0xffffffff, 0x00040007,
  361. 0xf010, 0xffffffff, 0x00060005,
  362. 0xf011, 0xffffffff, 0x00090008,
  363. 0xf012, 0xffffffff, 0x00010000,
  364. 0xf013, 0xffffffff, 0x00030002,
  365. 0xf014, 0xffffffff, 0x00040007,
  366. 0xf015, 0xffffffff, 0x00060005,
  367. 0xf016, 0xffffffff, 0x00090008,
  368. 0xf017, 0xffffffff, 0x00010000,
  369. 0xf018, 0xffffffff, 0x00030002,
  370. 0xf019, 0xffffffff, 0x00040007,
  371. 0xf01a, 0xffffffff, 0x00060005,
  372. 0xf01b, 0xffffffff, 0x00090008,
  373. 0xf01c, 0xffffffff, 0x00010000,
  374. 0xf01d, 0xffffffff, 0x00030002,
  375. 0xf01e, 0xffffffff, 0x00040007,
  376. 0xf01f, 0xffffffff, 0x00060005,
  377. 0xf020, 0xffffffff, 0x00090008,
  378. 0xf021, 0xffffffff, 0x00010000,
  379. 0xf022, 0xffffffff, 0x00030002,
  380. 0xf023, 0xffffffff, 0x00040007,
  381. 0xf024, 0xffffffff, 0x00060005,
  382. 0xf025, 0xffffffff, 0x00090008,
  383. 0xf026, 0xffffffff, 0x00010000,
  384. 0xf027, 0xffffffff, 0x00030002,
  385. 0xf028, 0xffffffff, 0x00040007,
  386. 0xf029, 0xffffffff, 0x00060005,
  387. 0xf02a, 0xffffffff, 0x00090008,
  388. 0xf02b, 0xffffffff, 0x00010000,
  389. 0xf02c, 0xffffffff, 0x00030002,
  390. 0xf02d, 0xffffffff, 0x00040007,
  391. 0xf02e, 0xffffffff, 0x00060005,
  392. 0xf02f, 0xffffffff, 0x00090008,
  393. 0xf000, 0xffffffff, 0x96e00200,
  394. 0x21c2, 0xffffffff, 0x00900100,
  395. 0x3109, 0xffffffff, 0x0020003f,
  396. 0xe, 0xffffffff, 0x0140001c,
  397. 0xf, 0x000f0000, 0x000f0000,
  398. 0x88, 0xffffffff, 0xc060000c,
  399. 0x89, 0xc0000fff, 0x00000100,
  400. 0x3e4, 0xffffffff, 0x00000100,
  401. 0x3e6, 0x00000101, 0x00000000,
  402. 0x82a, 0xffffffff, 0x00000104,
  403. 0x1579, 0xff000fff, 0x00000100,
  404. 0xc33, 0xc0000fff, 0x00000104,
  405. 0x3079, 0x00000001, 0x00000001,
  406. 0x3403, 0xff000ff0, 0x00000100,
  407. 0x3603, 0xff000ff0, 0x00000100
  408. };
  409. static const u32 kalindi_golden_spm_registers[] =
  410. {
  411. 0xc200, 0xe0ffffff, 0xe0000000
  412. };
  413. static const u32 kalindi_golden_common_registers[] =
  414. {
  415. 0x31dc, 0xffffffff, 0x00000800,
  416. 0x31dd, 0xffffffff, 0x00000800,
  417. 0x31e6, 0xffffffff, 0x00007fbf,
  418. 0x31e7, 0xffffffff, 0x00007faf
  419. };
  420. static const u32 kalindi_golden_registers[] =
  421. {
  422. 0xf000, 0xffffdfff, 0x6e944040,
  423. 0x1579, 0xff607fff, 0xfc000100,
  424. 0xf088, 0xff000fff, 0x00000100,
  425. 0xf089, 0xff000fff, 0x00000100,
  426. 0xf080, 0xfffc0fff, 0x00000100,
  427. 0x1bb6, 0x00010101, 0x00010000,
  428. 0x260c, 0xffffffff, 0x00000000,
  429. 0x260d, 0xf00fffff, 0x00000400,
  430. 0x16ec, 0x000000f0, 0x00000070,
  431. 0x16f0, 0xf0311fff, 0x80300000,
  432. 0x263e, 0x73773777, 0x12010001,
  433. 0x263f, 0xffffffff, 0x00000010,
  434. 0x26df, 0x00ff0000, 0x00fc0000,
  435. 0x200c, 0x00001f0f, 0x0000100a,
  436. 0xbd2, 0x73773777, 0x12010001,
  437. 0x902, 0x000fffff, 0x000c007f,
  438. 0x2285, 0xf000003f, 0x00000007,
  439. 0x22c9, 0x3fff3fff, 0x00ffcfff,
  440. 0xc281, 0x0000ff0f, 0x00000000,
  441. 0xa293, 0x07ffffff, 0x06000000,
  442. 0x136, 0x00000fff, 0x00000100,
  443. 0xf9e, 0x00000001, 0x00000002,
  444. 0x31da, 0x00000008, 0x00000008,
  445. 0x2300, 0x000000ff, 0x00000003,
  446. 0x853e, 0x01ff01ff, 0x00000002,
  447. 0x8526, 0x007ff800, 0x00200000,
  448. 0x8057, 0xffffffff, 0x00000f40,
  449. 0x2231, 0x001f3ae3, 0x00000082,
  450. 0x2235, 0x0000001f, 0x00000010,
  451. 0xc24d, 0xffffffff, 0x00000000
  452. };
  453. static const u32 kalindi_mgcg_cgcg_init[] =
  454. {
  455. 0x3108, 0xffffffff, 0xfffffffc,
  456. 0xc200, 0xffffffff, 0xe0000000,
  457. 0xf0a8, 0xffffffff, 0x00000100,
  458. 0xf082, 0xffffffff, 0x00000100,
  459. 0xf0b0, 0xffffffff, 0x00000100,
  460. 0xf0b2, 0xffffffff, 0x00000100,
  461. 0xf0b1, 0xffffffff, 0x00000100,
  462. 0x1579, 0xffffffff, 0x00600100,
  463. 0xf0a0, 0xffffffff, 0x00000100,
  464. 0xf085, 0xffffffff, 0x06000100,
  465. 0xf088, 0xffffffff, 0x00000100,
  466. 0xf086, 0xffffffff, 0x06000100,
  467. 0xf081, 0xffffffff, 0x00000100,
  468. 0xf0b8, 0xffffffff, 0x00000100,
  469. 0xf089, 0xffffffff, 0x00000100,
  470. 0xf080, 0xffffffff, 0x00000100,
  471. 0xf08c, 0xffffffff, 0x00000100,
  472. 0xf08d, 0xffffffff, 0x00000100,
  473. 0xf094, 0xffffffff, 0x00000100,
  474. 0xf095, 0xffffffff, 0x00000100,
  475. 0xf096, 0xffffffff, 0x00000100,
  476. 0xf097, 0xffffffff, 0x00000100,
  477. 0xf098, 0xffffffff, 0x00000100,
  478. 0xf09f, 0xffffffff, 0x00000100,
  479. 0xf09e, 0xffffffff, 0x00000100,
  480. 0xf084, 0xffffffff, 0x06000100,
  481. 0xf0a4, 0xffffffff, 0x00000100,
  482. 0xf09d, 0xffffffff, 0x00000100,
  483. 0xf0ad, 0xffffffff, 0x00000100,
  484. 0xf0ac, 0xffffffff, 0x00000100,
  485. 0xf09c, 0xffffffff, 0x00000100,
  486. 0xc200, 0xffffffff, 0xe0000000,
  487. 0xf008, 0xffffffff, 0x00010000,
  488. 0xf009, 0xffffffff, 0x00030002,
  489. 0xf00a, 0xffffffff, 0x00040007,
  490. 0xf00b, 0xffffffff, 0x00060005,
  491. 0xf00c, 0xffffffff, 0x00090008,
  492. 0xf00d, 0xffffffff, 0x00010000,
  493. 0xf00e, 0xffffffff, 0x00030002,
  494. 0xf00f, 0xffffffff, 0x00040007,
  495. 0xf010, 0xffffffff, 0x00060005,
  496. 0xf011, 0xffffffff, 0x00090008,
  497. 0xf000, 0xffffffff, 0x96e00200,
  498. 0x21c2, 0xffffffff, 0x00900100,
  499. 0x3109, 0xffffffff, 0x0020003f,
  500. 0xe, 0xffffffff, 0x0140001c,
  501. 0xf, 0x000f0000, 0x000f0000,
  502. 0x88, 0xffffffff, 0xc060000c,
  503. 0x89, 0xc0000fff, 0x00000100,
  504. 0x82a, 0xffffffff, 0x00000104,
  505. 0x1579, 0xff000fff, 0x00000100,
  506. 0xc33, 0xc0000fff, 0x00000104,
  507. 0x3079, 0x00000001, 0x00000001,
  508. 0x3403, 0xff000ff0, 0x00000100,
  509. 0x3603, 0xff000ff0, 0x00000100
  510. };
  511. static const u32 hawaii_golden_spm_registers[] =
  512. {
  513. 0xc200, 0xe0ffffff, 0xe0000000
  514. };
  515. static const u32 hawaii_golden_common_registers[] =
  516. {
  517. 0xc200, 0xffffffff, 0xe0000000,
  518. 0xa0d4, 0xffffffff, 0x3a00161a,
  519. 0xa0d5, 0xffffffff, 0x0000002e,
  520. 0x2684, 0xffffffff, 0x00018208,
  521. 0x263e, 0xffffffff, 0x12011003
  522. };
  523. static const u32 hawaii_golden_registers[] =
  524. {
  525. 0xcd5, 0x00000333, 0x00000333,
  526. 0x2684, 0x00010000, 0x00058208,
  527. 0x260c, 0xffffffff, 0x00000000,
  528. 0x260d, 0xf00fffff, 0x00000400,
  529. 0x260e, 0x0002021c, 0x00020200,
  530. 0x31e, 0x00000080, 0x00000000,
  531. 0x16ec, 0x000000f0, 0x00000070,
  532. 0x16f0, 0xf0311fff, 0x80300000,
  533. 0xd43, 0x00810000, 0x408af000,
  534. 0x1c0c, 0x31000111, 0x00000011,
  535. 0xbd2, 0x73773777, 0x12010001,
  536. 0x848, 0x0000007f, 0x0000001b,
  537. 0x877, 0x00007fb6, 0x00002191,
  538. 0xd8a, 0x0000003f, 0x0000000a,
  539. 0xd8b, 0x0000003f, 0x0000000a,
  540. 0xab9, 0x00073ffe, 0x000022a2,
  541. 0x903, 0x000007ff, 0x00000000,
  542. 0x22fc, 0x00002001, 0x00000001,
  543. 0x22c9, 0xffffffff, 0x00ffffff,
  544. 0xc281, 0x0000ff0f, 0x00000000,
  545. 0xa293, 0x07ffffff, 0x06000000,
  546. 0xf9e, 0x00000001, 0x00000002,
  547. 0x31da, 0x00000008, 0x00000008,
  548. 0x31dc, 0x00000f00, 0x00000800,
  549. 0x31dd, 0x00000f00, 0x00000800,
  550. 0x31e6, 0x00ffffff, 0x00ff7fbf,
  551. 0x31e7, 0x00ffffff, 0x00ff7faf,
  552. 0x2300, 0x000000ff, 0x00000800,
  553. 0x390, 0x00001fff, 0x00001fff,
  554. 0x2418, 0x0000007f, 0x00000020,
  555. 0x2542, 0x00010000, 0x00010000,
  556. 0x2b80, 0x00100000, 0x000ff07c,
  557. 0x2b05, 0x000003ff, 0x0000000f,
  558. 0x2b04, 0xffffffff, 0x7564fdec,
  559. 0x2b03, 0xffffffff, 0x3120b9a8,
  560. 0x2b02, 0x20000000, 0x0f9c0000
  561. };
  562. static const u32 hawaii_mgcg_cgcg_init[] =
  563. {
  564. 0x3108, 0xffffffff, 0xfffffffd,
  565. 0xc200, 0xffffffff, 0xe0000000,
  566. 0xf0a8, 0xffffffff, 0x00000100,
  567. 0xf082, 0xffffffff, 0x00000100,
  568. 0xf0b0, 0xffffffff, 0x00000100,
  569. 0xf0b2, 0xffffffff, 0x00000100,
  570. 0xf0b1, 0xffffffff, 0x00000100,
  571. 0x1579, 0xffffffff, 0x00200100,
  572. 0xf0a0, 0xffffffff, 0x00000100,
  573. 0xf085, 0xffffffff, 0x06000100,
  574. 0xf088, 0xffffffff, 0x00000100,
  575. 0xf086, 0xffffffff, 0x06000100,
  576. 0xf081, 0xffffffff, 0x00000100,
  577. 0xf0b8, 0xffffffff, 0x00000100,
  578. 0xf089, 0xffffffff, 0x00000100,
  579. 0xf080, 0xffffffff, 0x00000100,
  580. 0xf08c, 0xffffffff, 0x00000100,
  581. 0xf08d, 0xffffffff, 0x00000100,
  582. 0xf094, 0xffffffff, 0x00000100,
  583. 0xf095, 0xffffffff, 0x00000100,
  584. 0xf096, 0xffffffff, 0x00000100,
  585. 0xf097, 0xffffffff, 0x00000100,
  586. 0xf098, 0xffffffff, 0x00000100,
  587. 0xf09f, 0xffffffff, 0x00000100,
  588. 0xf09e, 0xffffffff, 0x00000100,
  589. 0xf084, 0xffffffff, 0x06000100,
  590. 0xf0a4, 0xffffffff, 0x00000100,
  591. 0xf09d, 0xffffffff, 0x00000100,
  592. 0xf0ad, 0xffffffff, 0x00000100,
  593. 0xf0ac, 0xffffffff, 0x00000100,
  594. 0xf09c, 0xffffffff, 0x00000100,
  595. 0xc200, 0xffffffff, 0xe0000000,
  596. 0xf008, 0xffffffff, 0x00010000,
  597. 0xf009, 0xffffffff, 0x00030002,
  598. 0xf00a, 0xffffffff, 0x00040007,
  599. 0xf00b, 0xffffffff, 0x00060005,
  600. 0xf00c, 0xffffffff, 0x00090008,
  601. 0xf00d, 0xffffffff, 0x00010000,
  602. 0xf00e, 0xffffffff, 0x00030002,
  603. 0xf00f, 0xffffffff, 0x00040007,
  604. 0xf010, 0xffffffff, 0x00060005,
  605. 0xf011, 0xffffffff, 0x00090008,
  606. 0xf012, 0xffffffff, 0x00010000,
  607. 0xf013, 0xffffffff, 0x00030002,
  608. 0xf014, 0xffffffff, 0x00040007,
  609. 0xf015, 0xffffffff, 0x00060005,
  610. 0xf016, 0xffffffff, 0x00090008,
  611. 0xf017, 0xffffffff, 0x00010000,
  612. 0xf018, 0xffffffff, 0x00030002,
  613. 0xf019, 0xffffffff, 0x00040007,
  614. 0xf01a, 0xffffffff, 0x00060005,
  615. 0xf01b, 0xffffffff, 0x00090008,
  616. 0xf01c, 0xffffffff, 0x00010000,
  617. 0xf01d, 0xffffffff, 0x00030002,
  618. 0xf01e, 0xffffffff, 0x00040007,
  619. 0xf01f, 0xffffffff, 0x00060005,
  620. 0xf020, 0xffffffff, 0x00090008,
  621. 0xf021, 0xffffffff, 0x00010000,
  622. 0xf022, 0xffffffff, 0x00030002,
  623. 0xf023, 0xffffffff, 0x00040007,
  624. 0xf024, 0xffffffff, 0x00060005,
  625. 0xf025, 0xffffffff, 0x00090008,
  626. 0xf026, 0xffffffff, 0x00010000,
  627. 0xf027, 0xffffffff, 0x00030002,
  628. 0xf028, 0xffffffff, 0x00040007,
  629. 0xf029, 0xffffffff, 0x00060005,
  630. 0xf02a, 0xffffffff, 0x00090008,
  631. 0xf02b, 0xffffffff, 0x00010000,
  632. 0xf02c, 0xffffffff, 0x00030002,
  633. 0xf02d, 0xffffffff, 0x00040007,
  634. 0xf02e, 0xffffffff, 0x00060005,
  635. 0xf02f, 0xffffffff, 0x00090008,
  636. 0xf030, 0xffffffff, 0x00010000,
  637. 0xf031, 0xffffffff, 0x00030002,
  638. 0xf032, 0xffffffff, 0x00040007,
  639. 0xf033, 0xffffffff, 0x00060005,
  640. 0xf034, 0xffffffff, 0x00090008,
  641. 0xf035, 0xffffffff, 0x00010000,
  642. 0xf036, 0xffffffff, 0x00030002,
  643. 0xf037, 0xffffffff, 0x00040007,
  644. 0xf038, 0xffffffff, 0x00060005,
  645. 0xf039, 0xffffffff, 0x00090008,
  646. 0xf03a, 0xffffffff, 0x00010000,
  647. 0xf03b, 0xffffffff, 0x00030002,
  648. 0xf03c, 0xffffffff, 0x00040007,
  649. 0xf03d, 0xffffffff, 0x00060005,
  650. 0xf03e, 0xffffffff, 0x00090008,
  651. 0x30c6, 0xffffffff, 0x00020200,
  652. 0xcd4, 0xffffffff, 0x00000200,
  653. 0x570, 0xffffffff, 0x00000400,
  654. 0x157a, 0xffffffff, 0x00000000,
  655. 0xbd4, 0xffffffff, 0x00000902,
  656. 0xf000, 0xffffffff, 0x96940200,
  657. 0x21c2, 0xffffffff, 0x00900100,
  658. 0x3109, 0xffffffff, 0x0020003f,
  659. 0xe, 0xffffffff, 0x0140001c,
  660. 0xf, 0x000f0000, 0x000f0000,
  661. 0x88, 0xffffffff, 0xc060000c,
  662. 0x89, 0xc0000fff, 0x00000100,
  663. 0x3e4, 0xffffffff, 0x00000100,
  664. 0x3e6, 0x00000101, 0x00000000,
  665. 0x82a, 0xffffffff, 0x00000104,
  666. 0x1579, 0xff000fff, 0x00000100,
  667. 0xc33, 0xc0000fff, 0x00000104,
  668. 0x3079, 0x00000001, 0x00000001,
  669. 0x3403, 0xff000ff0, 0x00000100,
  670. 0x3603, 0xff000ff0, 0x00000100
  671. };
  672. static const u32 godavari_golden_registers[] =
  673. {
  674. 0x1579, 0xff607fff, 0xfc000100,
  675. 0x1bb6, 0x00010101, 0x00010000,
  676. 0x260c, 0xffffffff, 0x00000000,
  677. 0x260c0, 0xf00fffff, 0x00000400,
  678. 0x184c, 0xffffffff, 0x00010000,
  679. 0x16ec, 0x000000f0, 0x00000070,
  680. 0x16f0, 0xf0311fff, 0x80300000,
  681. 0x263e, 0x73773777, 0x12010001,
  682. 0x263f, 0xffffffff, 0x00000010,
  683. 0x200c, 0x00001f0f, 0x0000100a,
  684. 0xbd2, 0x73773777, 0x12010001,
  685. 0x902, 0x000fffff, 0x000c007f,
  686. 0x2285, 0xf000003f, 0x00000007,
  687. 0x22c9, 0xffffffff, 0x00ff0fff,
  688. 0xc281, 0x0000ff0f, 0x00000000,
  689. 0xa293, 0x07ffffff, 0x06000000,
  690. 0x136, 0x00000fff, 0x00000100,
  691. 0x3405, 0x00010000, 0x00810001,
  692. 0x3605, 0x00010000, 0x00810001,
  693. 0xf9e, 0x00000001, 0x00000002,
  694. 0x31da, 0x00000008, 0x00000008,
  695. 0x31dc, 0x00000f00, 0x00000800,
  696. 0x31dd, 0x00000f00, 0x00000800,
  697. 0x31e6, 0x00ffffff, 0x00ff7fbf,
  698. 0x31e7, 0x00ffffff, 0x00ff7faf,
  699. 0x2300, 0x000000ff, 0x00000001,
  700. 0x853e, 0x01ff01ff, 0x00000002,
  701. 0x8526, 0x007ff800, 0x00200000,
  702. 0x8057, 0xffffffff, 0x00000f40,
  703. 0x2231, 0x001f3ae3, 0x00000082,
  704. 0x2235, 0x0000001f, 0x00000010,
  705. 0xc24d, 0xffffffff, 0x00000000
  706. };
  707. static void cik_init_golden_registers(struct amdgpu_device *adev)
  708. {
  709. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  710. mutex_lock(&adev->grbm_idx_mutex);
  711. switch (adev->asic_type) {
  712. case CHIP_BONAIRE:
  713. amdgpu_device_program_register_sequence(adev,
  714. bonaire_mgcg_cgcg_init,
  715. ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  716. amdgpu_device_program_register_sequence(adev,
  717. bonaire_golden_registers,
  718. ARRAY_SIZE(bonaire_golden_registers));
  719. amdgpu_device_program_register_sequence(adev,
  720. bonaire_golden_common_registers,
  721. ARRAY_SIZE(bonaire_golden_common_registers));
  722. amdgpu_device_program_register_sequence(adev,
  723. bonaire_golden_spm_registers,
  724. ARRAY_SIZE(bonaire_golden_spm_registers));
  725. break;
  726. case CHIP_KABINI:
  727. amdgpu_device_program_register_sequence(adev,
  728. kalindi_mgcg_cgcg_init,
  729. ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  730. amdgpu_device_program_register_sequence(adev,
  731. kalindi_golden_registers,
  732. ARRAY_SIZE(kalindi_golden_registers));
  733. amdgpu_device_program_register_sequence(adev,
  734. kalindi_golden_common_registers,
  735. ARRAY_SIZE(kalindi_golden_common_registers));
  736. amdgpu_device_program_register_sequence(adev,
  737. kalindi_golden_spm_registers,
  738. ARRAY_SIZE(kalindi_golden_spm_registers));
  739. break;
  740. case CHIP_MULLINS:
  741. amdgpu_device_program_register_sequence(adev,
  742. kalindi_mgcg_cgcg_init,
  743. ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  744. amdgpu_device_program_register_sequence(adev,
  745. godavari_golden_registers,
  746. ARRAY_SIZE(godavari_golden_registers));
  747. amdgpu_device_program_register_sequence(adev,
  748. kalindi_golden_common_registers,
  749. ARRAY_SIZE(kalindi_golden_common_registers));
  750. amdgpu_device_program_register_sequence(adev,
  751. kalindi_golden_spm_registers,
  752. ARRAY_SIZE(kalindi_golden_spm_registers));
  753. break;
  754. case CHIP_KAVERI:
  755. amdgpu_device_program_register_sequence(adev,
  756. spectre_mgcg_cgcg_init,
  757. ARRAY_SIZE(spectre_mgcg_cgcg_init));
  758. amdgpu_device_program_register_sequence(adev,
  759. spectre_golden_registers,
  760. ARRAY_SIZE(spectre_golden_registers));
  761. amdgpu_device_program_register_sequence(adev,
  762. spectre_golden_common_registers,
  763. ARRAY_SIZE(spectre_golden_common_registers));
  764. amdgpu_device_program_register_sequence(adev,
  765. spectre_golden_spm_registers,
  766. ARRAY_SIZE(spectre_golden_spm_registers));
  767. break;
  768. case CHIP_HAWAII:
  769. amdgpu_device_program_register_sequence(adev,
  770. hawaii_mgcg_cgcg_init,
  771. ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  772. amdgpu_device_program_register_sequence(adev,
  773. hawaii_golden_registers,
  774. ARRAY_SIZE(hawaii_golden_registers));
  775. amdgpu_device_program_register_sequence(adev,
  776. hawaii_golden_common_registers,
  777. ARRAY_SIZE(hawaii_golden_common_registers));
  778. amdgpu_device_program_register_sequence(adev,
  779. hawaii_golden_spm_registers,
  780. ARRAY_SIZE(hawaii_golden_spm_registers));
  781. break;
  782. default:
  783. break;
  784. }
  785. mutex_unlock(&adev->grbm_idx_mutex);
  786. }
  787. /**
  788. * cik_get_xclk - get the xclk
  789. *
  790. * @adev: amdgpu_device pointer
  791. *
  792. * Returns the reference clock used by the gfx engine
  793. * (CIK).
  794. */
  795. static u32 cik_get_xclk(struct amdgpu_device *adev)
  796. {
  797. u32 reference_clock = adev->clock.spll.reference_freq;
  798. if (adev->flags & AMD_IS_APU) {
  799. if (RREG32_SMC(ixGENERAL_PWRMGT) & GENERAL_PWRMGT__GPU_COUNTER_CLK_MASK)
  800. return reference_clock / 2;
  801. } else {
  802. if (RREG32_SMC(ixCG_CLKPIN_CNTL) & CG_CLKPIN_CNTL__XTALIN_DIVIDE_MASK)
  803. return reference_clock / 4;
  804. }
  805. return reference_clock;
  806. }
  807. /**
  808. * cik_srbm_select - select specific register instances
  809. *
  810. * @adev: amdgpu_device pointer
  811. * @me: selected ME (micro engine)
  812. * @pipe: pipe
  813. * @queue: queue
  814. * @vmid: VMID
  815. *
  816. * Switches the currently active registers instances. Some
  817. * registers are instanced per VMID, others are instanced per
  818. * me/pipe/queue combination.
  819. */
  820. void cik_srbm_select(struct amdgpu_device *adev,
  821. u32 me, u32 pipe, u32 queue, u32 vmid)
  822. {
  823. u32 srbm_gfx_cntl =
  824. (((pipe << SRBM_GFX_CNTL__PIPEID__SHIFT) & SRBM_GFX_CNTL__PIPEID_MASK)|
  825. ((me << SRBM_GFX_CNTL__MEID__SHIFT) & SRBM_GFX_CNTL__MEID_MASK)|
  826. ((vmid << SRBM_GFX_CNTL__VMID__SHIFT) & SRBM_GFX_CNTL__VMID_MASK)|
  827. ((queue << SRBM_GFX_CNTL__QUEUEID__SHIFT) & SRBM_GFX_CNTL__QUEUEID_MASK));
  828. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  829. }
  830. static void cik_vga_set_state(struct amdgpu_device *adev, bool state)
  831. {
  832. uint32_t tmp;
  833. tmp = RREG32(mmCONFIG_CNTL);
  834. if (!state)
  835. tmp |= CONFIG_CNTL__VGA_DIS_MASK;
  836. else
  837. tmp &= ~CONFIG_CNTL__VGA_DIS_MASK;
  838. WREG32(mmCONFIG_CNTL, tmp);
  839. }
  840. static bool cik_read_disabled_bios(struct amdgpu_device *adev)
  841. {
  842. u32 bus_cntl;
  843. u32 d1vga_control = 0;
  844. u32 d2vga_control = 0;
  845. u32 vga_render_control = 0;
  846. u32 rom_cntl;
  847. bool r;
  848. bus_cntl = RREG32(mmBUS_CNTL);
  849. if (adev->mode_info.num_crtc) {
  850. d1vga_control = RREG32(mmD1VGA_CONTROL);
  851. d2vga_control = RREG32(mmD2VGA_CONTROL);
  852. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  853. }
  854. rom_cntl = RREG32_SMC(ixROM_CNTL);
  855. /* enable the rom */
  856. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  857. if (adev->mode_info.num_crtc) {
  858. /* Disable VGA mode */
  859. WREG32(mmD1VGA_CONTROL,
  860. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  861. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  862. WREG32(mmD2VGA_CONTROL,
  863. (d2vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  864. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  865. WREG32(mmVGA_RENDER_CONTROL,
  866. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  867. }
  868. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  869. r = amdgpu_read_bios(adev);
  870. /* restore regs */
  871. WREG32(mmBUS_CNTL, bus_cntl);
  872. if (adev->mode_info.num_crtc) {
  873. WREG32(mmD1VGA_CONTROL, d1vga_control);
  874. WREG32(mmD2VGA_CONTROL, d2vga_control);
  875. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  876. }
  877. WREG32_SMC(ixROM_CNTL, rom_cntl);
  878. return r;
  879. }
  880. static bool cik_read_bios_from_rom(struct amdgpu_device *adev,
  881. u8 *bios, u32 length_bytes)
  882. {
  883. u32 *dw_ptr;
  884. unsigned long flags;
  885. u32 i, length_dw;
  886. if (bios == NULL)
  887. return false;
  888. if (length_bytes == 0)
  889. return false;
  890. /* APU vbios image is part of sbios image */
  891. if (adev->flags & AMD_IS_APU)
  892. return false;
  893. dw_ptr = (u32 *)bios;
  894. length_dw = ALIGN(length_bytes, 4) / 4;
  895. /* take the smc lock since we are using the smc index */
  896. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  897. /* set rom index to 0 */
  898. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  899. WREG32(mmSMC_IND_DATA_0, 0);
  900. /* set index to data for continous read */
  901. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  902. for (i = 0; i < length_dw; i++)
  903. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  904. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  905. return true;
  906. }
  907. static const struct amdgpu_allowed_register_entry cik_allowed_read_registers[] = {
  908. {mmGRBM_STATUS},
  909. {mmGB_ADDR_CONFIG},
  910. {mmMC_ARB_RAMCFG},
  911. {mmGB_TILE_MODE0},
  912. {mmGB_TILE_MODE1},
  913. {mmGB_TILE_MODE2},
  914. {mmGB_TILE_MODE3},
  915. {mmGB_TILE_MODE4},
  916. {mmGB_TILE_MODE5},
  917. {mmGB_TILE_MODE6},
  918. {mmGB_TILE_MODE7},
  919. {mmGB_TILE_MODE8},
  920. {mmGB_TILE_MODE9},
  921. {mmGB_TILE_MODE10},
  922. {mmGB_TILE_MODE11},
  923. {mmGB_TILE_MODE12},
  924. {mmGB_TILE_MODE13},
  925. {mmGB_TILE_MODE14},
  926. {mmGB_TILE_MODE15},
  927. {mmGB_TILE_MODE16},
  928. {mmGB_TILE_MODE17},
  929. {mmGB_TILE_MODE18},
  930. {mmGB_TILE_MODE19},
  931. {mmGB_TILE_MODE20},
  932. {mmGB_TILE_MODE21},
  933. {mmGB_TILE_MODE22},
  934. {mmGB_TILE_MODE23},
  935. {mmGB_TILE_MODE24},
  936. {mmGB_TILE_MODE25},
  937. {mmGB_TILE_MODE26},
  938. {mmGB_TILE_MODE27},
  939. {mmGB_TILE_MODE28},
  940. {mmGB_TILE_MODE29},
  941. {mmGB_TILE_MODE30},
  942. {mmGB_TILE_MODE31},
  943. {mmGB_MACROTILE_MODE0},
  944. {mmGB_MACROTILE_MODE1},
  945. {mmGB_MACROTILE_MODE2},
  946. {mmGB_MACROTILE_MODE3},
  947. {mmGB_MACROTILE_MODE4},
  948. {mmGB_MACROTILE_MODE5},
  949. {mmGB_MACROTILE_MODE6},
  950. {mmGB_MACROTILE_MODE7},
  951. {mmGB_MACROTILE_MODE8},
  952. {mmGB_MACROTILE_MODE9},
  953. {mmGB_MACROTILE_MODE10},
  954. {mmGB_MACROTILE_MODE11},
  955. {mmGB_MACROTILE_MODE12},
  956. {mmGB_MACROTILE_MODE13},
  957. {mmGB_MACROTILE_MODE14},
  958. {mmGB_MACROTILE_MODE15},
  959. {mmCC_RB_BACKEND_DISABLE, true},
  960. {mmGC_USER_RB_BACKEND_DISABLE, true},
  961. {mmGB_BACKEND_MAP, false},
  962. {mmPA_SC_RASTER_CONFIG, true},
  963. {mmPA_SC_RASTER_CONFIG_1, true},
  964. };
  965. static uint32_t cik_get_register_value(struct amdgpu_device *adev,
  966. bool indexed, u32 se_num,
  967. u32 sh_num, u32 reg_offset)
  968. {
  969. if (indexed) {
  970. uint32_t val;
  971. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  972. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  973. switch (reg_offset) {
  974. case mmCC_RB_BACKEND_DISABLE:
  975. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  976. case mmGC_USER_RB_BACKEND_DISABLE:
  977. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  978. case mmPA_SC_RASTER_CONFIG:
  979. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  980. case mmPA_SC_RASTER_CONFIG_1:
  981. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  982. }
  983. mutex_lock(&adev->grbm_idx_mutex);
  984. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  985. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  986. val = RREG32(reg_offset);
  987. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  988. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  989. mutex_unlock(&adev->grbm_idx_mutex);
  990. return val;
  991. } else {
  992. unsigned idx;
  993. switch (reg_offset) {
  994. case mmGB_ADDR_CONFIG:
  995. return adev->gfx.config.gb_addr_config;
  996. case mmMC_ARB_RAMCFG:
  997. return adev->gfx.config.mc_arb_ramcfg;
  998. case mmGB_TILE_MODE0:
  999. case mmGB_TILE_MODE1:
  1000. case mmGB_TILE_MODE2:
  1001. case mmGB_TILE_MODE3:
  1002. case mmGB_TILE_MODE4:
  1003. case mmGB_TILE_MODE5:
  1004. case mmGB_TILE_MODE6:
  1005. case mmGB_TILE_MODE7:
  1006. case mmGB_TILE_MODE8:
  1007. case mmGB_TILE_MODE9:
  1008. case mmGB_TILE_MODE10:
  1009. case mmGB_TILE_MODE11:
  1010. case mmGB_TILE_MODE12:
  1011. case mmGB_TILE_MODE13:
  1012. case mmGB_TILE_MODE14:
  1013. case mmGB_TILE_MODE15:
  1014. case mmGB_TILE_MODE16:
  1015. case mmGB_TILE_MODE17:
  1016. case mmGB_TILE_MODE18:
  1017. case mmGB_TILE_MODE19:
  1018. case mmGB_TILE_MODE20:
  1019. case mmGB_TILE_MODE21:
  1020. case mmGB_TILE_MODE22:
  1021. case mmGB_TILE_MODE23:
  1022. case mmGB_TILE_MODE24:
  1023. case mmGB_TILE_MODE25:
  1024. case mmGB_TILE_MODE26:
  1025. case mmGB_TILE_MODE27:
  1026. case mmGB_TILE_MODE28:
  1027. case mmGB_TILE_MODE29:
  1028. case mmGB_TILE_MODE30:
  1029. case mmGB_TILE_MODE31:
  1030. idx = (reg_offset - mmGB_TILE_MODE0);
  1031. return adev->gfx.config.tile_mode_array[idx];
  1032. case mmGB_MACROTILE_MODE0:
  1033. case mmGB_MACROTILE_MODE1:
  1034. case mmGB_MACROTILE_MODE2:
  1035. case mmGB_MACROTILE_MODE3:
  1036. case mmGB_MACROTILE_MODE4:
  1037. case mmGB_MACROTILE_MODE5:
  1038. case mmGB_MACROTILE_MODE6:
  1039. case mmGB_MACROTILE_MODE7:
  1040. case mmGB_MACROTILE_MODE8:
  1041. case mmGB_MACROTILE_MODE9:
  1042. case mmGB_MACROTILE_MODE10:
  1043. case mmGB_MACROTILE_MODE11:
  1044. case mmGB_MACROTILE_MODE12:
  1045. case mmGB_MACROTILE_MODE13:
  1046. case mmGB_MACROTILE_MODE14:
  1047. case mmGB_MACROTILE_MODE15:
  1048. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  1049. return adev->gfx.config.macrotile_mode_array[idx];
  1050. default:
  1051. return RREG32(reg_offset);
  1052. }
  1053. }
  1054. }
  1055. static int cik_read_register(struct amdgpu_device *adev, u32 se_num,
  1056. u32 sh_num, u32 reg_offset, u32 *value)
  1057. {
  1058. uint32_t i;
  1059. *value = 0;
  1060. for (i = 0; i < ARRAY_SIZE(cik_allowed_read_registers); i++) {
  1061. bool indexed = cik_allowed_read_registers[i].grbm_indexed;
  1062. if (reg_offset != cik_allowed_read_registers[i].reg_offset)
  1063. continue;
  1064. *value = cik_get_register_value(adev, indexed, se_num, sh_num,
  1065. reg_offset);
  1066. return 0;
  1067. }
  1068. return -EINVAL;
  1069. }
  1070. struct kv_reset_save_regs {
  1071. u32 gmcon_reng_execute;
  1072. u32 gmcon_misc;
  1073. u32 gmcon_misc3;
  1074. };
  1075. static void kv_save_regs_for_reset(struct amdgpu_device *adev,
  1076. struct kv_reset_save_regs *save)
  1077. {
  1078. save->gmcon_reng_execute = RREG32(mmGMCON_RENG_EXECUTE);
  1079. save->gmcon_misc = RREG32(mmGMCON_MISC);
  1080. save->gmcon_misc3 = RREG32(mmGMCON_MISC3);
  1081. WREG32(mmGMCON_RENG_EXECUTE, save->gmcon_reng_execute &
  1082. ~GMCON_RENG_EXECUTE__RENG_EXECUTE_ON_PWR_UP_MASK);
  1083. WREG32(mmGMCON_MISC, save->gmcon_misc &
  1084. ~(GMCON_MISC__RENG_EXECUTE_ON_REG_UPDATE_MASK |
  1085. GMCON_MISC__STCTRL_STUTTER_EN_MASK));
  1086. }
  1087. static void kv_restore_regs_for_reset(struct amdgpu_device *adev,
  1088. struct kv_reset_save_regs *save)
  1089. {
  1090. int i;
  1091. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1092. WREG32(mmGMCON_PGFSM_CONFIG, 0x200010ff);
  1093. for (i = 0; i < 5; i++)
  1094. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1095. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1096. WREG32(mmGMCON_PGFSM_CONFIG, 0x300010ff);
  1097. for (i = 0; i < 5; i++)
  1098. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1099. WREG32(mmGMCON_PGFSM_WRITE, 0x210000);
  1100. WREG32(mmGMCON_PGFSM_CONFIG, 0xa00010ff);
  1101. for (i = 0; i < 5; i++)
  1102. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1103. WREG32(mmGMCON_PGFSM_WRITE, 0x21003);
  1104. WREG32(mmGMCON_PGFSM_CONFIG, 0xb00010ff);
  1105. for (i = 0; i < 5; i++)
  1106. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1107. WREG32(mmGMCON_PGFSM_WRITE, 0x2b00);
  1108. WREG32(mmGMCON_PGFSM_CONFIG, 0xc00010ff);
  1109. for (i = 0; i < 5; i++)
  1110. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1111. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1112. WREG32(mmGMCON_PGFSM_CONFIG, 0xd00010ff);
  1113. for (i = 0; i < 5; i++)
  1114. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1115. WREG32(mmGMCON_PGFSM_WRITE, 0x420000);
  1116. WREG32(mmGMCON_PGFSM_CONFIG, 0x100010ff);
  1117. for (i = 0; i < 5; i++)
  1118. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1119. WREG32(mmGMCON_PGFSM_WRITE, 0x120202);
  1120. WREG32(mmGMCON_PGFSM_CONFIG, 0x500010ff);
  1121. for (i = 0; i < 5; i++)
  1122. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1123. WREG32(mmGMCON_PGFSM_WRITE, 0x3e3e36);
  1124. WREG32(mmGMCON_PGFSM_CONFIG, 0x600010ff);
  1125. for (i = 0; i < 5; i++)
  1126. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1127. WREG32(mmGMCON_PGFSM_WRITE, 0x373f3e);
  1128. WREG32(mmGMCON_PGFSM_CONFIG, 0x700010ff);
  1129. for (i = 0; i < 5; i++)
  1130. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1131. WREG32(mmGMCON_PGFSM_WRITE, 0x3e1332);
  1132. WREG32(mmGMCON_PGFSM_CONFIG, 0xe00010ff);
  1133. WREG32(mmGMCON_MISC3, save->gmcon_misc3);
  1134. WREG32(mmGMCON_MISC, save->gmcon_misc);
  1135. WREG32(mmGMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  1136. }
  1137. static int cik_gpu_pci_config_reset(struct amdgpu_device *adev)
  1138. {
  1139. struct kv_reset_save_regs kv_save = { 0 };
  1140. u32 i;
  1141. int r = -EINVAL;
  1142. dev_info(adev->dev, "GPU pci config reset\n");
  1143. if (adev->flags & AMD_IS_APU)
  1144. kv_save_regs_for_reset(adev, &kv_save);
  1145. /* disable BM */
  1146. pci_clear_master(adev->pdev);
  1147. /* reset */
  1148. amdgpu_device_pci_config_reset(adev);
  1149. udelay(100);
  1150. /* wait for asic to come out of reset */
  1151. for (i = 0; i < adev->usec_timeout; i++) {
  1152. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  1153. /* enable BM */
  1154. pci_set_master(adev->pdev);
  1155. adev->has_hw_reset = true;
  1156. r = 0;
  1157. break;
  1158. }
  1159. udelay(1);
  1160. }
  1161. /* does asic init need to be run first??? */
  1162. if (adev->flags & AMD_IS_APU)
  1163. kv_restore_regs_for_reset(adev, &kv_save);
  1164. return r;
  1165. }
  1166. /**
  1167. * cik_asic_reset - soft reset GPU
  1168. *
  1169. * @adev: amdgpu_device pointer
  1170. *
  1171. * Look up which blocks are hung and attempt
  1172. * to reset them.
  1173. * Returns 0 for success.
  1174. */
  1175. static int cik_asic_reset(struct amdgpu_device *adev)
  1176. {
  1177. int r;
  1178. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  1179. r = cik_gpu_pci_config_reset(adev);
  1180. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  1181. return r;
  1182. }
  1183. static u32 cik_get_config_memsize(struct amdgpu_device *adev)
  1184. {
  1185. return RREG32(mmCONFIG_MEMSIZE);
  1186. }
  1187. static int cik_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  1188. u32 cntl_reg, u32 status_reg)
  1189. {
  1190. int r, i;
  1191. struct atom_clock_dividers dividers;
  1192. uint32_t tmp;
  1193. r = amdgpu_atombios_get_clock_dividers(adev,
  1194. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1195. clock, false, &dividers);
  1196. if (r)
  1197. return r;
  1198. tmp = RREG32_SMC(cntl_reg);
  1199. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  1200. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  1201. tmp |= dividers.post_divider;
  1202. WREG32_SMC(cntl_reg, tmp);
  1203. for (i = 0; i < 100; i++) {
  1204. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  1205. break;
  1206. mdelay(10);
  1207. }
  1208. if (i == 100)
  1209. return -ETIMEDOUT;
  1210. return 0;
  1211. }
  1212. static int cik_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  1213. {
  1214. int r = 0;
  1215. r = cik_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  1216. if (r)
  1217. return r;
  1218. r = cik_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  1219. return r;
  1220. }
  1221. static int cik_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  1222. {
  1223. int r, i;
  1224. struct atom_clock_dividers dividers;
  1225. u32 tmp;
  1226. r = amdgpu_atombios_get_clock_dividers(adev,
  1227. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1228. ecclk, false, &dividers);
  1229. if (r)
  1230. return r;
  1231. for (i = 0; i < 100; i++) {
  1232. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  1233. break;
  1234. mdelay(10);
  1235. }
  1236. if (i == 100)
  1237. return -ETIMEDOUT;
  1238. tmp = RREG32_SMC(ixCG_ECLK_CNTL);
  1239. tmp &= ~(CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK |
  1240. CG_ECLK_CNTL__ECLK_DIVIDER_MASK);
  1241. tmp |= dividers.post_divider;
  1242. WREG32_SMC(ixCG_ECLK_CNTL, tmp);
  1243. for (i = 0; i < 100; i++) {
  1244. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  1245. break;
  1246. mdelay(10);
  1247. }
  1248. if (i == 100)
  1249. return -ETIMEDOUT;
  1250. return 0;
  1251. }
  1252. static void cik_pcie_gen3_enable(struct amdgpu_device *adev)
  1253. {
  1254. struct pci_dev *root = adev->pdev->bus->self;
  1255. int bridge_pos, gpu_pos;
  1256. u32 speed_cntl, current_data_rate;
  1257. int i;
  1258. u16 tmp16;
  1259. if (pci_is_root_bus(adev->pdev->bus))
  1260. return;
  1261. if (amdgpu_pcie_gen2 == 0)
  1262. return;
  1263. if (adev->flags & AMD_IS_APU)
  1264. return;
  1265. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  1266. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  1267. return;
  1268. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL);
  1269. current_data_rate = (speed_cntl & PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK) >>
  1270. PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
  1271. if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3) {
  1272. if (current_data_rate == 2) {
  1273. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  1274. return;
  1275. }
  1276. DRM_INFO("enabling PCIE gen 3 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1277. } else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2) {
  1278. if (current_data_rate == 1) {
  1279. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  1280. return;
  1281. }
  1282. DRM_INFO("enabling PCIE gen 2 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1283. }
  1284. bridge_pos = pci_pcie_cap(root);
  1285. if (!bridge_pos)
  1286. return;
  1287. gpu_pos = pci_pcie_cap(adev->pdev);
  1288. if (!gpu_pos)
  1289. return;
  1290. if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3) {
  1291. /* re-try equalization if gen3 is not already enabled */
  1292. if (current_data_rate != 2) {
  1293. u16 bridge_cfg, gpu_cfg;
  1294. u16 bridge_cfg2, gpu_cfg2;
  1295. u32 max_lw, current_lw, tmp;
  1296. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1297. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1298. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  1299. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1300. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  1301. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1302. tmp = RREG32_PCIE(ixPCIE_LC_STATUS1);
  1303. max_lw = (tmp & PCIE_LC_STATUS1__LC_DETECTED_LINK_WIDTH_MASK) >>
  1304. PCIE_LC_STATUS1__LC_DETECTED_LINK_WIDTH__SHIFT;
  1305. current_lw = (tmp & PCIE_LC_STATUS1__LC_OPERATING_LINK_WIDTH_MASK)
  1306. >> PCIE_LC_STATUS1__LC_OPERATING_LINK_WIDTH__SHIFT;
  1307. if (current_lw < max_lw) {
  1308. tmp = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL);
  1309. if (tmp & PCIE_LC_LINK_WIDTH_CNTL__LC_RENEGOTIATION_SUPPORT_MASK) {
  1310. tmp &= ~(PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_MASK |
  1311. PCIE_LC_LINK_WIDTH_CNTL__LC_UPCONFIGURE_DIS_MASK);
  1312. tmp |= (max_lw <<
  1313. PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH__SHIFT);
  1314. tmp |= PCIE_LC_LINK_WIDTH_CNTL__LC_UPCONFIGURE_SUPPORT_MASK |
  1315. PCIE_LC_LINK_WIDTH_CNTL__LC_RENEGOTIATE_EN_MASK |
  1316. PCIE_LC_LINK_WIDTH_CNTL__LC_RECONFIG_NOW_MASK;
  1317. WREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL, tmp);
  1318. }
  1319. }
  1320. for (i = 0; i < 10; i++) {
  1321. /* check status */
  1322. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  1323. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  1324. break;
  1325. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1326. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1327. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  1328. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  1329. tmp = RREG32_PCIE(ixPCIE_LC_CNTL4);
  1330. tmp |= PCIE_LC_CNTL4__LC_SET_QUIESCE_MASK;
  1331. WREG32_PCIE(ixPCIE_LC_CNTL4, tmp);
  1332. tmp = RREG32_PCIE(ixPCIE_LC_CNTL4);
  1333. tmp |= PCIE_LC_CNTL4__LC_REDO_EQ_MASK;
  1334. WREG32_PCIE(ixPCIE_LC_CNTL4, tmp);
  1335. msleep(100);
  1336. /* linkctl */
  1337. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  1338. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1339. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  1340. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1341. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  1342. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1343. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  1344. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1345. /* linkctl2 */
  1346. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  1347. tmp16 &= ~((1 << 4) | (7 << 9));
  1348. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  1349. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  1350. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1351. tmp16 &= ~((1 << 4) | (7 << 9));
  1352. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  1353. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1354. tmp = RREG32_PCIE(ixPCIE_LC_CNTL4);
  1355. tmp &= ~PCIE_LC_CNTL4__LC_SET_QUIESCE_MASK;
  1356. WREG32_PCIE(ixPCIE_LC_CNTL4, tmp);
  1357. }
  1358. }
  1359. }
  1360. /* set the link speed */
  1361. speed_cntl |= PCIE_LC_SPEED_CNTL__LC_FORCE_EN_SW_SPEED_CHANGE_MASK |
  1362. PCIE_LC_SPEED_CNTL__LC_FORCE_DIS_HW_SPEED_CHANGE_MASK;
  1363. speed_cntl &= ~PCIE_LC_SPEED_CNTL__LC_FORCE_DIS_SW_SPEED_CHANGE_MASK;
  1364. WREG32_PCIE(ixPCIE_LC_SPEED_CNTL, speed_cntl);
  1365. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1366. tmp16 &= ~0xf;
  1367. if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)
  1368. tmp16 |= 3; /* gen3 */
  1369. else if (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2)
  1370. tmp16 |= 2; /* gen2 */
  1371. else
  1372. tmp16 |= 1; /* gen1 */
  1373. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1374. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL);
  1375. speed_cntl |= PCIE_LC_SPEED_CNTL__LC_INITIATE_LINK_SPEED_CHANGE_MASK;
  1376. WREG32_PCIE(ixPCIE_LC_SPEED_CNTL, speed_cntl);
  1377. for (i = 0; i < adev->usec_timeout; i++) {
  1378. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL);
  1379. if ((speed_cntl & PCIE_LC_SPEED_CNTL__LC_INITIATE_LINK_SPEED_CHANGE_MASK) == 0)
  1380. break;
  1381. udelay(1);
  1382. }
  1383. }
  1384. static void cik_program_aspm(struct amdgpu_device *adev)
  1385. {
  1386. u32 data, orig;
  1387. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  1388. bool disable_clkreq = false;
  1389. if (amdgpu_aspm == 0)
  1390. return;
  1391. if (pci_is_root_bus(adev->pdev->bus))
  1392. return;
  1393. /* XXX double check APUs */
  1394. if (adev->flags & AMD_IS_APU)
  1395. return;
  1396. orig = data = RREG32_PCIE(ixPCIE_LC_N_FTS_CNTL);
  1397. data &= ~PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS_MASK;
  1398. data |= (0x24 << PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS__SHIFT) |
  1399. PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS_OVERRIDE_EN_MASK;
  1400. if (orig != data)
  1401. WREG32_PCIE(ixPCIE_LC_N_FTS_CNTL, data);
  1402. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL3);
  1403. data |= PCIE_LC_CNTL3__LC_GO_TO_RECOVERY_MASK;
  1404. if (orig != data)
  1405. WREG32_PCIE(ixPCIE_LC_CNTL3, data);
  1406. orig = data = RREG32_PCIE(ixPCIE_P_CNTL);
  1407. data |= PCIE_P_CNTL__P_IGNORE_EDB_ERR_MASK;
  1408. if (orig != data)
  1409. WREG32_PCIE(ixPCIE_P_CNTL, data);
  1410. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL);
  1411. data &= ~(PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK |
  1412. PCIE_LC_CNTL__LC_L1_INACTIVITY_MASK);
  1413. data |= PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
  1414. if (!disable_l0s)
  1415. data |= (7 << PCIE_LC_CNTL__LC_L0S_INACTIVITY__SHIFT);
  1416. if (!disable_l1) {
  1417. data |= (7 << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT);
  1418. data &= ~PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
  1419. if (orig != data)
  1420. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1421. if (!disable_plloff_in_l1) {
  1422. bool clk_req_support;
  1423. orig = data = RREG32_PCIE(ixPB0_PIF_PWRDOWN_0);
  1424. data &= ~(PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0_MASK |
  1425. PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0_MASK);
  1426. data |= (7 << PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0__SHIFT) |
  1427. (7 << PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0__SHIFT);
  1428. if (orig != data)
  1429. WREG32_PCIE(ixPB0_PIF_PWRDOWN_0, data);
  1430. orig = data = RREG32_PCIE(ixPB0_PIF_PWRDOWN_1);
  1431. data &= ~(PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1_MASK |
  1432. PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1_MASK);
  1433. data |= (7 << PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1__SHIFT) |
  1434. (7 << PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1__SHIFT);
  1435. if (orig != data)
  1436. WREG32_PCIE(ixPB0_PIF_PWRDOWN_1, data);
  1437. orig = data = RREG32_PCIE(ixPB1_PIF_PWRDOWN_0);
  1438. data &= ~(PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0_MASK |
  1439. PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0_MASK);
  1440. data |= (7 << PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0__SHIFT) |
  1441. (7 << PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0__SHIFT);
  1442. if (orig != data)
  1443. WREG32_PCIE(ixPB1_PIF_PWRDOWN_0, data);
  1444. orig = data = RREG32_PCIE(ixPB1_PIF_PWRDOWN_1);
  1445. data &= ~(PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1_MASK |
  1446. PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1_MASK);
  1447. data |= (7 << PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1__SHIFT) |
  1448. (7 << PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1__SHIFT);
  1449. if (orig != data)
  1450. WREG32_PCIE(ixPB1_PIF_PWRDOWN_1, data);
  1451. orig = data = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL);
  1452. data &= ~PCIE_LC_LINK_WIDTH_CNTL__LC_DYN_LANES_PWR_STATE_MASK;
  1453. data |= ~(3 << PCIE_LC_LINK_WIDTH_CNTL__LC_DYN_LANES_PWR_STATE__SHIFT);
  1454. if (orig != data)
  1455. WREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL, data);
  1456. if (!disable_clkreq) {
  1457. struct pci_dev *root = adev->pdev->bus->self;
  1458. u32 lnkcap;
  1459. clk_req_support = false;
  1460. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  1461. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  1462. clk_req_support = true;
  1463. } else {
  1464. clk_req_support = false;
  1465. }
  1466. if (clk_req_support) {
  1467. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL2);
  1468. data |= PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L1_MASK |
  1469. PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L23_MASK;
  1470. if (orig != data)
  1471. WREG32_PCIE(ixPCIE_LC_CNTL2, data);
  1472. orig = data = RREG32_SMC(ixTHM_CLK_CNTL);
  1473. data &= ~(THM_CLK_CNTL__CMON_CLK_SEL_MASK |
  1474. THM_CLK_CNTL__TMON_CLK_SEL_MASK);
  1475. data |= (1 << THM_CLK_CNTL__CMON_CLK_SEL__SHIFT) |
  1476. (1 << THM_CLK_CNTL__TMON_CLK_SEL__SHIFT);
  1477. if (orig != data)
  1478. WREG32_SMC(ixTHM_CLK_CNTL, data);
  1479. orig = data = RREG32_SMC(ixMISC_CLK_CTRL);
  1480. data &= ~(MISC_CLK_CTRL__DEEP_SLEEP_CLK_SEL_MASK |
  1481. MISC_CLK_CTRL__ZCLK_SEL_MASK);
  1482. data |= (1 << MISC_CLK_CTRL__DEEP_SLEEP_CLK_SEL__SHIFT) |
  1483. (1 << MISC_CLK_CTRL__ZCLK_SEL__SHIFT);
  1484. if (orig != data)
  1485. WREG32_SMC(ixMISC_CLK_CTRL, data);
  1486. orig = data = RREG32_SMC(ixCG_CLKPIN_CNTL);
  1487. data &= ~CG_CLKPIN_CNTL__BCLK_AS_XCLK_MASK;
  1488. if (orig != data)
  1489. WREG32_SMC(ixCG_CLKPIN_CNTL, data);
  1490. orig = data = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  1491. data &= ~CG_CLKPIN_CNTL_2__FORCE_BIF_REFCLK_EN_MASK;
  1492. if (orig != data)
  1493. WREG32_SMC(ixCG_CLKPIN_CNTL_2, data);
  1494. orig = data = RREG32_SMC(ixMPLL_BYPASSCLK_SEL);
  1495. data &= ~MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK;
  1496. data |= (4 << MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT);
  1497. if (orig != data)
  1498. WREG32_SMC(ixMPLL_BYPASSCLK_SEL, data);
  1499. }
  1500. }
  1501. } else {
  1502. if (orig != data)
  1503. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1504. }
  1505. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  1506. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1507. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1508. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1509. if (orig != data)
  1510. WREG32_PCIE(ixPCIE_CNTL2, data);
  1511. if (!disable_l0s) {
  1512. data = RREG32_PCIE(ixPCIE_LC_N_FTS_CNTL);
  1513. if ((data & PCIE_LC_N_FTS_CNTL__LC_N_FTS_MASK) ==
  1514. PCIE_LC_N_FTS_CNTL__LC_N_FTS_MASK) {
  1515. data = RREG32_PCIE(ixPCIE_LC_STATUS1);
  1516. if ((data & PCIE_LC_STATUS1__LC_REVERSE_XMIT_MASK) &&
  1517. (data & PCIE_LC_STATUS1__LC_REVERSE_RCVR_MASK)) {
  1518. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL);
  1519. data &= ~PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK;
  1520. if (orig != data)
  1521. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1522. }
  1523. }
  1524. }
  1525. }
  1526. static uint32_t cik_get_rev_id(struct amdgpu_device *adev)
  1527. {
  1528. return (RREG32(mmCC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
  1529. >> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
  1530. }
  1531. static void cik_detect_hw_virtualization(struct amdgpu_device *adev)
  1532. {
  1533. if (is_virtual_machine()) /* passthrough mode */
  1534. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  1535. }
  1536. static void cik_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  1537. {
  1538. if (!ring || !ring->funcs->emit_wreg) {
  1539. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 1);
  1540. RREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL);
  1541. } else {
  1542. amdgpu_ring_emit_wreg(ring, mmHDP_MEM_COHERENCY_FLUSH_CNTL, 1);
  1543. }
  1544. }
  1545. static void cik_invalidate_hdp(struct amdgpu_device *adev,
  1546. struct amdgpu_ring *ring)
  1547. {
  1548. if (!ring || !ring->funcs->emit_wreg) {
  1549. WREG32(mmHDP_DEBUG0, 1);
  1550. RREG32(mmHDP_DEBUG0);
  1551. } else {
  1552. amdgpu_ring_emit_wreg(ring, mmHDP_DEBUG0, 1);
  1553. }
  1554. }
  1555. static bool cik_need_full_reset(struct amdgpu_device *adev)
  1556. {
  1557. /* change this when we support soft reset */
  1558. return true;
  1559. }
  1560. static const struct amdgpu_asic_funcs cik_asic_funcs =
  1561. {
  1562. .read_disabled_bios = &cik_read_disabled_bios,
  1563. .read_bios_from_rom = &cik_read_bios_from_rom,
  1564. .read_register = &cik_read_register,
  1565. .reset = &cik_asic_reset,
  1566. .set_vga_state = &cik_vga_set_state,
  1567. .get_xclk = &cik_get_xclk,
  1568. .set_uvd_clocks = &cik_set_uvd_clocks,
  1569. .set_vce_clocks = &cik_set_vce_clocks,
  1570. .get_config_memsize = &cik_get_config_memsize,
  1571. .flush_hdp = &cik_flush_hdp,
  1572. .invalidate_hdp = &cik_invalidate_hdp,
  1573. .need_full_reset = &cik_need_full_reset,
  1574. };
  1575. static int cik_common_early_init(void *handle)
  1576. {
  1577. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1578. adev->smc_rreg = &cik_smc_rreg;
  1579. adev->smc_wreg = &cik_smc_wreg;
  1580. adev->pcie_rreg = &cik_pcie_rreg;
  1581. adev->pcie_wreg = &cik_pcie_wreg;
  1582. adev->uvd_ctx_rreg = &cik_uvd_ctx_rreg;
  1583. adev->uvd_ctx_wreg = &cik_uvd_ctx_wreg;
  1584. adev->didt_rreg = &cik_didt_rreg;
  1585. adev->didt_wreg = &cik_didt_wreg;
  1586. adev->asic_funcs = &cik_asic_funcs;
  1587. adev->rev_id = cik_get_rev_id(adev);
  1588. adev->external_rev_id = 0xFF;
  1589. switch (adev->asic_type) {
  1590. case CHIP_BONAIRE:
  1591. adev->cg_flags =
  1592. AMD_CG_SUPPORT_GFX_MGCG |
  1593. AMD_CG_SUPPORT_GFX_MGLS |
  1594. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1595. AMD_CG_SUPPORT_GFX_CGLS |
  1596. AMD_CG_SUPPORT_GFX_CGTS |
  1597. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1598. AMD_CG_SUPPORT_GFX_CP_LS |
  1599. AMD_CG_SUPPORT_MC_LS |
  1600. AMD_CG_SUPPORT_MC_MGCG |
  1601. AMD_CG_SUPPORT_SDMA_MGCG |
  1602. AMD_CG_SUPPORT_SDMA_LS |
  1603. AMD_CG_SUPPORT_BIF_LS |
  1604. AMD_CG_SUPPORT_VCE_MGCG |
  1605. AMD_CG_SUPPORT_UVD_MGCG |
  1606. AMD_CG_SUPPORT_HDP_LS |
  1607. AMD_CG_SUPPORT_HDP_MGCG;
  1608. adev->pg_flags = 0;
  1609. adev->external_rev_id = adev->rev_id + 0x14;
  1610. break;
  1611. case CHIP_HAWAII:
  1612. adev->cg_flags =
  1613. AMD_CG_SUPPORT_GFX_MGCG |
  1614. AMD_CG_SUPPORT_GFX_MGLS |
  1615. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1616. AMD_CG_SUPPORT_GFX_CGLS |
  1617. AMD_CG_SUPPORT_GFX_CGTS |
  1618. AMD_CG_SUPPORT_GFX_CP_LS |
  1619. AMD_CG_SUPPORT_MC_LS |
  1620. AMD_CG_SUPPORT_MC_MGCG |
  1621. AMD_CG_SUPPORT_SDMA_MGCG |
  1622. AMD_CG_SUPPORT_SDMA_LS |
  1623. AMD_CG_SUPPORT_BIF_LS |
  1624. AMD_CG_SUPPORT_VCE_MGCG |
  1625. AMD_CG_SUPPORT_UVD_MGCG |
  1626. AMD_CG_SUPPORT_HDP_LS |
  1627. AMD_CG_SUPPORT_HDP_MGCG;
  1628. adev->pg_flags = 0;
  1629. adev->external_rev_id = 0x28;
  1630. break;
  1631. case CHIP_KAVERI:
  1632. adev->cg_flags =
  1633. AMD_CG_SUPPORT_GFX_MGCG |
  1634. AMD_CG_SUPPORT_GFX_MGLS |
  1635. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1636. AMD_CG_SUPPORT_GFX_CGLS |
  1637. AMD_CG_SUPPORT_GFX_CGTS |
  1638. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1639. AMD_CG_SUPPORT_GFX_CP_LS |
  1640. AMD_CG_SUPPORT_SDMA_MGCG |
  1641. AMD_CG_SUPPORT_SDMA_LS |
  1642. AMD_CG_SUPPORT_BIF_LS |
  1643. AMD_CG_SUPPORT_VCE_MGCG |
  1644. AMD_CG_SUPPORT_UVD_MGCG |
  1645. AMD_CG_SUPPORT_HDP_LS |
  1646. AMD_CG_SUPPORT_HDP_MGCG;
  1647. adev->pg_flags =
  1648. /*AMD_PG_SUPPORT_GFX_PG |
  1649. AMD_PG_SUPPORT_GFX_SMG |
  1650. AMD_PG_SUPPORT_GFX_DMG |*/
  1651. AMD_PG_SUPPORT_UVD |
  1652. AMD_PG_SUPPORT_VCE |
  1653. /* AMD_PG_SUPPORT_CP |
  1654. AMD_PG_SUPPORT_GDS |
  1655. AMD_PG_SUPPORT_RLC_SMU_HS |
  1656. AMD_PG_SUPPORT_ACP |
  1657. AMD_PG_SUPPORT_SAMU |*/
  1658. 0;
  1659. if (adev->pdev->device == 0x1312 ||
  1660. adev->pdev->device == 0x1316 ||
  1661. adev->pdev->device == 0x1317)
  1662. adev->external_rev_id = 0x41;
  1663. else
  1664. adev->external_rev_id = 0x1;
  1665. break;
  1666. case CHIP_KABINI:
  1667. case CHIP_MULLINS:
  1668. adev->cg_flags =
  1669. AMD_CG_SUPPORT_GFX_MGCG |
  1670. AMD_CG_SUPPORT_GFX_MGLS |
  1671. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1672. AMD_CG_SUPPORT_GFX_CGLS |
  1673. AMD_CG_SUPPORT_GFX_CGTS |
  1674. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1675. AMD_CG_SUPPORT_GFX_CP_LS |
  1676. AMD_CG_SUPPORT_SDMA_MGCG |
  1677. AMD_CG_SUPPORT_SDMA_LS |
  1678. AMD_CG_SUPPORT_BIF_LS |
  1679. AMD_CG_SUPPORT_VCE_MGCG |
  1680. AMD_CG_SUPPORT_UVD_MGCG |
  1681. AMD_CG_SUPPORT_HDP_LS |
  1682. AMD_CG_SUPPORT_HDP_MGCG;
  1683. adev->pg_flags =
  1684. /*AMD_PG_SUPPORT_GFX_PG |
  1685. AMD_PG_SUPPORT_GFX_SMG | */
  1686. AMD_PG_SUPPORT_UVD |
  1687. /*AMD_PG_SUPPORT_VCE |
  1688. AMD_PG_SUPPORT_CP |
  1689. AMD_PG_SUPPORT_GDS |
  1690. AMD_PG_SUPPORT_RLC_SMU_HS |
  1691. AMD_PG_SUPPORT_SAMU |*/
  1692. 0;
  1693. if (adev->asic_type == CHIP_KABINI) {
  1694. if (adev->rev_id == 0)
  1695. adev->external_rev_id = 0x81;
  1696. else if (adev->rev_id == 1)
  1697. adev->external_rev_id = 0x82;
  1698. else if (adev->rev_id == 2)
  1699. adev->external_rev_id = 0x85;
  1700. } else
  1701. adev->external_rev_id = adev->rev_id + 0xa1;
  1702. break;
  1703. default:
  1704. /* FIXME: not supported yet */
  1705. return -EINVAL;
  1706. }
  1707. return 0;
  1708. }
  1709. static int cik_common_sw_init(void *handle)
  1710. {
  1711. return 0;
  1712. }
  1713. static int cik_common_sw_fini(void *handle)
  1714. {
  1715. return 0;
  1716. }
  1717. static int cik_common_hw_init(void *handle)
  1718. {
  1719. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1720. /* move the golden regs per IP block */
  1721. cik_init_golden_registers(adev);
  1722. /* enable pcie gen2/3 link */
  1723. cik_pcie_gen3_enable(adev);
  1724. /* enable aspm */
  1725. cik_program_aspm(adev);
  1726. return 0;
  1727. }
  1728. static int cik_common_hw_fini(void *handle)
  1729. {
  1730. return 0;
  1731. }
  1732. static int cik_common_suspend(void *handle)
  1733. {
  1734. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1735. return cik_common_hw_fini(adev);
  1736. }
  1737. static int cik_common_resume(void *handle)
  1738. {
  1739. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1740. return cik_common_hw_init(adev);
  1741. }
  1742. static bool cik_common_is_idle(void *handle)
  1743. {
  1744. return true;
  1745. }
  1746. static int cik_common_wait_for_idle(void *handle)
  1747. {
  1748. return 0;
  1749. }
  1750. static int cik_common_soft_reset(void *handle)
  1751. {
  1752. /* XXX hard reset?? */
  1753. return 0;
  1754. }
  1755. static int cik_common_set_clockgating_state(void *handle,
  1756. enum amd_clockgating_state state)
  1757. {
  1758. return 0;
  1759. }
  1760. static int cik_common_set_powergating_state(void *handle,
  1761. enum amd_powergating_state state)
  1762. {
  1763. return 0;
  1764. }
  1765. static const struct amd_ip_funcs cik_common_ip_funcs = {
  1766. .name = "cik_common",
  1767. .early_init = cik_common_early_init,
  1768. .late_init = NULL,
  1769. .sw_init = cik_common_sw_init,
  1770. .sw_fini = cik_common_sw_fini,
  1771. .hw_init = cik_common_hw_init,
  1772. .hw_fini = cik_common_hw_fini,
  1773. .suspend = cik_common_suspend,
  1774. .resume = cik_common_resume,
  1775. .is_idle = cik_common_is_idle,
  1776. .wait_for_idle = cik_common_wait_for_idle,
  1777. .soft_reset = cik_common_soft_reset,
  1778. .set_clockgating_state = cik_common_set_clockgating_state,
  1779. .set_powergating_state = cik_common_set_powergating_state,
  1780. };
  1781. static const struct amdgpu_ip_block_version cik_common_ip_block =
  1782. {
  1783. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1784. .major = 1,
  1785. .minor = 0,
  1786. .rev = 0,
  1787. .funcs = &cik_common_ip_funcs,
  1788. };
  1789. int cik_set_ip_blocks(struct amdgpu_device *adev)
  1790. {
  1791. cik_detect_hw_virtualization(adev);
  1792. switch (adev->asic_type) {
  1793. case CHIP_BONAIRE:
  1794. amdgpu_device_ip_block_add(adev, &cik_common_ip_block);
  1795. amdgpu_device_ip_block_add(adev, &gmc_v7_0_ip_block);
  1796. amdgpu_device_ip_block_add(adev, &cik_ih_ip_block);
  1797. if (amdgpu_dpm == -1)
  1798. amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
  1799. else
  1800. amdgpu_device_ip_block_add(adev, &ci_smu_ip_block);
  1801. if (adev->enable_virtual_display)
  1802. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1803. #if defined(CONFIG_DRM_AMD_DC)
  1804. else if (amdgpu_device_has_dc_support(adev))
  1805. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1806. #endif
  1807. else
  1808. amdgpu_device_ip_block_add(adev, &dce_v8_2_ip_block);
  1809. amdgpu_device_ip_block_add(adev, &gfx_v7_2_ip_block);
  1810. amdgpu_device_ip_block_add(adev, &cik_sdma_ip_block);
  1811. amdgpu_device_ip_block_add(adev, &uvd_v4_2_ip_block);
  1812. amdgpu_device_ip_block_add(adev, &vce_v2_0_ip_block);
  1813. break;
  1814. case CHIP_HAWAII:
  1815. amdgpu_device_ip_block_add(adev, &cik_common_ip_block);
  1816. amdgpu_device_ip_block_add(adev, &gmc_v7_0_ip_block);
  1817. amdgpu_device_ip_block_add(adev, &cik_ih_ip_block);
  1818. if (amdgpu_dpm == -1)
  1819. amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
  1820. else
  1821. amdgpu_device_ip_block_add(adev, &ci_smu_ip_block);
  1822. if (adev->enable_virtual_display)
  1823. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1824. #if defined(CONFIG_DRM_AMD_DC)
  1825. else if (amdgpu_device_has_dc_support(adev))
  1826. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1827. #endif
  1828. else
  1829. amdgpu_device_ip_block_add(adev, &dce_v8_5_ip_block);
  1830. amdgpu_device_ip_block_add(adev, &gfx_v7_3_ip_block);
  1831. amdgpu_device_ip_block_add(adev, &cik_sdma_ip_block);
  1832. amdgpu_device_ip_block_add(adev, &uvd_v4_2_ip_block);
  1833. amdgpu_device_ip_block_add(adev, &vce_v2_0_ip_block);
  1834. break;
  1835. case CHIP_KAVERI:
  1836. amdgpu_device_ip_block_add(adev, &cik_common_ip_block);
  1837. amdgpu_device_ip_block_add(adev, &gmc_v7_0_ip_block);
  1838. amdgpu_device_ip_block_add(adev, &cik_ih_ip_block);
  1839. amdgpu_device_ip_block_add(adev, &kv_smu_ip_block);
  1840. if (adev->enable_virtual_display)
  1841. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1842. #if defined(CONFIG_DRM_AMD_DC)
  1843. else if (amdgpu_device_has_dc_support(adev))
  1844. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1845. #endif
  1846. else
  1847. amdgpu_device_ip_block_add(adev, &dce_v8_1_ip_block);
  1848. amdgpu_device_ip_block_add(adev, &gfx_v7_1_ip_block);
  1849. amdgpu_device_ip_block_add(adev, &cik_sdma_ip_block);
  1850. amdgpu_device_ip_block_add(adev, &uvd_v4_2_ip_block);
  1851. amdgpu_device_ip_block_add(adev, &vce_v2_0_ip_block);
  1852. break;
  1853. case CHIP_KABINI:
  1854. case CHIP_MULLINS:
  1855. amdgpu_device_ip_block_add(adev, &cik_common_ip_block);
  1856. amdgpu_device_ip_block_add(adev, &gmc_v7_0_ip_block);
  1857. amdgpu_device_ip_block_add(adev, &cik_ih_ip_block);
  1858. amdgpu_device_ip_block_add(adev, &kv_smu_ip_block);
  1859. if (adev->enable_virtual_display)
  1860. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1861. #if defined(CONFIG_DRM_AMD_DC)
  1862. else if (amdgpu_device_has_dc_support(adev))
  1863. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1864. #endif
  1865. else
  1866. amdgpu_device_ip_block_add(adev, &dce_v8_3_ip_block);
  1867. amdgpu_device_ip_block_add(adev, &gfx_v7_2_ip_block);
  1868. amdgpu_device_ip_block_add(adev, &cik_sdma_ip_block);
  1869. amdgpu_device_ip_block_add(adev, &uvd_v4_2_ip_block);
  1870. amdgpu_device_ip_block_add(adev, &vce_v2_0_ip_block);
  1871. break;
  1872. default:
  1873. /* FIXME: not supported yet */
  1874. return -EINVAL;
  1875. }
  1876. return 0;
  1877. }