amdgpu_vcn.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. #include <linux/firmware.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include <drm/drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_pm.h"
  32. #include "amdgpu_vcn.h"
  33. #include "soc15d.h"
  34. #include "soc15_common.h"
  35. #include "vcn/vcn_1_0_offset.h"
  36. /* 1 second timeout */
  37. #define VCN_IDLE_TIMEOUT msecs_to_jiffies(1000)
  38. /* Firmware Names */
  39. #define FIRMWARE_RAVEN "amdgpu/raven_vcn.bin"
  40. MODULE_FIRMWARE(FIRMWARE_RAVEN);
  41. static void amdgpu_vcn_idle_work_handler(struct work_struct *work);
  42. int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
  43. {
  44. unsigned long bo_size;
  45. const char *fw_name;
  46. const struct common_firmware_header *hdr;
  47. unsigned char fw_check;
  48. int r;
  49. INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
  50. switch (adev->asic_type) {
  51. case CHIP_RAVEN:
  52. fw_name = FIRMWARE_RAVEN;
  53. break;
  54. default:
  55. return -EINVAL;
  56. }
  57. r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
  58. if (r) {
  59. dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
  60. fw_name);
  61. return r;
  62. }
  63. r = amdgpu_ucode_validate(adev->vcn.fw);
  64. if (r) {
  65. dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
  66. fw_name);
  67. release_firmware(adev->vcn.fw);
  68. adev->vcn.fw = NULL;
  69. return r;
  70. }
  71. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  72. adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
  73. /* Bit 20-23, it is encode major and non-zero for new naming convention.
  74. * This field is part of version minor and DRM_DISABLED_FLAG in old naming
  75. * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
  76. * is zero in old naming convention, this field is always zero so far.
  77. * These four bits are used to tell which naming convention is present.
  78. */
  79. fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
  80. if (fw_check) {
  81. unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;
  82. fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
  83. enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
  84. enc_major = fw_check;
  85. dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
  86. vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
  87. DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
  88. enc_major, enc_minor, dec_ver, vep, fw_rev);
  89. } else {
  90. unsigned int version_major, version_minor, family_id;
  91. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  92. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  93. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  94. DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
  95. version_major, version_minor, family_id);
  96. }
  97. bo_size = AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_HEAP_SIZE
  98. + AMDGPU_VCN_SESSION_SIZE * 40;
  99. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  100. bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
  101. r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
  102. AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.vcpu_bo,
  103. &adev->vcn.gpu_addr, &adev->vcn.cpu_addr);
  104. if (r) {
  105. dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
  106. return r;
  107. }
  108. return 0;
  109. }
  110. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
  111. {
  112. int i;
  113. kvfree(adev->vcn.saved_bo);
  114. amdgpu_bo_free_kernel(&adev->vcn.vcpu_bo,
  115. &adev->vcn.gpu_addr,
  116. (void **)&adev->vcn.cpu_addr);
  117. amdgpu_ring_fini(&adev->vcn.ring_dec);
  118. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  119. amdgpu_ring_fini(&adev->vcn.ring_enc[i]);
  120. amdgpu_ring_fini(&adev->vcn.ring_jpeg);
  121. release_firmware(adev->vcn.fw);
  122. return 0;
  123. }
  124. int amdgpu_vcn_suspend(struct amdgpu_device *adev)
  125. {
  126. unsigned size;
  127. void *ptr;
  128. cancel_delayed_work_sync(&adev->vcn.idle_work);
  129. if (adev->vcn.vcpu_bo == NULL)
  130. return 0;
  131. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  132. ptr = adev->vcn.cpu_addr;
  133. adev->vcn.saved_bo = kvmalloc(size, GFP_KERNEL);
  134. if (!adev->vcn.saved_bo)
  135. return -ENOMEM;
  136. memcpy_fromio(adev->vcn.saved_bo, ptr, size);
  137. return 0;
  138. }
  139. int amdgpu_vcn_resume(struct amdgpu_device *adev)
  140. {
  141. unsigned size;
  142. void *ptr;
  143. if (adev->vcn.vcpu_bo == NULL)
  144. return -EINVAL;
  145. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  146. ptr = adev->vcn.cpu_addr;
  147. if (adev->vcn.saved_bo != NULL) {
  148. memcpy_toio(ptr, adev->vcn.saved_bo, size);
  149. kvfree(adev->vcn.saved_bo);
  150. adev->vcn.saved_bo = NULL;
  151. } else {
  152. const struct common_firmware_header *hdr;
  153. unsigned offset;
  154. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  155. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  156. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  157. memcpy_toio(adev->vcn.cpu_addr, adev->vcn.fw->data + offset,
  158. le32_to_cpu(hdr->ucode_size_bytes));
  159. size -= le32_to_cpu(hdr->ucode_size_bytes);
  160. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  161. }
  162. memset_io(ptr, 0, size);
  163. }
  164. return 0;
  165. }
  166. static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
  167. {
  168. struct amdgpu_device *adev =
  169. container_of(work, struct amdgpu_device, vcn.idle_work.work);
  170. unsigned fences = amdgpu_fence_count_emitted(&adev->vcn.ring_dec);
  171. unsigned i;
  172. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  173. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_enc[i]);
  174. }
  175. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_jpeg);
  176. if (fences == 0) {
  177. if (adev->pm.dpm_enabled)
  178. amdgpu_dpm_enable_uvd(adev, false);
  179. else
  180. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  181. AMD_PG_STATE_GATE);
  182. } else {
  183. schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  184. }
  185. }
  186. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
  187. {
  188. struct amdgpu_device *adev = ring->adev;
  189. bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);
  190. if (set_clocks) {
  191. if (adev->pm.dpm_enabled)
  192. amdgpu_dpm_enable_uvd(adev, true);
  193. else
  194. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  195. AMD_PG_STATE_UNGATE);
  196. }
  197. }
  198. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
  199. {
  200. schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  201. }
  202. int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
  203. {
  204. struct amdgpu_device *adev = ring->adev;
  205. uint32_t tmp = 0;
  206. unsigned i;
  207. int r;
  208. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  209. r = amdgpu_ring_alloc(ring, 3);
  210. if (r) {
  211. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  212. ring->idx, r);
  213. return r;
  214. }
  215. amdgpu_ring_write(ring,
  216. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  217. amdgpu_ring_write(ring, 0xDEADBEEF);
  218. amdgpu_ring_commit(ring);
  219. for (i = 0; i < adev->usec_timeout; i++) {
  220. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  221. if (tmp == 0xDEADBEEF)
  222. break;
  223. DRM_UDELAY(1);
  224. }
  225. if (i < adev->usec_timeout) {
  226. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  227. ring->idx, i);
  228. } else {
  229. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  230. ring->idx, tmp);
  231. r = -EINVAL;
  232. }
  233. return r;
  234. }
  235. static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
  236. struct amdgpu_bo *bo,
  237. struct dma_fence **fence)
  238. {
  239. struct amdgpu_device *adev = ring->adev;
  240. struct dma_fence *f = NULL;
  241. struct amdgpu_job *job;
  242. struct amdgpu_ib *ib;
  243. uint64_t addr;
  244. int i, r;
  245. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  246. if (r)
  247. goto err;
  248. ib = &job->ibs[0];
  249. addr = amdgpu_bo_gpu_offset(bo);
  250. ib->ptr[0] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0);
  251. ib->ptr[1] = addr;
  252. ib->ptr[2] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0);
  253. ib->ptr[3] = addr >> 32;
  254. ib->ptr[4] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0);
  255. ib->ptr[5] = 0;
  256. for (i = 6; i < 16; i += 2) {
  257. ib->ptr[i] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0);
  258. ib->ptr[i+1] = 0;
  259. }
  260. ib->length_dw = 16;
  261. r = amdgpu_job_submit_direct(job, ring, &f);
  262. if (r)
  263. goto err_free;
  264. amdgpu_bo_fence(bo, f, false);
  265. amdgpu_bo_unreserve(bo);
  266. amdgpu_bo_unref(&bo);
  267. if (fence)
  268. *fence = dma_fence_get(f);
  269. dma_fence_put(f);
  270. return 0;
  271. err_free:
  272. amdgpu_job_free(job);
  273. err:
  274. amdgpu_bo_unreserve(bo);
  275. amdgpu_bo_unref(&bo);
  276. return r;
  277. }
  278. static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  279. struct dma_fence **fence)
  280. {
  281. struct amdgpu_device *adev = ring->adev;
  282. struct amdgpu_bo *bo = NULL;
  283. uint32_t *msg;
  284. int r, i;
  285. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  286. AMDGPU_GEM_DOMAIN_VRAM,
  287. &bo, NULL, (void **)&msg);
  288. if (r)
  289. return r;
  290. msg[0] = cpu_to_le32(0x00000028);
  291. msg[1] = cpu_to_le32(0x00000038);
  292. msg[2] = cpu_to_le32(0x00000001);
  293. msg[3] = cpu_to_le32(0x00000000);
  294. msg[4] = cpu_to_le32(handle);
  295. msg[5] = cpu_to_le32(0x00000000);
  296. msg[6] = cpu_to_le32(0x00000001);
  297. msg[7] = cpu_to_le32(0x00000028);
  298. msg[8] = cpu_to_le32(0x00000010);
  299. msg[9] = cpu_to_le32(0x00000000);
  300. msg[10] = cpu_to_le32(0x00000007);
  301. msg[11] = cpu_to_le32(0x00000000);
  302. msg[12] = cpu_to_le32(0x00000780);
  303. msg[13] = cpu_to_le32(0x00000440);
  304. for (i = 14; i < 1024; ++i)
  305. msg[i] = cpu_to_le32(0x0);
  306. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  307. }
  308. static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  309. struct dma_fence **fence)
  310. {
  311. struct amdgpu_device *adev = ring->adev;
  312. struct amdgpu_bo *bo = NULL;
  313. uint32_t *msg;
  314. int r, i;
  315. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  316. AMDGPU_GEM_DOMAIN_VRAM,
  317. &bo, NULL, (void **)&msg);
  318. if (r)
  319. return r;
  320. msg[0] = cpu_to_le32(0x00000028);
  321. msg[1] = cpu_to_le32(0x00000018);
  322. msg[2] = cpu_to_le32(0x00000000);
  323. msg[3] = cpu_to_le32(0x00000002);
  324. msg[4] = cpu_to_le32(handle);
  325. msg[5] = cpu_to_le32(0x00000000);
  326. for (i = 6; i < 1024; ++i)
  327. msg[i] = cpu_to_le32(0x0);
  328. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  329. }
  330. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  331. {
  332. struct dma_fence *fence;
  333. long r;
  334. r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
  335. if (r) {
  336. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  337. goto error;
  338. }
  339. r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
  340. if (r) {
  341. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  342. goto error;
  343. }
  344. r = dma_fence_wait_timeout(fence, false, timeout);
  345. if (r == 0) {
  346. DRM_ERROR("amdgpu: IB test timed out.\n");
  347. r = -ETIMEDOUT;
  348. } else if (r < 0) {
  349. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  350. } else {
  351. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  352. r = 0;
  353. }
  354. dma_fence_put(fence);
  355. error:
  356. return r;
  357. }
  358. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
  359. {
  360. struct amdgpu_device *adev = ring->adev;
  361. uint32_t rptr;
  362. unsigned i;
  363. int r;
  364. r = amdgpu_ring_alloc(ring, 16);
  365. if (r) {
  366. DRM_ERROR("amdgpu: vcn enc failed to lock ring %d (%d).\n",
  367. ring->idx, r);
  368. return r;
  369. }
  370. rptr = amdgpu_ring_get_rptr(ring);
  371. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  372. amdgpu_ring_commit(ring);
  373. for (i = 0; i < adev->usec_timeout; i++) {
  374. if (amdgpu_ring_get_rptr(ring) != rptr)
  375. break;
  376. DRM_UDELAY(1);
  377. }
  378. if (i < adev->usec_timeout) {
  379. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  380. ring->idx, i);
  381. } else {
  382. DRM_ERROR("amdgpu: ring %d test failed\n",
  383. ring->idx);
  384. r = -ETIMEDOUT;
  385. }
  386. return r;
  387. }
  388. static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  389. struct dma_fence **fence)
  390. {
  391. const unsigned ib_size_dw = 16;
  392. struct amdgpu_job *job;
  393. struct amdgpu_ib *ib;
  394. struct dma_fence *f = NULL;
  395. uint64_t dummy;
  396. int i, r;
  397. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  398. if (r)
  399. return r;
  400. ib = &job->ibs[0];
  401. dummy = ib->gpu_addr + 1024;
  402. ib->length_dw = 0;
  403. ib->ptr[ib->length_dw++] = 0x00000018;
  404. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  405. ib->ptr[ib->length_dw++] = handle;
  406. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  407. ib->ptr[ib->length_dw++] = dummy;
  408. ib->ptr[ib->length_dw++] = 0x0000000b;
  409. ib->ptr[ib->length_dw++] = 0x00000014;
  410. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  411. ib->ptr[ib->length_dw++] = 0x0000001c;
  412. ib->ptr[ib->length_dw++] = 0x00000000;
  413. ib->ptr[ib->length_dw++] = 0x00000000;
  414. ib->ptr[ib->length_dw++] = 0x00000008;
  415. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  416. for (i = ib->length_dw; i < ib_size_dw; ++i)
  417. ib->ptr[i] = 0x0;
  418. r = amdgpu_job_submit_direct(job, ring, &f);
  419. if (r)
  420. goto err;
  421. if (fence)
  422. *fence = dma_fence_get(f);
  423. dma_fence_put(f);
  424. return 0;
  425. err:
  426. amdgpu_job_free(job);
  427. return r;
  428. }
  429. static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  430. struct dma_fence **fence)
  431. {
  432. const unsigned ib_size_dw = 16;
  433. struct amdgpu_job *job;
  434. struct amdgpu_ib *ib;
  435. struct dma_fence *f = NULL;
  436. uint64_t dummy;
  437. int i, r;
  438. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  439. if (r)
  440. return r;
  441. ib = &job->ibs[0];
  442. dummy = ib->gpu_addr + 1024;
  443. ib->length_dw = 0;
  444. ib->ptr[ib->length_dw++] = 0x00000018;
  445. ib->ptr[ib->length_dw++] = 0x00000001;
  446. ib->ptr[ib->length_dw++] = handle;
  447. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  448. ib->ptr[ib->length_dw++] = dummy;
  449. ib->ptr[ib->length_dw++] = 0x0000000b;
  450. ib->ptr[ib->length_dw++] = 0x00000014;
  451. ib->ptr[ib->length_dw++] = 0x00000002;
  452. ib->ptr[ib->length_dw++] = 0x0000001c;
  453. ib->ptr[ib->length_dw++] = 0x00000000;
  454. ib->ptr[ib->length_dw++] = 0x00000000;
  455. ib->ptr[ib->length_dw++] = 0x00000008;
  456. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  457. for (i = ib->length_dw; i < ib_size_dw; ++i)
  458. ib->ptr[i] = 0x0;
  459. r = amdgpu_job_submit_direct(job, ring, &f);
  460. if (r)
  461. goto err;
  462. if (fence)
  463. *fence = dma_fence_get(f);
  464. dma_fence_put(f);
  465. return 0;
  466. err:
  467. amdgpu_job_free(job);
  468. return r;
  469. }
  470. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  471. {
  472. struct dma_fence *fence = NULL;
  473. long r;
  474. r = amdgpu_vcn_enc_get_create_msg(ring, 1, NULL);
  475. if (r) {
  476. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  477. goto error;
  478. }
  479. r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, &fence);
  480. if (r) {
  481. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  482. goto error;
  483. }
  484. r = dma_fence_wait_timeout(fence, false, timeout);
  485. if (r == 0) {
  486. DRM_ERROR("amdgpu: IB test timed out.\n");
  487. r = -ETIMEDOUT;
  488. } else if (r < 0) {
  489. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  490. } else {
  491. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  492. r = 0;
  493. }
  494. error:
  495. dma_fence_put(fence);
  496. return r;
  497. }
  498. int amdgpu_vcn_jpeg_ring_test_ring(struct amdgpu_ring *ring)
  499. {
  500. struct amdgpu_device *adev = ring->adev;
  501. uint32_t tmp = 0;
  502. unsigned i;
  503. int r;
  504. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  505. r = amdgpu_ring_alloc(ring, 3);
  506. if (r) {
  507. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  508. ring->idx, r);
  509. return r;
  510. }
  511. amdgpu_ring_write(ring,
  512. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0, 0, 0));
  513. amdgpu_ring_write(ring, 0xDEADBEEF);
  514. amdgpu_ring_commit(ring);
  515. for (i = 0; i < adev->usec_timeout; i++) {
  516. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  517. if (tmp == 0xDEADBEEF)
  518. break;
  519. DRM_UDELAY(1);
  520. }
  521. if (i < adev->usec_timeout) {
  522. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  523. ring->idx, i);
  524. } else {
  525. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  526. ring->idx, tmp);
  527. r = -EINVAL;
  528. }
  529. return r;
  530. }
  531. static int amdgpu_vcn_jpeg_set_reg(struct amdgpu_ring *ring, uint32_t handle,
  532. struct dma_fence **fence)
  533. {
  534. struct amdgpu_device *adev = ring->adev;
  535. struct amdgpu_job *job;
  536. struct amdgpu_ib *ib;
  537. struct dma_fence *f = NULL;
  538. const unsigned ib_size_dw = 16;
  539. int i, r;
  540. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  541. if (r)
  542. return r;
  543. ib = &job->ibs[0];
  544. ib->ptr[0] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_PITCH), 0, 0, PACKETJ_TYPE0);
  545. ib->ptr[1] = 0xDEADBEEF;
  546. for (i = 2; i < 16; i += 2) {
  547. ib->ptr[i] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
  548. ib->ptr[i+1] = 0;
  549. }
  550. ib->length_dw = 16;
  551. r = amdgpu_job_submit_direct(job, ring, &f);
  552. if (r)
  553. goto err;
  554. if (fence)
  555. *fence = dma_fence_get(f);
  556. dma_fence_put(f);
  557. return 0;
  558. err:
  559. amdgpu_job_free(job);
  560. return r;
  561. }
  562. int amdgpu_vcn_jpeg_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  563. {
  564. struct amdgpu_device *adev = ring->adev;
  565. uint32_t tmp = 0;
  566. unsigned i;
  567. struct dma_fence *fence = NULL;
  568. long r = 0;
  569. r = amdgpu_vcn_jpeg_set_reg(ring, 1, &fence);
  570. if (r) {
  571. DRM_ERROR("amdgpu: failed to set jpeg register (%ld).\n", r);
  572. goto error;
  573. }
  574. r = dma_fence_wait_timeout(fence, false, timeout);
  575. if (r == 0) {
  576. DRM_ERROR("amdgpu: IB test timed out.\n");
  577. r = -ETIMEDOUT;
  578. goto error;
  579. } else if (r < 0) {
  580. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  581. goto error;
  582. } else
  583. r = 0;
  584. for (i = 0; i < adev->usec_timeout; i++) {
  585. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_PITCH));
  586. if (tmp == 0xDEADBEEF)
  587. break;
  588. DRM_UDELAY(1);
  589. }
  590. if (i < adev->usec_timeout)
  591. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  592. else {
  593. DRM_ERROR("ib test failed (0x%08X)\n", tmp);
  594. r = -EINVAL;
  595. }
  596. dma_fence_put(fence);
  597. error:
  598. return r;
  599. }