amdgpu_ring.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König
  23. */
  24. #ifndef __AMDGPU_RING_H__
  25. #define __AMDGPU_RING_H__
  26. #include <drm/amdgpu_drm.h>
  27. #include <drm/gpu_scheduler.h>
  28. #include <drm/drm_print.h>
  29. /* max number of rings */
  30. #define AMDGPU_MAX_RINGS 21
  31. #define AMDGPU_MAX_GFX_RINGS 1
  32. #define AMDGPU_MAX_COMPUTE_RINGS 8
  33. #define AMDGPU_MAX_VCE_RINGS 3
  34. #define AMDGPU_MAX_UVD_ENC_RINGS 2
  35. /* some special values for the owner field */
  36. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void *)0ul)
  37. #define AMDGPU_FENCE_OWNER_VM ((void *)1ul)
  38. #define AMDGPU_FENCE_OWNER_KFD ((void *)2ul)
  39. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  40. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  41. #define AMDGPU_FENCE_FLAG_TC_WB_ONLY (1 << 2)
  42. #define to_amdgpu_ring(s) container_of((s), struct amdgpu_ring, sched)
  43. enum amdgpu_ring_type {
  44. AMDGPU_RING_TYPE_GFX,
  45. AMDGPU_RING_TYPE_COMPUTE,
  46. AMDGPU_RING_TYPE_SDMA,
  47. AMDGPU_RING_TYPE_UVD,
  48. AMDGPU_RING_TYPE_VCE,
  49. AMDGPU_RING_TYPE_KIQ,
  50. AMDGPU_RING_TYPE_UVD_ENC,
  51. AMDGPU_RING_TYPE_VCN_DEC,
  52. AMDGPU_RING_TYPE_VCN_ENC,
  53. AMDGPU_RING_TYPE_VCN_JPEG
  54. };
  55. struct amdgpu_device;
  56. struct amdgpu_ring;
  57. struct amdgpu_ib;
  58. struct amdgpu_cs_parser;
  59. struct amdgpu_job;
  60. /*
  61. * Fences.
  62. */
  63. struct amdgpu_fence_driver {
  64. uint64_t gpu_addr;
  65. volatile uint32_t *cpu_addr;
  66. /* sync_seq is protected by ring emission lock */
  67. uint32_t sync_seq;
  68. atomic_t last_seq;
  69. bool initialized;
  70. struct amdgpu_irq_src *irq_src;
  71. unsigned irq_type;
  72. struct timer_list fallback_timer;
  73. unsigned num_fences_mask;
  74. spinlock_t lock;
  75. struct dma_fence **fences;
  76. };
  77. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  78. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  79. void amdgpu_fence_driver_force_completion(struct amdgpu_ring *ring);
  80. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  81. unsigned num_hw_submission);
  82. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  83. struct amdgpu_irq_src *irq_src,
  84. unsigned irq_type);
  85. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  86. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  87. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **fence,
  88. unsigned flags);
  89. int amdgpu_fence_emit_polling(struct amdgpu_ring *ring, uint32_t *s);
  90. void amdgpu_fence_process(struct amdgpu_ring *ring);
  91. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  92. signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring,
  93. uint32_t wait_seq,
  94. signed long timeout);
  95. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  96. /*
  97. * Rings.
  98. */
  99. /* provided by hw blocks that expose a ring buffer for commands */
  100. struct amdgpu_ring_funcs {
  101. enum amdgpu_ring_type type;
  102. uint32_t align_mask;
  103. u32 nop;
  104. bool support_64bit_ptrs;
  105. unsigned vmhub;
  106. unsigned extra_dw;
  107. /* ring read/write ptr handling */
  108. u64 (*get_rptr)(struct amdgpu_ring *ring);
  109. u64 (*get_wptr)(struct amdgpu_ring *ring);
  110. void (*set_wptr)(struct amdgpu_ring *ring);
  111. /* validating and patching of IBs */
  112. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  113. int (*patch_cs_in_place)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  114. /* constants to calculate how many DW are needed for an emit */
  115. unsigned emit_frame_size;
  116. unsigned emit_ib_size;
  117. /* command emit functions */
  118. void (*emit_ib)(struct amdgpu_ring *ring,
  119. struct amdgpu_ib *ib,
  120. unsigned vmid, bool ctx_switch);
  121. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  122. uint64_t seq, unsigned flags);
  123. void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
  124. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vmid,
  125. uint64_t pd_addr);
  126. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  127. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  128. uint32_t gds_base, uint32_t gds_size,
  129. uint32_t gws_base, uint32_t gws_size,
  130. uint32_t oa_base, uint32_t oa_size);
  131. /* testing functions */
  132. int (*test_ring)(struct amdgpu_ring *ring);
  133. int (*test_ib)(struct amdgpu_ring *ring, long timeout);
  134. /* insert NOP packets */
  135. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  136. void (*insert_start)(struct amdgpu_ring *ring);
  137. void (*insert_end)(struct amdgpu_ring *ring);
  138. /* pad the indirect buffer to the necessary number of dw */
  139. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  140. unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
  141. void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
  142. /* note usage for clock and power gating */
  143. void (*begin_use)(struct amdgpu_ring *ring);
  144. void (*end_use)(struct amdgpu_ring *ring);
  145. void (*emit_switch_buffer) (struct amdgpu_ring *ring);
  146. void (*emit_cntxcntl) (struct amdgpu_ring *ring, uint32_t flags);
  147. void (*emit_rreg)(struct amdgpu_ring *ring, uint32_t reg);
  148. void (*emit_wreg)(struct amdgpu_ring *ring, uint32_t reg, uint32_t val);
  149. void (*emit_reg_wait)(struct amdgpu_ring *ring, uint32_t reg,
  150. uint32_t val, uint32_t mask);
  151. void (*emit_reg_write_reg_wait)(struct amdgpu_ring *ring,
  152. uint32_t reg0, uint32_t reg1,
  153. uint32_t ref, uint32_t mask);
  154. void (*emit_tmz)(struct amdgpu_ring *ring, bool start);
  155. /* priority functions */
  156. void (*set_priority) (struct amdgpu_ring *ring,
  157. enum drm_sched_priority priority);
  158. };
  159. struct amdgpu_ring {
  160. struct amdgpu_device *adev;
  161. const struct amdgpu_ring_funcs *funcs;
  162. struct amdgpu_fence_driver fence_drv;
  163. struct drm_gpu_scheduler sched;
  164. struct list_head lru_list;
  165. struct amdgpu_bo *ring_obj;
  166. volatile uint32_t *ring;
  167. unsigned rptr_offs;
  168. u64 wptr;
  169. u64 wptr_old;
  170. unsigned ring_size;
  171. unsigned max_dw;
  172. int count_dw;
  173. uint64_t gpu_addr;
  174. uint64_t ptr_mask;
  175. uint32_t buf_mask;
  176. bool ready;
  177. u32 idx;
  178. u32 me;
  179. u32 pipe;
  180. u32 queue;
  181. struct amdgpu_bo *mqd_obj;
  182. uint64_t mqd_gpu_addr;
  183. void *mqd_ptr;
  184. uint64_t eop_gpu_addr;
  185. u32 doorbell_index;
  186. bool use_doorbell;
  187. bool use_pollmem;
  188. unsigned wptr_offs;
  189. unsigned fence_offs;
  190. uint64_t current_ctx;
  191. char name[16];
  192. unsigned cond_exe_offs;
  193. u64 cond_exe_gpu_addr;
  194. volatile u32 *cond_exe_cpu_addr;
  195. unsigned vm_inv_eng;
  196. struct dma_fence *vmid_wait;
  197. bool has_compute_vm_bug;
  198. atomic_t num_jobs[DRM_SCHED_PRIORITY_MAX];
  199. struct mutex priority_mutex;
  200. /* protected by priority_mutex */
  201. int priority;
  202. #if defined(CONFIG_DEBUG_FS)
  203. struct dentry *ent;
  204. #endif
  205. };
  206. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  207. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  208. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  209. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  210. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  211. void amdgpu_ring_priority_get(struct amdgpu_ring *ring,
  212. enum drm_sched_priority priority);
  213. void amdgpu_ring_priority_put(struct amdgpu_ring *ring,
  214. enum drm_sched_priority priority);
  215. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  216. unsigned ring_size, struct amdgpu_irq_src *irq_src,
  217. unsigned irq_type);
  218. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  219. int amdgpu_ring_lru_get(struct amdgpu_device *adev, int type,
  220. int *blacklist, int num_blacklist,
  221. bool lru_pipe_order, struct amdgpu_ring **ring);
  222. void amdgpu_ring_lru_touch(struct amdgpu_device *adev, struct amdgpu_ring *ring);
  223. void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring,
  224. uint32_t reg0, uint32_t val0,
  225. uint32_t reg1, uint32_t val1);
  226. static inline void amdgpu_ring_clear_ring(struct amdgpu_ring *ring)
  227. {
  228. int i = 0;
  229. while (i <= ring->buf_mask)
  230. ring->ring[i++] = ring->funcs->nop;
  231. }
  232. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  233. {
  234. if (ring->count_dw <= 0)
  235. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  236. ring->ring[ring->wptr++ & ring->buf_mask] = v;
  237. ring->wptr &= ring->ptr_mask;
  238. ring->count_dw--;
  239. }
  240. static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring,
  241. void *src, int count_dw)
  242. {
  243. unsigned occupied, chunk1, chunk2;
  244. void *dst;
  245. if (unlikely(ring->count_dw < count_dw))
  246. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  247. occupied = ring->wptr & ring->buf_mask;
  248. dst = (void *)&ring->ring[occupied];
  249. chunk1 = ring->buf_mask + 1 - occupied;
  250. chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
  251. chunk2 = count_dw - chunk1;
  252. chunk1 <<= 2;
  253. chunk2 <<= 2;
  254. if (chunk1)
  255. memcpy(dst, src, chunk1);
  256. if (chunk2) {
  257. src += chunk1;
  258. dst = (void *)ring->ring;
  259. memcpy(dst, src, chunk2);
  260. }
  261. ring->wptr += count_dw;
  262. ring->wptr &= ring->ptr_mask;
  263. ring->count_dw -= count_dw;
  264. }
  265. #endif