amdgpu_ring.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. * Christian König
  28. */
  29. #include <linux/seq_file.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/amdgpu_drm.h>
  34. #include "amdgpu.h"
  35. #include "atom.h"
  36. /*
  37. * Rings
  38. * Most engines on the GPU are fed via ring buffers. Ring
  39. * buffers are areas of GPU accessible memory that the host
  40. * writes commands into and the GPU reads commands out of.
  41. * There is a rptr (read pointer) that determines where the
  42. * GPU is currently reading, and a wptr (write pointer)
  43. * which determines where the host has written. When the
  44. * pointers are equal, the ring is idle. When the host
  45. * writes commands to the ring buffer, it increments the
  46. * wptr. The GPU then starts fetching commands and executes
  47. * them until the pointers are equal again.
  48. */
  49. static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
  50. struct amdgpu_ring *ring);
  51. static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring);
  52. /**
  53. * amdgpu_ring_alloc - allocate space on the ring buffer
  54. *
  55. * @adev: amdgpu_device pointer
  56. * @ring: amdgpu_ring structure holding ring information
  57. * @ndw: number of dwords to allocate in the ring buffer
  58. *
  59. * Allocate @ndw dwords in the ring buffer (all asics).
  60. * Returns 0 on success, error on failure.
  61. */
  62. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw)
  63. {
  64. /* Align requested size with padding so unlock_commit can
  65. * pad safely */
  66. ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
  67. /* Make sure we aren't trying to allocate more space
  68. * than the maximum for one submission
  69. */
  70. if (WARN_ON_ONCE(ndw > ring->max_dw))
  71. return -ENOMEM;
  72. ring->count_dw = ndw;
  73. ring->wptr_old = ring->wptr;
  74. if (ring->funcs->begin_use)
  75. ring->funcs->begin_use(ring);
  76. return 0;
  77. }
  78. /** amdgpu_ring_insert_nop - insert NOP packets
  79. *
  80. * @ring: amdgpu_ring structure holding ring information
  81. * @count: the number of NOP packets to insert
  82. *
  83. * This is the generic insert_nop function for rings except SDMA
  84. */
  85. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  86. {
  87. int i;
  88. for (i = 0; i < count; i++)
  89. amdgpu_ring_write(ring, ring->funcs->nop);
  90. }
  91. /** amdgpu_ring_generic_pad_ib - pad IB with NOP packets
  92. *
  93. * @ring: amdgpu_ring structure holding ring information
  94. * @ib: IB to add NOP packets to
  95. *
  96. * This is the generic pad_ib function for rings except SDMA
  97. */
  98. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  99. {
  100. while (ib->length_dw & ring->funcs->align_mask)
  101. ib->ptr[ib->length_dw++] = ring->funcs->nop;
  102. }
  103. /**
  104. * amdgpu_ring_commit - tell the GPU to execute the new
  105. * commands on the ring buffer
  106. *
  107. * @adev: amdgpu_device pointer
  108. * @ring: amdgpu_ring structure holding ring information
  109. *
  110. * Update the wptr (write pointer) to tell the GPU to
  111. * execute new commands on the ring buffer (all asics).
  112. */
  113. void amdgpu_ring_commit(struct amdgpu_ring *ring)
  114. {
  115. uint32_t count;
  116. /* We pad to match fetch size */
  117. count = ring->funcs->align_mask + 1 -
  118. (ring->wptr & ring->funcs->align_mask);
  119. count %= ring->funcs->align_mask + 1;
  120. ring->funcs->insert_nop(ring, count);
  121. mb();
  122. amdgpu_ring_set_wptr(ring);
  123. if (ring->funcs->end_use)
  124. ring->funcs->end_use(ring);
  125. if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ)
  126. amdgpu_ring_lru_touch(ring->adev, ring);
  127. }
  128. /**
  129. * amdgpu_ring_undo - reset the wptr
  130. *
  131. * @ring: amdgpu_ring structure holding ring information
  132. *
  133. * Reset the driver's copy of the wptr (all asics).
  134. */
  135. void amdgpu_ring_undo(struct amdgpu_ring *ring)
  136. {
  137. ring->wptr = ring->wptr_old;
  138. if (ring->funcs->end_use)
  139. ring->funcs->end_use(ring);
  140. }
  141. /**
  142. * amdgpu_ring_priority_put - restore a ring's priority
  143. *
  144. * @ring: amdgpu_ring structure holding the information
  145. * @priority: target priority
  146. *
  147. * Release a request for executing at @priority
  148. */
  149. void amdgpu_ring_priority_put(struct amdgpu_ring *ring,
  150. enum drm_sched_priority priority)
  151. {
  152. int i;
  153. if (!ring->funcs->set_priority)
  154. return;
  155. if (atomic_dec_return(&ring->num_jobs[priority]) > 0)
  156. return;
  157. /* no need to restore if the job is already at the lowest priority */
  158. if (priority == DRM_SCHED_PRIORITY_NORMAL)
  159. return;
  160. mutex_lock(&ring->priority_mutex);
  161. /* something higher prio is executing, no need to decay */
  162. if (ring->priority > priority)
  163. goto out_unlock;
  164. /* decay priority to the next level with a job available */
  165. for (i = priority; i >= DRM_SCHED_PRIORITY_MIN; i--) {
  166. if (i == DRM_SCHED_PRIORITY_NORMAL
  167. || atomic_read(&ring->num_jobs[i])) {
  168. ring->priority = i;
  169. ring->funcs->set_priority(ring, i);
  170. break;
  171. }
  172. }
  173. out_unlock:
  174. mutex_unlock(&ring->priority_mutex);
  175. }
  176. /**
  177. * amdgpu_ring_priority_get - change the ring's priority
  178. *
  179. * @ring: amdgpu_ring structure holding the information
  180. * @priority: target priority
  181. *
  182. * Request a ring's priority to be raised to @priority (refcounted).
  183. */
  184. void amdgpu_ring_priority_get(struct amdgpu_ring *ring,
  185. enum drm_sched_priority priority)
  186. {
  187. if (!ring->funcs->set_priority)
  188. return;
  189. if (atomic_inc_return(&ring->num_jobs[priority]) <= 0)
  190. return;
  191. mutex_lock(&ring->priority_mutex);
  192. if (priority <= ring->priority)
  193. goto out_unlock;
  194. ring->priority = priority;
  195. ring->funcs->set_priority(ring, priority);
  196. out_unlock:
  197. mutex_unlock(&ring->priority_mutex);
  198. }
  199. /**
  200. * amdgpu_ring_init - init driver ring struct.
  201. *
  202. * @adev: amdgpu_device pointer
  203. * @ring: amdgpu_ring structure holding ring information
  204. * @max_ndw: maximum number of dw for ring alloc
  205. * @nop: nop packet for this ring
  206. *
  207. * Initialize the driver information for the selected ring (all asics).
  208. * Returns 0 on success, error on failure.
  209. */
  210. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  211. unsigned max_dw, struct amdgpu_irq_src *irq_src,
  212. unsigned irq_type)
  213. {
  214. int r, i;
  215. int sched_hw_submission = amdgpu_sched_hw_submission;
  216. /* Set the hw submission limit higher for KIQ because
  217. * it's used for a number of gfx/compute tasks by both
  218. * KFD and KGD which may have outstanding fences and
  219. * it doesn't really use the gpu scheduler anyway;
  220. * KIQ tasks get submitted directly to the ring.
  221. */
  222. if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
  223. sched_hw_submission = max(sched_hw_submission, 256);
  224. if (ring->adev == NULL) {
  225. if (adev->num_rings >= AMDGPU_MAX_RINGS)
  226. return -EINVAL;
  227. ring->adev = adev;
  228. ring->idx = adev->num_rings++;
  229. adev->rings[ring->idx] = ring;
  230. r = amdgpu_fence_driver_init_ring(ring, sched_hw_submission);
  231. if (r)
  232. return r;
  233. }
  234. r = amdgpu_device_wb_get(adev, &ring->rptr_offs);
  235. if (r) {
  236. dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r);
  237. return r;
  238. }
  239. r = amdgpu_device_wb_get(adev, &ring->wptr_offs);
  240. if (r) {
  241. dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r);
  242. return r;
  243. }
  244. r = amdgpu_device_wb_get(adev, &ring->fence_offs);
  245. if (r) {
  246. dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r);
  247. return r;
  248. }
  249. r = amdgpu_device_wb_get(adev, &ring->cond_exe_offs);
  250. if (r) {
  251. dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r);
  252. return r;
  253. }
  254. ring->cond_exe_gpu_addr = adev->wb.gpu_addr + (ring->cond_exe_offs * 4);
  255. ring->cond_exe_cpu_addr = &adev->wb.wb[ring->cond_exe_offs];
  256. /* always set cond_exec_polling to CONTINUE */
  257. *ring->cond_exe_cpu_addr = 1;
  258. r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type);
  259. if (r) {
  260. dev_err(adev->dev, "failed initializing fences (%d).\n", r);
  261. return r;
  262. }
  263. ring->ring_size = roundup_pow_of_two(max_dw * 4 * sched_hw_submission);
  264. ring->buf_mask = (ring->ring_size / 4) - 1;
  265. ring->ptr_mask = ring->funcs->support_64bit_ptrs ?
  266. 0xffffffffffffffff : ring->buf_mask;
  267. /* Allocate ring buffer */
  268. if (ring->ring_obj == NULL) {
  269. r = amdgpu_bo_create_kernel(adev, ring->ring_size + ring->funcs->extra_dw, PAGE_SIZE,
  270. AMDGPU_GEM_DOMAIN_GTT,
  271. &ring->ring_obj,
  272. &ring->gpu_addr,
  273. (void **)&ring->ring);
  274. if (r) {
  275. dev_err(adev->dev, "(%d) ring create failed\n", r);
  276. return r;
  277. }
  278. amdgpu_ring_clear_ring(ring);
  279. }
  280. ring->max_dw = max_dw;
  281. ring->priority = DRM_SCHED_PRIORITY_NORMAL;
  282. mutex_init(&ring->priority_mutex);
  283. INIT_LIST_HEAD(&ring->lru_list);
  284. amdgpu_ring_lru_touch(adev, ring);
  285. for (i = 0; i < DRM_SCHED_PRIORITY_MAX; ++i)
  286. atomic_set(&ring->num_jobs[i], 0);
  287. if (amdgpu_debugfs_ring_init(adev, ring)) {
  288. DRM_ERROR("Failed to register debugfs file for rings !\n");
  289. }
  290. return 0;
  291. }
  292. /**
  293. * amdgpu_ring_fini - tear down the driver ring struct.
  294. *
  295. * @adev: amdgpu_device pointer
  296. * @ring: amdgpu_ring structure holding ring information
  297. *
  298. * Tear down the driver information for the selected ring (all asics).
  299. */
  300. void amdgpu_ring_fini(struct amdgpu_ring *ring)
  301. {
  302. ring->ready = false;
  303. /* Not to finish a ring which is not initialized */
  304. if (!(ring->adev) || !(ring->adev->rings[ring->idx]))
  305. return;
  306. amdgpu_device_wb_free(ring->adev, ring->rptr_offs);
  307. amdgpu_device_wb_free(ring->adev, ring->wptr_offs);
  308. amdgpu_device_wb_free(ring->adev, ring->cond_exe_offs);
  309. amdgpu_device_wb_free(ring->adev, ring->fence_offs);
  310. amdgpu_bo_free_kernel(&ring->ring_obj,
  311. &ring->gpu_addr,
  312. (void **)&ring->ring);
  313. amdgpu_debugfs_ring_fini(ring);
  314. dma_fence_put(ring->vmid_wait);
  315. ring->vmid_wait = NULL;
  316. ring->me = 0;
  317. ring->adev->rings[ring->idx] = NULL;
  318. }
  319. static void amdgpu_ring_lru_touch_locked(struct amdgpu_device *adev,
  320. struct amdgpu_ring *ring)
  321. {
  322. /* list_move_tail handles the case where ring isn't part of the list */
  323. list_move_tail(&ring->lru_list, &adev->ring_lru_list);
  324. }
  325. static bool amdgpu_ring_is_blacklisted(struct amdgpu_ring *ring,
  326. int *blacklist, int num_blacklist)
  327. {
  328. int i;
  329. for (i = 0; i < num_blacklist; i++) {
  330. if (ring->idx == blacklist[i])
  331. return true;
  332. }
  333. return false;
  334. }
  335. /**
  336. * amdgpu_ring_lru_get - get the least recently used ring for a HW IP block
  337. *
  338. * @adev: amdgpu_device pointer
  339. * @type: amdgpu_ring_type enum
  340. * @blacklist: blacklisted ring ids array
  341. * @num_blacklist: number of entries in @blacklist
  342. * @lru_pipe_order: find a ring from the least recently used pipe
  343. * @ring: output ring
  344. *
  345. * Retrieve the amdgpu_ring structure for the least recently used ring of
  346. * a specific IP block (all asics).
  347. * Returns 0 on success, error on failure.
  348. */
  349. int amdgpu_ring_lru_get(struct amdgpu_device *adev, int type,
  350. int *blacklist, int num_blacklist,
  351. bool lru_pipe_order, struct amdgpu_ring **ring)
  352. {
  353. struct amdgpu_ring *entry;
  354. /* List is sorted in LRU order, find first entry corresponding
  355. * to the desired HW IP */
  356. *ring = NULL;
  357. spin_lock(&adev->ring_lru_list_lock);
  358. list_for_each_entry(entry, &adev->ring_lru_list, lru_list) {
  359. if (entry->funcs->type != type)
  360. continue;
  361. if (amdgpu_ring_is_blacklisted(entry, blacklist, num_blacklist))
  362. continue;
  363. if (!*ring) {
  364. *ring = entry;
  365. /* We are done for ring LRU */
  366. if (!lru_pipe_order)
  367. break;
  368. }
  369. /* Move all rings on the same pipe to the end of the list */
  370. if (entry->pipe == (*ring)->pipe)
  371. amdgpu_ring_lru_touch_locked(adev, entry);
  372. }
  373. /* Move the ring we found to the end of the list */
  374. if (*ring)
  375. amdgpu_ring_lru_touch_locked(adev, *ring);
  376. spin_unlock(&adev->ring_lru_list_lock);
  377. if (!*ring) {
  378. DRM_ERROR("Ring LRU contains no entries for ring type:%d\n", type);
  379. return -EINVAL;
  380. }
  381. return 0;
  382. }
  383. /**
  384. * amdgpu_ring_lru_touch - mark a ring as recently being used
  385. *
  386. * @adev: amdgpu_device pointer
  387. * @ring: ring to touch
  388. *
  389. * Move @ring to the tail of the lru list
  390. */
  391. void amdgpu_ring_lru_touch(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  392. {
  393. spin_lock(&adev->ring_lru_list_lock);
  394. amdgpu_ring_lru_touch_locked(adev, ring);
  395. spin_unlock(&adev->ring_lru_list_lock);
  396. }
  397. /**
  398. * amdgpu_ring_emit_reg_write_reg_wait_helper - ring helper
  399. *
  400. * @adev: amdgpu_device pointer
  401. * @reg0: register to write
  402. * @reg1: register to wait on
  403. * @ref: reference value to write/wait on
  404. * @mask: mask to wait on
  405. *
  406. * Helper for rings that don't support write and wait in a
  407. * single oneshot packet.
  408. */
  409. void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring,
  410. uint32_t reg0, uint32_t reg1,
  411. uint32_t ref, uint32_t mask)
  412. {
  413. amdgpu_ring_emit_wreg(ring, reg0, ref);
  414. amdgpu_ring_emit_reg_wait(ring, reg1, mask, mask);
  415. }
  416. /*
  417. * Debugfs info
  418. */
  419. #if defined(CONFIG_DEBUG_FS)
  420. /* Layout of file is 12 bytes consisting of
  421. * - rptr
  422. * - wptr
  423. * - driver's copy of wptr
  424. *
  425. * followed by n-words of ring data
  426. */
  427. static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf,
  428. size_t size, loff_t *pos)
  429. {
  430. struct amdgpu_ring *ring = file_inode(f)->i_private;
  431. int r, i;
  432. uint32_t value, result, early[3];
  433. if (*pos & 3 || size & 3)
  434. return -EINVAL;
  435. result = 0;
  436. if (*pos < 12) {
  437. early[0] = amdgpu_ring_get_rptr(ring) & ring->buf_mask;
  438. early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask;
  439. early[2] = ring->wptr & ring->buf_mask;
  440. for (i = *pos / 4; i < 3 && size; i++) {
  441. r = put_user(early[i], (uint32_t *)buf);
  442. if (r)
  443. return r;
  444. buf += 4;
  445. result += 4;
  446. size -= 4;
  447. *pos += 4;
  448. }
  449. }
  450. while (size) {
  451. if (*pos >= (ring->ring_size + 12))
  452. return result;
  453. value = ring->ring[(*pos - 12)/4];
  454. r = put_user(value, (uint32_t*)buf);
  455. if (r)
  456. return r;
  457. buf += 4;
  458. result += 4;
  459. size -= 4;
  460. *pos += 4;
  461. }
  462. return result;
  463. }
  464. static const struct file_operations amdgpu_debugfs_ring_fops = {
  465. .owner = THIS_MODULE,
  466. .read = amdgpu_debugfs_ring_read,
  467. .llseek = default_llseek
  468. };
  469. #endif
  470. static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
  471. struct amdgpu_ring *ring)
  472. {
  473. #if defined(CONFIG_DEBUG_FS)
  474. struct drm_minor *minor = adev->ddev->primary;
  475. struct dentry *ent, *root = minor->debugfs_root;
  476. char name[32];
  477. sprintf(name, "amdgpu_ring_%s", ring->name);
  478. ent = debugfs_create_file(name,
  479. S_IFREG | S_IRUGO, root,
  480. ring, &amdgpu_debugfs_ring_fops);
  481. if (!ent)
  482. return -ENOMEM;
  483. i_size_write(ent->d_inode, ring->ring_size + 12);
  484. ring->ent = ent;
  485. #endif
  486. return 0;
  487. }
  488. static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring)
  489. {
  490. #if defined(CONFIG_DEBUG_FS)
  491. debugfs_remove(ring->ent);
  492. #endif
  493. }