amdgpu_fence.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Dave Airlie
  30. */
  31. #include <linux/seq_file.h>
  32. #include <linux/atomic.h>
  33. #include <linux/wait.h>
  34. #include <linux/kref.h>
  35. #include <linux/slab.h>
  36. #include <linux/firmware.h>
  37. #include <drm/drmP.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. /*
  41. * Fences
  42. * Fences mark an event in the GPUs pipeline and are used
  43. * for GPU/CPU synchronization. When the fence is written,
  44. * it is expected that all buffers associated with that fence
  45. * are no longer in use by the associated ring on the GPU and
  46. * that the the relevant GPU caches have been flushed.
  47. */
  48. struct amdgpu_fence {
  49. struct dma_fence base;
  50. /* RB, DMA, etc. */
  51. struct amdgpu_ring *ring;
  52. };
  53. static struct kmem_cache *amdgpu_fence_slab;
  54. int amdgpu_fence_slab_init(void)
  55. {
  56. amdgpu_fence_slab = kmem_cache_create(
  57. "amdgpu_fence", sizeof(struct amdgpu_fence), 0,
  58. SLAB_HWCACHE_ALIGN, NULL);
  59. if (!amdgpu_fence_slab)
  60. return -ENOMEM;
  61. return 0;
  62. }
  63. void amdgpu_fence_slab_fini(void)
  64. {
  65. rcu_barrier();
  66. kmem_cache_destroy(amdgpu_fence_slab);
  67. }
  68. /*
  69. * Cast helper
  70. */
  71. static const struct dma_fence_ops amdgpu_fence_ops;
  72. static inline struct amdgpu_fence *to_amdgpu_fence(struct dma_fence *f)
  73. {
  74. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  75. if (__f->base.ops == &amdgpu_fence_ops)
  76. return __f;
  77. return NULL;
  78. }
  79. /**
  80. * amdgpu_fence_write - write a fence value
  81. *
  82. * @ring: ring the fence is associated with
  83. * @seq: sequence number to write
  84. *
  85. * Writes a fence value to memory (all asics).
  86. */
  87. static void amdgpu_fence_write(struct amdgpu_ring *ring, u32 seq)
  88. {
  89. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  90. if (drv->cpu_addr)
  91. *drv->cpu_addr = cpu_to_le32(seq);
  92. }
  93. /**
  94. * amdgpu_fence_read - read a fence value
  95. *
  96. * @ring: ring the fence is associated with
  97. *
  98. * Reads a fence value from memory (all asics).
  99. * Returns the value of the fence read from memory.
  100. */
  101. static u32 amdgpu_fence_read(struct amdgpu_ring *ring)
  102. {
  103. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  104. u32 seq = 0;
  105. if (drv->cpu_addr)
  106. seq = le32_to_cpu(*drv->cpu_addr);
  107. else
  108. seq = atomic_read(&drv->last_seq);
  109. return seq;
  110. }
  111. /**
  112. * amdgpu_fence_emit - emit a fence on the requested ring
  113. *
  114. * @ring: ring the fence is associated with
  115. * @f: resulting fence object
  116. *
  117. * Emits a fence command on the requested ring (all asics).
  118. * Returns 0 on success, -ENOMEM on failure.
  119. */
  120. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **f,
  121. unsigned flags)
  122. {
  123. struct amdgpu_device *adev = ring->adev;
  124. struct amdgpu_fence *fence;
  125. struct dma_fence __rcu **ptr;
  126. uint32_t seq;
  127. int r;
  128. fence = kmem_cache_alloc(amdgpu_fence_slab, GFP_KERNEL);
  129. if (fence == NULL)
  130. return -ENOMEM;
  131. seq = ++ring->fence_drv.sync_seq;
  132. fence->ring = ring;
  133. dma_fence_init(&fence->base, &amdgpu_fence_ops,
  134. &ring->fence_drv.lock,
  135. adev->fence_context + ring->idx,
  136. seq);
  137. amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
  138. seq, flags | AMDGPU_FENCE_FLAG_INT);
  139. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  140. if (unlikely(rcu_dereference_protected(*ptr, 1))) {
  141. struct dma_fence *old;
  142. rcu_read_lock();
  143. old = dma_fence_get_rcu_safe(ptr);
  144. rcu_read_unlock();
  145. if (old) {
  146. r = dma_fence_wait(old, false);
  147. dma_fence_put(old);
  148. if (r)
  149. return r;
  150. }
  151. }
  152. /* This function can't be called concurrently anyway, otherwise
  153. * emitting the fence would mess up the hardware ring buffer.
  154. */
  155. rcu_assign_pointer(*ptr, dma_fence_get(&fence->base));
  156. *f = &fence->base;
  157. return 0;
  158. }
  159. /**
  160. * amdgpu_fence_emit_polling - emit a fence on the requeste ring
  161. *
  162. * @ring: ring the fence is associated with
  163. * @s: resulting sequence number
  164. *
  165. * Emits a fence command on the requested ring (all asics).
  166. * Used For polling fence.
  167. * Returns 0 on success, -ENOMEM on failure.
  168. */
  169. int amdgpu_fence_emit_polling(struct amdgpu_ring *ring, uint32_t *s)
  170. {
  171. uint32_t seq;
  172. if (!s)
  173. return -EINVAL;
  174. seq = ++ring->fence_drv.sync_seq;
  175. amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
  176. seq, 0);
  177. *s = seq;
  178. return 0;
  179. }
  180. /**
  181. * amdgpu_fence_schedule_fallback - schedule fallback check
  182. *
  183. * @ring: pointer to struct amdgpu_ring
  184. *
  185. * Start a timer as fallback to our interrupts.
  186. */
  187. static void amdgpu_fence_schedule_fallback(struct amdgpu_ring *ring)
  188. {
  189. mod_timer(&ring->fence_drv.fallback_timer,
  190. jiffies + AMDGPU_FENCE_JIFFIES_TIMEOUT);
  191. }
  192. /**
  193. * amdgpu_fence_process - check for fence activity
  194. *
  195. * @ring: pointer to struct amdgpu_ring
  196. *
  197. * Checks the current fence value and calculates the last
  198. * signalled fence value. Wakes the fence queue if the
  199. * sequence number has increased.
  200. */
  201. void amdgpu_fence_process(struct amdgpu_ring *ring)
  202. {
  203. struct amdgpu_fence_driver *drv = &ring->fence_drv;
  204. uint32_t seq, last_seq;
  205. int r;
  206. do {
  207. last_seq = atomic_read(&ring->fence_drv.last_seq);
  208. seq = amdgpu_fence_read(ring);
  209. } while (atomic_cmpxchg(&drv->last_seq, last_seq, seq) != last_seq);
  210. if (seq != ring->fence_drv.sync_seq)
  211. amdgpu_fence_schedule_fallback(ring);
  212. if (unlikely(seq == last_seq))
  213. return;
  214. last_seq &= drv->num_fences_mask;
  215. seq &= drv->num_fences_mask;
  216. do {
  217. struct dma_fence *fence, **ptr;
  218. ++last_seq;
  219. last_seq &= drv->num_fences_mask;
  220. ptr = &drv->fences[last_seq];
  221. /* There is always exactly one thread signaling this fence slot */
  222. fence = rcu_dereference_protected(*ptr, 1);
  223. RCU_INIT_POINTER(*ptr, NULL);
  224. if (!fence)
  225. continue;
  226. r = dma_fence_signal(fence);
  227. if (!r)
  228. DMA_FENCE_TRACE(fence, "signaled from irq context\n");
  229. else
  230. BUG();
  231. dma_fence_put(fence);
  232. } while (last_seq != seq);
  233. }
  234. /**
  235. * amdgpu_fence_fallback - fallback for hardware interrupts
  236. *
  237. * @work: delayed work item
  238. *
  239. * Checks for fence activity.
  240. */
  241. static void amdgpu_fence_fallback(struct timer_list *t)
  242. {
  243. struct amdgpu_ring *ring = from_timer(ring, t,
  244. fence_drv.fallback_timer);
  245. amdgpu_fence_process(ring);
  246. }
  247. /**
  248. * amdgpu_fence_wait_empty - wait for all fences to signal
  249. *
  250. * @adev: amdgpu device pointer
  251. * @ring: ring index the fence is associated with
  252. *
  253. * Wait for all fences on the requested ring to signal (all asics).
  254. * Returns 0 if the fences have passed, error for all other cases.
  255. */
  256. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)
  257. {
  258. uint64_t seq = READ_ONCE(ring->fence_drv.sync_seq);
  259. struct dma_fence *fence, **ptr;
  260. int r;
  261. if (!seq)
  262. return 0;
  263. ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
  264. rcu_read_lock();
  265. fence = rcu_dereference(*ptr);
  266. if (!fence || !dma_fence_get_rcu(fence)) {
  267. rcu_read_unlock();
  268. return 0;
  269. }
  270. rcu_read_unlock();
  271. r = dma_fence_wait(fence, false);
  272. dma_fence_put(fence);
  273. return r;
  274. }
  275. /**
  276. * amdgpu_fence_wait_polling - busy wait for givn sequence number
  277. *
  278. * @ring: ring index the fence is associated with
  279. * @wait_seq: sequence number to wait
  280. * @timeout: the timeout for waiting in usecs
  281. *
  282. * Wait for all fences on the requested ring to signal (all asics).
  283. * Returns left time if no timeout, 0 or minus if timeout.
  284. */
  285. signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring,
  286. uint32_t wait_seq,
  287. signed long timeout)
  288. {
  289. uint32_t seq;
  290. do {
  291. seq = amdgpu_fence_read(ring);
  292. udelay(5);
  293. timeout -= 5;
  294. } while ((int32_t)(wait_seq - seq) > 0 && timeout > 0);
  295. return timeout > 0 ? timeout : 0;
  296. }
  297. /**
  298. * amdgpu_fence_count_emitted - get the count of emitted fences
  299. *
  300. * @ring: ring the fence is associated with
  301. *
  302. * Get the number of fences emitted on the requested ring (all asics).
  303. * Returns the number of emitted fences on the ring. Used by the
  304. * dynpm code to ring track activity.
  305. */
  306. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring)
  307. {
  308. uint64_t emitted;
  309. /* We are not protected by ring lock when reading the last sequence
  310. * but it's ok to report slightly wrong fence count here.
  311. */
  312. amdgpu_fence_process(ring);
  313. emitted = 0x100000000ull;
  314. emitted -= atomic_read(&ring->fence_drv.last_seq);
  315. emitted += READ_ONCE(ring->fence_drv.sync_seq);
  316. return lower_32_bits(emitted);
  317. }
  318. /**
  319. * amdgpu_fence_driver_start_ring - make the fence driver
  320. * ready for use on the requested ring.
  321. *
  322. * @ring: ring to start the fence driver on
  323. * @irq_src: interrupt source to use for this ring
  324. * @irq_type: interrupt type to use for this ring
  325. *
  326. * Make the fence driver ready for processing (all asics).
  327. * Not all asics have all rings, so each asic will only
  328. * start the fence driver on the rings it has.
  329. * Returns 0 for success, errors for failure.
  330. */
  331. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  332. struct amdgpu_irq_src *irq_src,
  333. unsigned irq_type)
  334. {
  335. struct amdgpu_device *adev = ring->adev;
  336. uint64_t index;
  337. if (ring->funcs->type != AMDGPU_RING_TYPE_UVD) {
  338. ring->fence_drv.cpu_addr = &adev->wb.wb[ring->fence_offs];
  339. ring->fence_drv.gpu_addr = adev->wb.gpu_addr + (ring->fence_offs * 4);
  340. } else {
  341. /* put fence directly behind firmware */
  342. index = ALIGN(adev->uvd.fw->size, 8);
  343. ring->fence_drv.cpu_addr = adev->uvd.inst[ring->me].cpu_addr + index;
  344. ring->fence_drv.gpu_addr = adev->uvd.inst[ring->me].gpu_addr + index;
  345. }
  346. amdgpu_fence_write(ring, atomic_read(&ring->fence_drv.last_seq));
  347. amdgpu_irq_get(adev, irq_src, irq_type);
  348. ring->fence_drv.irq_src = irq_src;
  349. ring->fence_drv.irq_type = irq_type;
  350. ring->fence_drv.initialized = true;
  351. dev_dbg(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "
  352. "cpu addr 0x%p\n", ring->idx,
  353. ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr);
  354. return 0;
  355. }
  356. /**
  357. * amdgpu_fence_driver_init_ring - init the fence driver
  358. * for the requested ring.
  359. *
  360. * @ring: ring to init the fence driver on
  361. * @num_hw_submission: number of entries on the hardware queue
  362. *
  363. * Init the fence driver for the requested ring (all asics).
  364. * Helper function for amdgpu_fence_driver_init().
  365. */
  366. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  367. unsigned num_hw_submission)
  368. {
  369. long timeout;
  370. int r;
  371. /* Check that num_hw_submission is a power of two */
  372. if ((num_hw_submission & (num_hw_submission - 1)) != 0)
  373. return -EINVAL;
  374. ring->fence_drv.cpu_addr = NULL;
  375. ring->fence_drv.gpu_addr = 0;
  376. ring->fence_drv.sync_seq = 0;
  377. atomic_set(&ring->fence_drv.last_seq, 0);
  378. ring->fence_drv.initialized = false;
  379. timer_setup(&ring->fence_drv.fallback_timer, amdgpu_fence_fallback, 0);
  380. ring->fence_drv.num_fences_mask = num_hw_submission * 2 - 1;
  381. spin_lock_init(&ring->fence_drv.lock);
  382. ring->fence_drv.fences = kcalloc(num_hw_submission * 2, sizeof(void *),
  383. GFP_KERNEL);
  384. if (!ring->fence_drv.fences)
  385. return -ENOMEM;
  386. /* No need to setup the GPU scheduler for KIQ ring */
  387. if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ) {
  388. /* for non-sriov case, no timeout enforce on compute ring */
  389. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
  390. && !amdgpu_sriov_vf(ring->adev))
  391. timeout = MAX_SCHEDULE_TIMEOUT;
  392. else
  393. timeout = msecs_to_jiffies(amdgpu_lockup_timeout);
  394. r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
  395. num_hw_submission, amdgpu_job_hang_limit,
  396. timeout, ring->name);
  397. if (r) {
  398. DRM_ERROR("Failed to create scheduler on ring %s.\n",
  399. ring->name);
  400. return r;
  401. }
  402. }
  403. return 0;
  404. }
  405. /**
  406. * amdgpu_fence_driver_init - init the fence driver
  407. * for all possible rings.
  408. *
  409. * @adev: amdgpu device pointer
  410. *
  411. * Init the fence driver for all possible rings (all asics).
  412. * Not all asics have all rings, so each asic will only
  413. * start the fence driver on the rings it has using
  414. * amdgpu_fence_driver_start_ring().
  415. * Returns 0 for success.
  416. */
  417. int amdgpu_fence_driver_init(struct amdgpu_device *adev)
  418. {
  419. if (amdgpu_debugfs_fence_init(adev))
  420. dev_err(adev->dev, "fence debugfs file creation failed\n");
  421. return 0;
  422. }
  423. /**
  424. * amdgpu_fence_driver_fini - tear down the fence driver
  425. * for all possible rings.
  426. *
  427. * @adev: amdgpu device pointer
  428. *
  429. * Tear down the fence driver for all possible rings (all asics).
  430. */
  431. void amdgpu_fence_driver_fini(struct amdgpu_device *adev)
  432. {
  433. unsigned i, j;
  434. int r;
  435. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  436. struct amdgpu_ring *ring = adev->rings[i];
  437. if (!ring || !ring->fence_drv.initialized)
  438. continue;
  439. r = amdgpu_fence_wait_empty(ring);
  440. if (r) {
  441. /* no need to trigger GPU reset as we are unloading */
  442. amdgpu_fence_driver_force_completion(ring);
  443. }
  444. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  445. ring->fence_drv.irq_type);
  446. drm_sched_fini(&ring->sched);
  447. del_timer_sync(&ring->fence_drv.fallback_timer);
  448. for (j = 0; j <= ring->fence_drv.num_fences_mask; ++j)
  449. dma_fence_put(ring->fence_drv.fences[j]);
  450. kfree(ring->fence_drv.fences);
  451. ring->fence_drv.fences = NULL;
  452. ring->fence_drv.initialized = false;
  453. }
  454. }
  455. /**
  456. * amdgpu_fence_driver_suspend - suspend the fence driver
  457. * for all possible rings.
  458. *
  459. * @adev: amdgpu device pointer
  460. *
  461. * Suspend the fence driver for all possible rings (all asics).
  462. */
  463. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev)
  464. {
  465. int i, r;
  466. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  467. struct amdgpu_ring *ring = adev->rings[i];
  468. if (!ring || !ring->fence_drv.initialized)
  469. continue;
  470. /* wait for gpu to finish processing current batch */
  471. r = amdgpu_fence_wait_empty(ring);
  472. if (r) {
  473. /* delay GPU reset to resume */
  474. amdgpu_fence_driver_force_completion(ring);
  475. }
  476. /* disable the interrupt */
  477. amdgpu_irq_put(adev, ring->fence_drv.irq_src,
  478. ring->fence_drv.irq_type);
  479. }
  480. }
  481. /**
  482. * amdgpu_fence_driver_resume - resume the fence driver
  483. * for all possible rings.
  484. *
  485. * @adev: amdgpu device pointer
  486. *
  487. * Resume the fence driver for all possible rings (all asics).
  488. * Not all asics have all rings, so each asic will only
  489. * start the fence driver on the rings it has using
  490. * amdgpu_fence_driver_start_ring().
  491. * Returns 0 for success.
  492. */
  493. void amdgpu_fence_driver_resume(struct amdgpu_device *adev)
  494. {
  495. int i;
  496. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  497. struct amdgpu_ring *ring = adev->rings[i];
  498. if (!ring || !ring->fence_drv.initialized)
  499. continue;
  500. /* enable the interrupt */
  501. amdgpu_irq_get(adev, ring->fence_drv.irq_src,
  502. ring->fence_drv.irq_type);
  503. }
  504. }
  505. /**
  506. * amdgpu_fence_driver_force_completion - force signal latest fence of ring
  507. *
  508. * @ring: fence of the ring to signal
  509. *
  510. */
  511. void amdgpu_fence_driver_force_completion(struct amdgpu_ring *ring)
  512. {
  513. amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
  514. amdgpu_fence_process(ring);
  515. }
  516. /*
  517. * Common fence implementation
  518. */
  519. static const char *amdgpu_fence_get_driver_name(struct dma_fence *fence)
  520. {
  521. return "amdgpu";
  522. }
  523. static const char *amdgpu_fence_get_timeline_name(struct dma_fence *f)
  524. {
  525. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  526. return (const char *)fence->ring->name;
  527. }
  528. /**
  529. * amdgpu_fence_enable_signaling - enable signalling on fence
  530. * @fence: fence
  531. *
  532. * This function is called with fence_queue lock held, and adds a callback
  533. * to fence_queue that checks if this fence is signaled, and if so it
  534. * signals the fence and removes itself.
  535. */
  536. static bool amdgpu_fence_enable_signaling(struct dma_fence *f)
  537. {
  538. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  539. struct amdgpu_ring *ring = fence->ring;
  540. if (!timer_pending(&ring->fence_drv.fallback_timer))
  541. amdgpu_fence_schedule_fallback(ring);
  542. DMA_FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);
  543. return true;
  544. }
  545. /**
  546. * amdgpu_fence_free - free up the fence memory
  547. *
  548. * @rcu: RCU callback head
  549. *
  550. * Free up the fence memory after the RCU grace period.
  551. */
  552. static void amdgpu_fence_free(struct rcu_head *rcu)
  553. {
  554. struct dma_fence *f = container_of(rcu, struct dma_fence, rcu);
  555. struct amdgpu_fence *fence = to_amdgpu_fence(f);
  556. kmem_cache_free(amdgpu_fence_slab, fence);
  557. }
  558. /**
  559. * amdgpu_fence_release - callback that fence can be freed
  560. *
  561. * @fence: fence
  562. *
  563. * This function is called when the reference count becomes zero.
  564. * It just RCU schedules freeing up the fence.
  565. */
  566. static void amdgpu_fence_release(struct dma_fence *f)
  567. {
  568. call_rcu(&f->rcu, amdgpu_fence_free);
  569. }
  570. static const struct dma_fence_ops amdgpu_fence_ops = {
  571. .get_driver_name = amdgpu_fence_get_driver_name,
  572. .get_timeline_name = amdgpu_fence_get_timeline_name,
  573. .enable_signaling = amdgpu_fence_enable_signaling,
  574. .release = amdgpu_fence_release,
  575. };
  576. /*
  577. * Fence debugfs
  578. */
  579. #if defined(CONFIG_DEBUG_FS)
  580. static int amdgpu_debugfs_fence_info(struct seq_file *m, void *data)
  581. {
  582. struct drm_info_node *node = (struct drm_info_node *)m->private;
  583. struct drm_device *dev = node->minor->dev;
  584. struct amdgpu_device *adev = dev->dev_private;
  585. int i;
  586. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  587. struct amdgpu_ring *ring = adev->rings[i];
  588. if (!ring || !ring->fence_drv.initialized)
  589. continue;
  590. amdgpu_fence_process(ring);
  591. seq_printf(m, "--- ring %d (%s) ---\n", i, ring->name);
  592. seq_printf(m, "Last signaled fence 0x%08x\n",
  593. atomic_read(&ring->fence_drv.last_seq));
  594. seq_printf(m, "Last emitted 0x%08x\n",
  595. ring->fence_drv.sync_seq);
  596. if (ring->funcs->type != AMDGPU_RING_TYPE_GFX)
  597. continue;
  598. /* set in CP_VMID_PREEMPT and preemption occurred */
  599. seq_printf(m, "Last preempted 0x%08x\n",
  600. le32_to_cpu(*(ring->fence_drv.cpu_addr + 2)));
  601. /* set in CP_VMID_RESET and reset occurred */
  602. seq_printf(m, "Last reset 0x%08x\n",
  603. le32_to_cpu(*(ring->fence_drv.cpu_addr + 4)));
  604. /* Both preemption and reset occurred */
  605. seq_printf(m, "Last both 0x%08x\n",
  606. le32_to_cpu(*(ring->fence_drv.cpu_addr + 6)));
  607. }
  608. return 0;
  609. }
  610. /**
  611. * amdgpu_debugfs_gpu_recover - manually trigger a gpu reset & recover
  612. *
  613. * Manually trigger a gpu reset at the next fence wait.
  614. */
  615. static int amdgpu_debugfs_gpu_recover(struct seq_file *m, void *data)
  616. {
  617. struct drm_info_node *node = (struct drm_info_node *) m->private;
  618. struct drm_device *dev = node->minor->dev;
  619. struct amdgpu_device *adev = dev->dev_private;
  620. seq_printf(m, "gpu recover\n");
  621. amdgpu_device_gpu_recover(adev, NULL, true);
  622. return 0;
  623. }
  624. static const struct drm_info_list amdgpu_debugfs_fence_list[] = {
  625. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  626. {"amdgpu_gpu_recover", &amdgpu_debugfs_gpu_recover, 0, NULL}
  627. };
  628. static const struct drm_info_list amdgpu_debugfs_fence_list_sriov[] = {
  629. {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
  630. };
  631. #endif
  632. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev)
  633. {
  634. #if defined(CONFIG_DEBUG_FS)
  635. if (amdgpu_sriov_vf(adev))
  636. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list_sriov, 1);
  637. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list, 2);
  638. #else
  639. return 0;
  640. #endif
  641. }