amdgpu_dpm.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __AMDGPU_DPM_H__
  24. #define __AMDGPU_DPM_H__
  25. enum amdgpu_int_thermal_type {
  26. THERMAL_TYPE_NONE,
  27. THERMAL_TYPE_EXTERNAL,
  28. THERMAL_TYPE_EXTERNAL_GPIO,
  29. THERMAL_TYPE_RV6XX,
  30. THERMAL_TYPE_RV770,
  31. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  32. THERMAL_TYPE_EVERGREEN,
  33. THERMAL_TYPE_SUMO,
  34. THERMAL_TYPE_NI,
  35. THERMAL_TYPE_SI,
  36. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  37. THERMAL_TYPE_CI,
  38. THERMAL_TYPE_KV,
  39. };
  40. enum amdgpu_dpm_auto_throttle_src {
  41. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  42. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  43. };
  44. enum amdgpu_dpm_event_src {
  45. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  46. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  47. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  48. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  49. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  50. };
  51. struct amdgpu_ps {
  52. u32 caps; /* vbios flags */
  53. u32 class; /* vbios flags */
  54. u32 class2; /* vbios flags */
  55. /* UVD clocks */
  56. u32 vclk;
  57. u32 dclk;
  58. /* VCE clocks */
  59. u32 evclk;
  60. u32 ecclk;
  61. bool vce_active;
  62. enum amd_vce_level vce_level;
  63. /* asic priv */
  64. void *ps_priv;
  65. };
  66. struct amdgpu_dpm_thermal {
  67. /* thermal interrupt work */
  68. struct work_struct work;
  69. /* low temperature threshold */
  70. int min_temp;
  71. /* high temperature threshold */
  72. int max_temp;
  73. /* was last interrupt low to high or high to low */
  74. bool high_to_low;
  75. /* interrupt source */
  76. struct amdgpu_irq_src irq;
  77. };
  78. enum amdgpu_clk_action
  79. {
  80. AMDGPU_SCLK_UP = 1,
  81. AMDGPU_SCLK_DOWN
  82. };
  83. struct amdgpu_blacklist_clocks
  84. {
  85. u32 sclk;
  86. u32 mclk;
  87. enum amdgpu_clk_action action;
  88. };
  89. struct amdgpu_clock_and_voltage_limits {
  90. u32 sclk;
  91. u32 mclk;
  92. u16 vddc;
  93. u16 vddci;
  94. };
  95. struct amdgpu_clock_array {
  96. u32 count;
  97. u32 *values;
  98. };
  99. struct amdgpu_clock_voltage_dependency_entry {
  100. u32 clk;
  101. u16 v;
  102. };
  103. struct amdgpu_clock_voltage_dependency_table {
  104. u32 count;
  105. struct amdgpu_clock_voltage_dependency_entry *entries;
  106. };
  107. union amdgpu_cac_leakage_entry {
  108. struct {
  109. u16 vddc;
  110. u32 leakage;
  111. };
  112. struct {
  113. u16 vddc1;
  114. u16 vddc2;
  115. u16 vddc3;
  116. };
  117. };
  118. struct amdgpu_cac_leakage_table {
  119. u32 count;
  120. union amdgpu_cac_leakage_entry *entries;
  121. };
  122. struct amdgpu_phase_shedding_limits_entry {
  123. u16 voltage;
  124. u32 sclk;
  125. u32 mclk;
  126. };
  127. struct amdgpu_phase_shedding_limits_table {
  128. u32 count;
  129. struct amdgpu_phase_shedding_limits_entry *entries;
  130. };
  131. struct amdgpu_uvd_clock_voltage_dependency_entry {
  132. u32 vclk;
  133. u32 dclk;
  134. u16 v;
  135. };
  136. struct amdgpu_uvd_clock_voltage_dependency_table {
  137. u8 count;
  138. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  139. };
  140. struct amdgpu_vce_clock_voltage_dependency_entry {
  141. u32 ecclk;
  142. u32 evclk;
  143. u16 v;
  144. };
  145. struct amdgpu_vce_clock_voltage_dependency_table {
  146. u8 count;
  147. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  148. };
  149. struct amdgpu_ppm_table {
  150. u8 ppm_design;
  151. u16 cpu_core_number;
  152. u32 platform_tdp;
  153. u32 small_ac_platform_tdp;
  154. u32 platform_tdc;
  155. u32 small_ac_platform_tdc;
  156. u32 apu_tdp;
  157. u32 dgpu_tdp;
  158. u32 dgpu_ulv_power;
  159. u32 tj_max;
  160. };
  161. struct amdgpu_cac_tdp_table {
  162. u16 tdp;
  163. u16 configurable_tdp;
  164. u16 tdc;
  165. u16 battery_power_limit;
  166. u16 small_power_limit;
  167. u16 low_cac_leakage;
  168. u16 high_cac_leakage;
  169. u16 maximum_power_delivery_limit;
  170. };
  171. struct amdgpu_dpm_dynamic_state {
  172. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  173. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  174. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  175. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  176. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  177. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  178. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  179. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  180. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  181. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  182. struct amdgpu_clock_array valid_sclk_values;
  183. struct amdgpu_clock_array valid_mclk_values;
  184. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  185. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  186. u32 mclk_sclk_ratio;
  187. u32 sclk_mclk_delta;
  188. u16 vddc_vddci_delta;
  189. u16 min_vddc_for_pcie_gen2;
  190. struct amdgpu_cac_leakage_table cac_leakage_table;
  191. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  192. struct amdgpu_ppm_table *ppm_table;
  193. struct amdgpu_cac_tdp_table *cac_tdp_table;
  194. };
  195. struct amdgpu_dpm_fan {
  196. u16 t_min;
  197. u16 t_med;
  198. u16 t_high;
  199. u16 pwm_min;
  200. u16 pwm_med;
  201. u16 pwm_high;
  202. u8 t_hyst;
  203. u32 cycle_delay;
  204. u16 t_max;
  205. u8 control_mode;
  206. u16 default_max_fan_pwm;
  207. u16 default_fan_output_sensitivity;
  208. u16 fan_output_sensitivity;
  209. bool ucode_fan_control;
  210. };
  211. enum amdgpu_pcie_gen {
  212. AMDGPU_PCIE_GEN1 = 0,
  213. AMDGPU_PCIE_GEN2 = 1,
  214. AMDGPU_PCIE_GEN3 = 2,
  215. AMDGPU_PCIE_GEN_INVALID = 0xffff
  216. };
  217. #define amdgpu_dpm_pre_set_power_state(adev) \
  218. ((adev)->powerplay.pp_funcs->pre_set_power_state((adev)->powerplay.pp_handle))
  219. #define amdgpu_dpm_set_power_state(adev) \
  220. ((adev)->powerplay.pp_funcs->set_power_state((adev)->powerplay.pp_handle))
  221. #define amdgpu_dpm_post_set_power_state(adev) \
  222. ((adev)->powerplay.pp_funcs->post_set_power_state((adev)->powerplay.pp_handle))
  223. #define amdgpu_dpm_display_configuration_changed(adev) \
  224. ((adev)->powerplay.pp_funcs->display_configuration_changed((adev)->powerplay.pp_handle))
  225. #define amdgpu_dpm_print_power_state(adev, ps) \
  226. ((adev)->powerplay.pp_funcs->print_power_state((adev)->powerplay.pp_handle, (ps)))
  227. #define amdgpu_dpm_vblank_too_short(adev) \
  228. ((adev)->powerplay.pp_funcs->vblank_too_short((adev)->powerplay.pp_handle))
  229. #define amdgpu_dpm_enable_bapm(adev, e) \
  230. ((adev)->powerplay.pp_funcs->enable_bapm((adev)->powerplay.pp_handle, (e)))
  231. #define amdgpu_dpm_read_sensor(adev, idx, value, size) \
  232. ((adev)->powerplay.pp_funcs->read_sensor((adev)->powerplay.pp_handle, (idx), (value), (size)))
  233. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  234. ((adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)))
  235. #define amdgpu_dpm_get_fan_control_mode(adev) \
  236. ((adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle))
  237. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  238. ((adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)))
  239. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  240. ((adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)))
  241. #define amdgpu_dpm_get_fan_speed_rpm(adev, s) \
  242. ((adev)->powerplay.pp_funcs->get_fan_speed_rpm)((adev)->powerplay.pp_handle, (s))
  243. #define amdgpu_dpm_get_sclk(adev, l) \
  244. ((adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)))
  245. #define amdgpu_dpm_get_mclk(adev, l) \
  246. ((adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)))
  247. #define amdgpu_dpm_force_performance_level(adev, l) \
  248. ((adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)))
  249. #define amdgpu_dpm_get_current_power_state(adev) \
  250. ((adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle))
  251. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  252. ((adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data))
  253. #define amdgpu_dpm_get_pp_table(adev, table) \
  254. ((adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table))
  255. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  256. ((adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size))
  257. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  258. ((adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf))
  259. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  260. ((adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level))
  261. #define amdgpu_dpm_get_sclk_od(adev) \
  262. ((adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle))
  263. #define amdgpu_dpm_set_sclk_od(adev, value) \
  264. ((adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value))
  265. #define amdgpu_dpm_get_mclk_od(adev) \
  266. ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
  267. #define amdgpu_dpm_set_mclk_od(adev, value) \
  268. ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
  269. #define amdgpu_dpm_dispatch_task(adev, task_id, user_state) \
  270. ((adev)->powerplay.pp_funcs->dispatch_tasks)((adev)->powerplay.pp_handle, (task_id), (user_state))
  271. #define amdgpu_dpm_check_state_equal(adev, cps, rps, equal) \
  272. ((adev)->powerplay.pp_funcs->check_state_equal((adev)->powerplay.pp_handle, (cps), (rps), (equal)))
  273. #define amdgpu_dpm_get_vce_clock_state(adev, i) \
  274. ((adev)->powerplay.pp_funcs->get_vce_clock_state((adev)->powerplay.pp_handle, (i)))
  275. #define amdgpu_dpm_get_performance_level(adev) \
  276. ((adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle))
  277. #define amdgpu_dpm_reset_power_profile_state(adev, request) \
  278. ((adev)->powerplay.pp_funcs->reset_power_profile_state(\
  279. (adev)->powerplay.pp_handle, request))
  280. #define amdgpu_dpm_switch_power_profile(adev, type, en) \
  281. ((adev)->powerplay.pp_funcs->switch_power_profile(\
  282. (adev)->powerplay.pp_handle, type, en))
  283. #define amdgpu_dpm_set_clockgating_by_smu(adev, msg_id) \
  284. ((adev)->powerplay.pp_funcs->set_clockgating_by_smu(\
  285. (adev)->powerplay.pp_handle, msg_id))
  286. #define amdgpu_dpm_set_powergating_by_smu(adev, block_type, gate) \
  287. ((adev)->powerplay.pp_funcs->set_powergating_by_smu(\
  288. (adev)->powerplay.pp_handle, block_type, gate))
  289. #define amdgpu_dpm_get_power_profile_mode(adev, buf) \
  290. ((adev)->powerplay.pp_funcs->get_power_profile_mode(\
  291. (adev)->powerplay.pp_handle, buf))
  292. #define amdgpu_dpm_set_power_profile_mode(adev, parameter, size) \
  293. ((adev)->powerplay.pp_funcs->set_power_profile_mode(\
  294. (adev)->powerplay.pp_handle, parameter, size))
  295. #define amdgpu_dpm_odn_edit_dpm_table(adev, type, parameter, size) \
  296. ((adev)->powerplay.pp_funcs->odn_edit_dpm_table(\
  297. (adev)->powerplay.pp_handle, type, parameter, size))
  298. struct amdgpu_dpm {
  299. struct amdgpu_ps *ps;
  300. /* number of valid power states */
  301. int num_ps;
  302. /* current power state that is active */
  303. struct amdgpu_ps *current_ps;
  304. /* requested power state */
  305. struct amdgpu_ps *requested_ps;
  306. /* boot up power state */
  307. struct amdgpu_ps *boot_ps;
  308. /* default uvd power state */
  309. struct amdgpu_ps *uvd_ps;
  310. /* vce requirements */
  311. u32 num_of_vce_states;
  312. struct amd_vce_state vce_states[AMD_MAX_VCE_LEVELS];
  313. enum amd_vce_level vce_level;
  314. enum amd_pm_state_type state;
  315. enum amd_pm_state_type user_state;
  316. enum amd_pm_state_type last_state;
  317. enum amd_pm_state_type last_user_state;
  318. u32 platform_caps;
  319. u32 voltage_response_time;
  320. u32 backbias_response_time;
  321. void *priv;
  322. u32 new_active_crtcs;
  323. int new_active_crtc_count;
  324. u32 current_active_crtcs;
  325. int current_active_crtc_count;
  326. struct amdgpu_dpm_dynamic_state dyn_state;
  327. struct amdgpu_dpm_fan fan;
  328. u32 tdp_limit;
  329. u32 near_tdp_limit;
  330. u32 near_tdp_limit_adjusted;
  331. u32 sq_ramping_threshold;
  332. u32 cac_leakage;
  333. u16 tdp_od_limit;
  334. u32 tdp_adjustment;
  335. u16 load_line_slope;
  336. bool power_control;
  337. /* special states active */
  338. bool thermal_active;
  339. bool uvd_active;
  340. bool vce_active;
  341. /* thermal handling */
  342. struct amdgpu_dpm_thermal thermal;
  343. /* forced levels */
  344. enum amd_dpm_forced_level forced_level;
  345. };
  346. struct amdgpu_pm {
  347. struct mutex mutex;
  348. u32 current_sclk;
  349. u32 current_mclk;
  350. u32 default_sclk;
  351. u32 default_mclk;
  352. struct amdgpu_i2c_chan *i2c_bus;
  353. /* internal thermal controller on rv6xx+ */
  354. enum amdgpu_int_thermal_type int_thermal_type;
  355. struct device *int_hwmon_dev;
  356. /* fan control parameters */
  357. bool no_fan;
  358. u8 fan_pulses_per_revolution;
  359. u8 fan_min_rpm;
  360. u8 fan_max_rpm;
  361. /* dpm */
  362. bool dpm_enabled;
  363. bool sysfs_initialized;
  364. struct amdgpu_dpm dpm;
  365. const struct firmware *fw; /* SMC firmware */
  366. uint32_t fw_version;
  367. uint32_t pcie_gen_mask;
  368. uint32_t pcie_mlw_mask;
  369. struct amd_pp_display_configuration pm_display_cfg;/* set by dc */
  370. uint32_t smu_prv_buffer_size;
  371. struct amdgpu_bo *smu_prv_buffer;
  372. bool ac_power;
  373. };
  374. #define R600_SSTU_DFLT 0
  375. #define R600_SST_DFLT 0x00C8
  376. /* XXX are these ok? */
  377. #define R600_TEMP_RANGE_MIN (90 * 1000)
  378. #define R600_TEMP_RANGE_MAX (120 * 1000)
  379. #define FDO_PWM_MODE_STATIC 1
  380. #define FDO_PWM_MODE_STATIC_RPM 5
  381. enum amdgpu_td {
  382. AMDGPU_TD_AUTO,
  383. AMDGPU_TD_UP,
  384. AMDGPU_TD_DOWN,
  385. };
  386. enum amdgpu_display_watermark {
  387. AMDGPU_DISPLAY_WATERMARK_LOW = 0,
  388. AMDGPU_DISPLAY_WATERMARK_HIGH = 1,
  389. };
  390. enum amdgpu_display_gap
  391. {
  392. AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM = 0,
  393. AMDGPU_PM_DISPLAY_GAP_VBLANK = 1,
  394. AMDGPU_PM_DISPLAY_GAP_WATERMARK = 2,
  395. AMDGPU_PM_DISPLAY_GAP_IGNORE = 3,
  396. };
  397. void amdgpu_dpm_print_class_info(u32 class, u32 class2);
  398. void amdgpu_dpm_print_cap_info(u32 caps);
  399. void amdgpu_dpm_print_ps_status(struct amdgpu_device *adev,
  400. struct amdgpu_ps *rps);
  401. u32 amdgpu_dpm_get_vblank_time(struct amdgpu_device *adev);
  402. u32 amdgpu_dpm_get_vrefresh(struct amdgpu_device *adev);
  403. void amdgpu_dpm_get_active_displays(struct amdgpu_device *adev);
  404. bool amdgpu_is_uvd_state(u32 class, u32 class2);
  405. void amdgpu_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  406. u32 *p, u32 *u);
  407. int amdgpu_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th);
  408. bool amdgpu_is_internal_thermal_sensor(enum amdgpu_int_thermal_type sensor);
  409. int amdgpu_get_platform_caps(struct amdgpu_device *adev);
  410. int amdgpu_parse_extended_power_table(struct amdgpu_device *adev);
  411. void amdgpu_free_extended_power_table(struct amdgpu_device *adev);
  412. void amdgpu_add_thermal_controller(struct amdgpu_device *adev);
  413. enum amdgpu_pcie_gen amdgpu_get_pcie_gen_support(struct amdgpu_device *adev,
  414. u32 sys_mask,
  415. enum amdgpu_pcie_gen asic_gen,
  416. enum amdgpu_pcie_gen default_gen);
  417. u16 amdgpu_get_pcie_lane_support(struct amdgpu_device *adev,
  418. u16 asic_lanes,
  419. u16 default_lanes);
  420. u8 amdgpu_encode_pci_lane_width(u32 lanes);
  421. struct amd_vce_state*
  422. amdgpu_get_vce_clock_state(void *handle, u32 idx);
  423. #endif