amdgpu_debugfs.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. */
  25. #include <linux/kthread.h>
  26. #include <drm/drmP.h>
  27. #include <linux/debugfs.h>
  28. #include "amdgpu.h"
  29. /**
  30. * amdgpu_debugfs_add_files - Add simple debugfs entries
  31. *
  32. * @adev: Device to attach debugfs entries to
  33. * @files: Array of function callbacks that respond to reads
  34. * @nfiles: Number of callbacks to register
  35. *
  36. */
  37. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  38. const struct drm_info_list *files,
  39. unsigned nfiles)
  40. {
  41. unsigned i;
  42. for (i = 0; i < adev->debugfs_count; i++) {
  43. if (adev->debugfs[i].files == files) {
  44. /* Already registered */
  45. return 0;
  46. }
  47. }
  48. i = adev->debugfs_count + 1;
  49. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  50. DRM_ERROR("Reached maximum number of debugfs components.\n");
  51. DRM_ERROR("Report so we increase "
  52. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  53. return -EINVAL;
  54. }
  55. adev->debugfs[adev->debugfs_count].files = files;
  56. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  57. adev->debugfs_count = i;
  58. #if defined(CONFIG_DEBUG_FS)
  59. drm_debugfs_create_files(files, nfiles,
  60. adev->ddev->primary->debugfs_root,
  61. adev->ddev->primary);
  62. #endif
  63. return 0;
  64. }
  65. #if defined(CONFIG_DEBUG_FS)
  66. /**
  67. * amdgpu_debugfs_process_reg_op - Handle MMIO register reads/writes
  68. *
  69. * @read: True if reading
  70. * @f: open file handle
  71. * @buf: User buffer to write/read to
  72. * @size: Number of bytes to write/read
  73. * @pos: Offset to seek to
  74. *
  75. * This debugfs entry has special meaning on the offset being sought.
  76. * Various bits have different meanings:
  77. *
  78. * Bit 62: Indicates a GRBM bank switch is needed
  79. * Bit 61: Indicates a SRBM bank switch is needed (implies bit 62 is
  80. * zero)
  81. * Bits 24..33: The SE or ME selector if needed
  82. * Bits 34..43: The SH (or SA) or PIPE selector if needed
  83. * Bits 44..53: The INSTANCE (or CU/WGP) or QUEUE selector if needed
  84. *
  85. * Bit 23: Indicates that the PM power gating lock should be held
  86. * This is necessary to read registers that might be
  87. * unreliable during a power gating transistion.
  88. *
  89. * The lower bits are the BYTE offset of the register to read. This
  90. * allows reading multiple registers in a single call and having
  91. * the returned size reflect that.
  92. */
  93. static int amdgpu_debugfs_process_reg_op(bool read, struct file *f,
  94. char __user *buf, size_t size, loff_t *pos)
  95. {
  96. struct amdgpu_device *adev = file_inode(f)->i_private;
  97. ssize_t result = 0;
  98. int r;
  99. bool pm_pg_lock, use_bank, use_ring;
  100. unsigned instance_bank, sh_bank, se_bank, me, pipe, queue;
  101. pm_pg_lock = use_bank = use_ring = false;
  102. instance_bank = sh_bank = se_bank = me = pipe = queue = 0;
  103. if (size & 0x3 || *pos & 0x3 ||
  104. ((*pos & (1ULL << 62)) && (*pos & (1ULL << 61))))
  105. return -EINVAL;
  106. /* are we reading registers for which a PG lock is necessary? */
  107. pm_pg_lock = (*pos >> 23) & 1;
  108. if (*pos & (1ULL << 62)) {
  109. se_bank = (*pos & GENMASK_ULL(33, 24)) >> 24;
  110. sh_bank = (*pos & GENMASK_ULL(43, 34)) >> 34;
  111. instance_bank = (*pos & GENMASK_ULL(53, 44)) >> 44;
  112. if (se_bank == 0x3FF)
  113. se_bank = 0xFFFFFFFF;
  114. if (sh_bank == 0x3FF)
  115. sh_bank = 0xFFFFFFFF;
  116. if (instance_bank == 0x3FF)
  117. instance_bank = 0xFFFFFFFF;
  118. use_bank = 1;
  119. } else if (*pos & (1ULL << 61)) {
  120. me = (*pos & GENMASK_ULL(33, 24)) >> 24;
  121. pipe = (*pos & GENMASK_ULL(43, 34)) >> 34;
  122. queue = (*pos & GENMASK_ULL(53, 44)) >> 44;
  123. use_ring = 1;
  124. } else {
  125. use_bank = use_ring = 0;
  126. }
  127. *pos &= (1UL << 22) - 1;
  128. if (use_bank) {
  129. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  130. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  131. return -EINVAL;
  132. mutex_lock(&adev->grbm_idx_mutex);
  133. amdgpu_gfx_select_se_sh(adev, se_bank,
  134. sh_bank, instance_bank);
  135. } else if (use_ring) {
  136. mutex_lock(&adev->srbm_mutex);
  137. amdgpu_gfx_select_me_pipe_q(adev, me, pipe, queue);
  138. }
  139. if (pm_pg_lock)
  140. mutex_lock(&adev->pm.mutex);
  141. while (size) {
  142. uint32_t value;
  143. if (*pos > adev->rmmio_size)
  144. goto end;
  145. if (read) {
  146. value = RREG32(*pos >> 2);
  147. r = put_user(value, (uint32_t *)buf);
  148. } else {
  149. r = get_user(value, (uint32_t *)buf);
  150. if (!r)
  151. WREG32(*pos >> 2, value);
  152. }
  153. if (r) {
  154. result = r;
  155. goto end;
  156. }
  157. result += 4;
  158. buf += 4;
  159. *pos += 4;
  160. size -= 4;
  161. }
  162. end:
  163. if (use_bank) {
  164. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  165. mutex_unlock(&adev->grbm_idx_mutex);
  166. } else if (use_ring) {
  167. amdgpu_gfx_select_me_pipe_q(adev, 0, 0, 0);
  168. mutex_unlock(&adev->srbm_mutex);
  169. }
  170. if (pm_pg_lock)
  171. mutex_unlock(&adev->pm.mutex);
  172. return result;
  173. }
  174. /**
  175. * amdgpu_debugfs_regs_read - Callback for reading MMIO registers
  176. */
  177. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  178. size_t size, loff_t *pos)
  179. {
  180. return amdgpu_debugfs_process_reg_op(true, f, buf, size, pos);
  181. }
  182. /**
  183. * amdgpu_debugfs_regs_write - Callback for writing MMIO registers
  184. */
  185. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  186. size_t size, loff_t *pos)
  187. {
  188. return amdgpu_debugfs_process_reg_op(false, f, (char __user *)buf, size, pos);
  189. }
  190. /**
  191. * amdgpu_debugfs_regs_pcie_read - Read from a PCIE register
  192. *
  193. * @f: open file handle
  194. * @buf: User buffer to store read data in
  195. * @size: Number of bytes to read
  196. * @pos: Offset to seek to
  197. *
  198. * The lower bits are the BYTE offset of the register to read. This
  199. * allows reading multiple registers in a single call and having
  200. * the returned size reflect that.
  201. */
  202. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  203. size_t size, loff_t *pos)
  204. {
  205. struct amdgpu_device *adev = file_inode(f)->i_private;
  206. ssize_t result = 0;
  207. int r;
  208. if (size & 0x3 || *pos & 0x3)
  209. return -EINVAL;
  210. while (size) {
  211. uint32_t value;
  212. value = RREG32_PCIE(*pos >> 2);
  213. r = put_user(value, (uint32_t *)buf);
  214. if (r)
  215. return r;
  216. result += 4;
  217. buf += 4;
  218. *pos += 4;
  219. size -= 4;
  220. }
  221. return result;
  222. }
  223. /**
  224. * amdgpu_debugfs_regs_pcie_write - Write to a PCIE register
  225. *
  226. * @f: open file handle
  227. * @buf: User buffer to write data from
  228. * @size: Number of bytes to write
  229. * @pos: Offset to seek to
  230. *
  231. * The lower bits are the BYTE offset of the register to write. This
  232. * allows writing multiple registers in a single call and having
  233. * the returned size reflect that.
  234. */
  235. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  236. size_t size, loff_t *pos)
  237. {
  238. struct amdgpu_device *adev = file_inode(f)->i_private;
  239. ssize_t result = 0;
  240. int r;
  241. if (size & 0x3 || *pos & 0x3)
  242. return -EINVAL;
  243. while (size) {
  244. uint32_t value;
  245. r = get_user(value, (uint32_t *)buf);
  246. if (r)
  247. return r;
  248. WREG32_PCIE(*pos >> 2, value);
  249. result += 4;
  250. buf += 4;
  251. *pos += 4;
  252. size -= 4;
  253. }
  254. return result;
  255. }
  256. /**
  257. * amdgpu_debugfs_regs_didt_read - Read from a DIDT register
  258. *
  259. * @f: open file handle
  260. * @buf: User buffer to store read data in
  261. * @size: Number of bytes to read
  262. * @pos: Offset to seek to
  263. *
  264. * The lower bits are the BYTE offset of the register to read. This
  265. * allows reading multiple registers in a single call and having
  266. * the returned size reflect that.
  267. */
  268. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  269. size_t size, loff_t *pos)
  270. {
  271. struct amdgpu_device *adev = file_inode(f)->i_private;
  272. ssize_t result = 0;
  273. int r;
  274. if (size & 0x3 || *pos & 0x3)
  275. return -EINVAL;
  276. while (size) {
  277. uint32_t value;
  278. value = RREG32_DIDT(*pos >> 2);
  279. r = put_user(value, (uint32_t *)buf);
  280. if (r)
  281. return r;
  282. result += 4;
  283. buf += 4;
  284. *pos += 4;
  285. size -= 4;
  286. }
  287. return result;
  288. }
  289. /**
  290. * amdgpu_debugfs_regs_didt_write - Write to a DIDT register
  291. *
  292. * @f: open file handle
  293. * @buf: User buffer to write data from
  294. * @size: Number of bytes to write
  295. * @pos: Offset to seek to
  296. *
  297. * The lower bits are the BYTE offset of the register to write. This
  298. * allows writing multiple registers in a single call and having
  299. * the returned size reflect that.
  300. */
  301. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  302. size_t size, loff_t *pos)
  303. {
  304. struct amdgpu_device *adev = file_inode(f)->i_private;
  305. ssize_t result = 0;
  306. int r;
  307. if (size & 0x3 || *pos & 0x3)
  308. return -EINVAL;
  309. while (size) {
  310. uint32_t value;
  311. r = get_user(value, (uint32_t *)buf);
  312. if (r)
  313. return r;
  314. WREG32_DIDT(*pos >> 2, value);
  315. result += 4;
  316. buf += 4;
  317. *pos += 4;
  318. size -= 4;
  319. }
  320. return result;
  321. }
  322. /**
  323. * amdgpu_debugfs_regs_smc_read - Read from a SMC register
  324. *
  325. * @f: open file handle
  326. * @buf: User buffer to store read data in
  327. * @size: Number of bytes to read
  328. * @pos: Offset to seek to
  329. *
  330. * The lower bits are the BYTE offset of the register to read. This
  331. * allows reading multiple registers in a single call and having
  332. * the returned size reflect that.
  333. */
  334. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  335. size_t size, loff_t *pos)
  336. {
  337. struct amdgpu_device *adev = file_inode(f)->i_private;
  338. ssize_t result = 0;
  339. int r;
  340. if (size & 0x3 || *pos & 0x3)
  341. return -EINVAL;
  342. while (size) {
  343. uint32_t value;
  344. value = RREG32_SMC(*pos);
  345. r = put_user(value, (uint32_t *)buf);
  346. if (r)
  347. return r;
  348. result += 4;
  349. buf += 4;
  350. *pos += 4;
  351. size -= 4;
  352. }
  353. return result;
  354. }
  355. /**
  356. * amdgpu_debugfs_regs_smc_write - Write to a SMC register
  357. *
  358. * @f: open file handle
  359. * @buf: User buffer to write data from
  360. * @size: Number of bytes to write
  361. * @pos: Offset to seek to
  362. *
  363. * The lower bits are the BYTE offset of the register to write. This
  364. * allows writing multiple registers in a single call and having
  365. * the returned size reflect that.
  366. */
  367. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  368. size_t size, loff_t *pos)
  369. {
  370. struct amdgpu_device *adev = file_inode(f)->i_private;
  371. ssize_t result = 0;
  372. int r;
  373. if (size & 0x3 || *pos & 0x3)
  374. return -EINVAL;
  375. while (size) {
  376. uint32_t value;
  377. r = get_user(value, (uint32_t *)buf);
  378. if (r)
  379. return r;
  380. WREG32_SMC(*pos, value);
  381. result += 4;
  382. buf += 4;
  383. *pos += 4;
  384. size -= 4;
  385. }
  386. return result;
  387. }
  388. /**
  389. * amdgpu_debugfs_gca_config_read - Read from gfx config data
  390. *
  391. * @f: open file handle
  392. * @buf: User buffer to store read data in
  393. * @size: Number of bytes to read
  394. * @pos: Offset to seek to
  395. *
  396. * This file is used to access configuration data in a somewhat
  397. * stable fashion. The format is a series of DWORDs with the first
  398. * indicating which revision it is. New content is appended to the
  399. * end so that older software can still read the data.
  400. */
  401. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  402. size_t size, loff_t *pos)
  403. {
  404. struct amdgpu_device *adev = file_inode(f)->i_private;
  405. ssize_t result = 0;
  406. int r;
  407. uint32_t *config, no_regs = 0;
  408. if (size & 0x3 || *pos & 0x3)
  409. return -EINVAL;
  410. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  411. if (!config)
  412. return -ENOMEM;
  413. /* version, increment each time something is added */
  414. config[no_regs++] = 3;
  415. config[no_regs++] = adev->gfx.config.max_shader_engines;
  416. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  417. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  418. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  419. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  420. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  421. config[no_regs++] = adev->gfx.config.max_gprs;
  422. config[no_regs++] = adev->gfx.config.max_gs_threads;
  423. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  424. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  425. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  426. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  427. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  428. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  429. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  430. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  431. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  432. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  433. config[no_regs++] = adev->gfx.config.num_gpus;
  434. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  435. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  436. config[no_regs++] = adev->gfx.config.gb_addr_config;
  437. config[no_regs++] = adev->gfx.config.num_rbs;
  438. /* rev==1 */
  439. config[no_regs++] = adev->rev_id;
  440. config[no_regs++] = adev->pg_flags;
  441. config[no_regs++] = adev->cg_flags;
  442. /* rev==2 */
  443. config[no_regs++] = adev->family;
  444. config[no_regs++] = adev->external_rev_id;
  445. /* rev==3 */
  446. config[no_regs++] = adev->pdev->device;
  447. config[no_regs++] = adev->pdev->revision;
  448. config[no_regs++] = adev->pdev->subsystem_device;
  449. config[no_regs++] = adev->pdev->subsystem_vendor;
  450. while (size && (*pos < no_regs * 4)) {
  451. uint32_t value;
  452. value = config[*pos >> 2];
  453. r = put_user(value, (uint32_t *)buf);
  454. if (r) {
  455. kfree(config);
  456. return r;
  457. }
  458. result += 4;
  459. buf += 4;
  460. *pos += 4;
  461. size -= 4;
  462. }
  463. kfree(config);
  464. return result;
  465. }
  466. /**
  467. * amdgpu_debugfs_sensor_read - Read from the powerplay sensors
  468. *
  469. * @f: open file handle
  470. * @buf: User buffer to store read data in
  471. * @size: Number of bytes to read
  472. * @pos: Offset to seek to
  473. *
  474. * The offset is treated as the BYTE address of one of the sensors
  475. * enumerated in amd/include/kgd_pp_interface.h under the
  476. * 'amd_pp_sensors' enumeration. For instance to read the UVD VCLK
  477. * you would use the offset 3 * 4 = 12.
  478. */
  479. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  480. size_t size, loff_t *pos)
  481. {
  482. struct amdgpu_device *adev = file_inode(f)->i_private;
  483. int idx, x, outsize, r, valuesize;
  484. uint32_t values[16];
  485. if (size & 3 || *pos & 0x3)
  486. return -EINVAL;
  487. if (!adev->pm.dpm_enabled)
  488. return -EINVAL;
  489. /* convert offset to sensor number */
  490. idx = *pos >> 2;
  491. valuesize = sizeof(values);
  492. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  493. r = amdgpu_dpm_read_sensor(adev, idx, &values[0], &valuesize);
  494. else
  495. return -EINVAL;
  496. if (size > valuesize)
  497. return -EINVAL;
  498. outsize = 0;
  499. x = 0;
  500. if (!r) {
  501. while (size) {
  502. r = put_user(values[x++], (int32_t *)buf);
  503. buf += 4;
  504. size -= 4;
  505. outsize += 4;
  506. }
  507. }
  508. return !r ? outsize : r;
  509. }
  510. /** amdgpu_debugfs_wave_read - Read WAVE STATUS data
  511. *
  512. * @f: open file handle
  513. * @buf: User buffer to store read data in
  514. * @size: Number of bytes to read
  515. * @pos: Offset to seek to
  516. *
  517. * The offset being sought changes which wave that the status data
  518. * will be returned for. The bits are used as follows:
  519. *
  520. * Bits 0..6: Byte offset into data
  521. * Bits 7..14: SE selector
  522. * Bits 15..22: SH/SA selector
  523. * Bits 23..30: CU/{WGP+SIMD} selector
  524. * Bits 31..36: WAVE ID selector
  525. * Bits 37..44: SIMD ID selector
  526. *
  527. * The returned data begins with one DWORD of version information
  528. * Followed by WAVE STATUS registers relevant to the GFX IP version
  529. * being used. See gfx_v8_0_read_wave_data() for an example output.
  530. */
  531. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  532. size_t size, loff_t *pos)
  533. {
  534. struct amdgpu_device *adev = f->f_inode->i_private;
  535. int r, x;
  536. ssize_t result=0;
  537. uint32_t offset, se, sh, cu, wave, simd, data[32];
  538. if (size & 3 || *pos & 3)
  539. return -EINVAL;
  540. /* decode offset */
  541. offset = (*pos & GENMASK_ULL(6, 0));
  542. se = (*pos & GENMASK_ULL(14, 7)) >> 7;
  543. sh = (*pos & GENMASK_ULL(22, 15)) >> 15;
  544. cu = (*pos & GENMASK_ULL(30, 23)) >> 23;
  545. wave = (*pos & GENMASK_ULL(36, 31)) >> 31;
  546. simd = (*pos & GENMASK_ULL(44, 37)) >> 37;
  547. /* switch to the specific se/sh/cu */
  548. mutex_lock(&adev->grbm_idx_mutex);
  549. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  550. x = 0;
  551. if (adev->gfx.funcs->read_wave_data)
  552. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  553. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  554. mutex_unlock(&adev->grbm_idx_mutex);
  555. if (!x)
  556. return -EINVAL;
  557. while (size && (offset < x * 4)) {
  558. uint32_t value;
  559. value = data[offset >> 2];
  560. r = put_user(value, (uint32_t *)buf);
  561. if (r)
  562. return r;
  563. result += 4;
  564. buf += 4;
  565. offset += 4;
  566. size -= 4;
  567. }
  568. return result;
  569. }
  570. /** amdgpu_debugfs_gpr_read - Read wave gprs
  571. *
  572. * @f: open file handle
  573. * @buf: User buffer to store read data in
  574. * @size: Number of bytes to read
  575. * @pos: Offset to seek to
  576. *
  577. * The offset being sought changes which wave that the status data
  578. * will be returned for. The bits are used as follows:
  579. *
  580. * Bits 0..11: Byte offset into data
  581. * Bits 12..19: SE selector
  582. * Bits 20..27: SH/SA selector
  583. * Bits 28..35: CU/{WGP+SIMD} selector
  584. * Bits 36..43: WAVE ID selector
  585. * Bits 37..44: SIMD ID selector
  586. * Bits 52..59: Thread selector
  587. * Bits 60..61: Bank selector (VGPR=0,SGPR=1)
  588. *
  589. * The return data comes from the SGPR or VGPR register bank for
  590. * the selected operational unit.
  591. */
  592. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  593. size_t size, loff_t *pos)
  594. {
  595. struct amdgpu_device *adev = f->f_inode->i_private;
  596. int r;
  597. ssize_t result = 0;
  598. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  599. if (size > 4096 || size & 3 || *pos & 3)
  600. return -EINVAL;
  601. /* decode offset */
  602. offset = (*pos & GENMASK_ULL(11, 0)) >> 2;
  603. se = (*pos & GENMASK_ULL(19, 12)) >> 12;
  604. sh = (*pos & GENMASK_ULL(27, 20)) >> 20;
  605. cu = (*pos & GENMASK_ULL(35, 28)) >> 28;
  606. wave = (*pos & GENMASK_ULL(43, 36)) >> 36;
  607. simd = (*pos & GENMASK_ULL(51, 44)) >> 44;
  608. thread = (*pos & GENMASK_ULL(59, 52)) >> 52;
  609. bank = (*pos & GENMASK_ULL(61, 60)) >> 60;
  610. data = kcalloc(1024, sizeof(*data), GFP_KERNEL);
  611. if (!data)
  612. return -ENOMEM;
  613. /* switch to the specific se/sh/cu */
  614. mutex_lock(&adev->grbm_idx_mutex);
  615. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  616. if (bank == 0) {
  617. if (adev->gfx.funcs->read_wave_vgprs)
  618. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  619. } else {
  620. if (adev->gfx.funcs->read_wave_sgprs)
  621. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  622. }
  623. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  624. mutex_unlock(&adev->grbm_idx_mutex);
  625. while (size) {
  626. uint32_t value;
  627. value = data[result >> 2];
  628. r = put_user(value, (uint32_t *)buf);
  629. if (r) {
  630. result = r;
  631. goto err;
  632. }
  633. result += 4;
  634. buf += 4;
  635. size -= 4;
  636. }
  637. err:
  638. kfree(data);
  639. return result;
  640. }
  641. static const struct file_operations amdgpu_debugfs_regs_fops = {
  642. .owner = THIS_MODULE,
  643. .read = amdgpu_debugfs_regs_read,
  644. .write = amdgpu_debugfs_regs_write,
  645. .llseek = default_llseek
  646. };
  647. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  648. .owner = THIS_MODULE,
  649. .read = amdgpu_debugfs_regs_didt_read,
  650. .write = amdgpu_debugfs_regs_didt_write,
  651. .llseek = default_llseek
  652. };
  653. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  654. .owner = THIS_MODULE,
  655. .read = amdgpu_debugfs_regs_pcie_read,
  656. .write = amdgpu_debugfs_regs_pcie_write,
  657. .llseek = default_llseek
  658. };
  659. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  660. .owner = THIS_MODULE,
  661. .read = amdgpu_debugfs_regs_smc_read,
  662. .write = amdgpu_debugfs_regs_smc_write,
  663. .llseek = default_llseek
  664. };
  665. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  666. .owner = THIS_MODULE,
  667. .read = amdgpu_debugfs_gca_config_read,
  668. .llseek = default_llseek
  669. };
  670. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  671. .owner = THIS_MODULE,
  672. .read = amdgpu_debugfs_sensor_read,
  673. .llseek = default_llseek
  674. };
  675. static const struct file_operations amdgpu_debugfs_wave_fops = {
  676. .owner = THIS_MODULE,
  677. .read = amdgpu_debugfs_wave_read,
  678. .llseek = default_llseek
  679. };
  680. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  681. .owner = THIS_MODULE,
  682. .read = amdgpu_debugfs_gpr_read,
  683. .llseek = default_llseek
  684. };
  685. static const struct file_operations *debugfs_regs[] = {
  686. &amdgpu_debugfs_regs_fops,
  687. &amdgpu_debugfs_regs_didt_fops,
  688. &amdgpu_debugfs_regs_pcie_fops,
  689. &amdgpu_debugfs_regs_smc_fops,
  690. &amdgpu_debugfs_gca_config_fops,
  691. &amdgpu_debugfs_sensors_fops,
  692. &amdgpu_debugfs_wave_fops,
  693. &amdgpu_debugfs_gpr_fops,
  694. };
  695. static const char *debugfs_regs_names[] = {
  696. "amdgpu_regs",
  697. "amdgpu_regs_didt",
  698. "amdgpu_regs_pcie",
  699. "amdgpu_regs_smc",
  700. "amdgpu_gca_config",
  701. "amdgpu_sensors",
  702. "amdgpu_wave",
  703. "amdgpu_gpr",
  704. };
  705. /**
  706. * amdgpu_debugfs_regs_init - Initialize debugfs entries that provide
  707. * register access.
  708. *
  709. * @adev: The device to attach the debugfs entries to
  710. */
  711. int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  712. {
  713. struct drm_minor *minor = adev->ddev->primary;
  714. struct dentry *ent, *root = minor->debugfs_root;
  715. unsigned i, j;
  716. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  717. ent = debugfs_create_file(debugfs_regs_names[i],
  718. S_IFREG | S_IRUGO, root,
  719. adev, debugfs_regs[i]);
  720. if (IS_ERR(ent)) {
  721. for (j = 0; j < i; j++) {
  722. debugfs_remove(adev->debugfs_regs[i]);
  723. adev->debugfs_regs[i] = NULL;
  724. }
  725. return PTR_ERR(ent);
  726. }
  727. if (!i)
  728. i_size_write(ent->d_inode, adev->rmmio_size);
  729. adev->debugfs_regs[i] = ent;
  730. }
  731. return 0;
  732. }
  733. void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  734. {
  735. unsigned i;
  736. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  737. if (adev->debugfs_regs[i]) {
  738. debugfs_remove(adev->debugfs_regs[i]);
  739. adev->debugfs_regs[i] = NULL;
  740. }
  741. }
  742. }
  743. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  744. {
  745. struct drm_info_node *node = (struct drm_info_node *) m->private;
  746. struct drm_device *dev = node->minor->dev;
  747. struct amdgpu_device *adev = dev->dev_private;
  748. int r = 0, i;
  749. /* hold on the scheduler */
  750. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  751. struct amdgpu_ring *ring = adev->rings[i];
  752. if (!ring || !ring->sched.thread)
  753. continue;
  754. kthread_park(ring->sched.thread);
  755. }
  756. seq_printf(m, "run ib test:\n");
  757. r = amdgpu_ib_ring_tests(adev);
  758. if (r)
  759. seq_printf(m, "ib ring tests failed (%d).\n", r);
  760. else
  761. seq_printf(m, "ib ring tests passed.\n");
  762. /* go on the scheduler */
  763. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  764. struct amdgpu_ring *ring = adev->rings[i];
  765. if (!ring || !ring->sched.thread)
  766. continue;
  767. kthread_unpark(ring->sched.thread);
  768. }
  769. return 0;
  770. }
  771. static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
  772. {
  773. struct drm_info_node *node = (struct drm_info_node *) m->private;
  774. struct drm_device *dev = node->minor->dev;
  775. struct amdgpu_device *adev = dev->dev_private;
  776. seq_write(m, adev->bios, adev->bios_size);
  777. return 0;
  778. }
  779. static int amdgpu_debugfs_evict_vram(struct seq_file *m, void *data)
  780. {
  781. struct drm_info_node *node = (struct drm_info_node *)m->private;
  782. struct drm_device *dev = node->minor->dev;
  783. struct amdgpu_device *adev = dev->dev_private;
  784. seq_printf(m, "(%d)\n", amdgpu_bo_evict_vram(adev));
  785. return 0;
  786. }
  787. static int amdgpu_debugfs_evict_gtt(struct seq_file *m, void *data)
  788. {
  789. struct drm_info_node *node = (struct drm_info_node *)m->private;
  790. struct drm_device *dev = node->minor->dev;
  791. struct amdgpu_device *adev = dev->dev_private;
  792. seq_printf(m, "(%d)\n", ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_TT));
  793. return 0;
  794. }
  795. static const struct drm_info_list amdgpu_debugfs_list[] = {
  796. {"amdgpu_vbios", amdgpu_debugfs_get_vbios_dump},
  797. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib},
  798. {"amdgpu_evict_vram", &amdgpu_debugfs_evict_vram},
  799. {"amdgpu_evict_gtt", &amdgpu_debugfs_evict_gtt},
  800. };
  801. int amdgpu_debugfs_init(struct amdgpu_device *adev)
  802. {
  803. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_list,
  804. ARRAY_SIZE(amdgpu_debugfs_list));
  805. }
  806. #else
  807. int amdgpu_debugfs_init(struct amdgpu_device *adev)
  808. {
  809. return 0;
  810. }
  811. int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  812. {
  813. return 0;
  814. }
  815. void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  816. #endif