amdgpu_atomfirmware.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include <drm/amdgpu_drm.h>
  25. #include "amdgpu.h"
  26. #include "atomfirmware.h"
  27. #include "amdgpu_atomfirmware.h"
  28. #include "atom.h"
  29. #include "atombios.h"
  30. #define get_index_into_master_table(master_table, table_name) (offsetof(struct master_table, table_name) / sizeof(uint16_t))
  31. bool amdgpu_atomfirmware_gpu_supports_virtualization(struct amdgpu_device *adev)
  32. {
  33. int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  34. firmwareinfo);
  35. uint16_t data_offset;
  36. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, NULL,
  37. NULL, NULL, &data_offset)) {
  38. struct atom_firmware_info_v3_1 *firmware_info =
  39. (struct atom_firmware_info_v3_1 *)(adev->mode_info.atom_context->bios +
  40. data_offset);
  41. if (le32_to_cpu(firmware_info->firmware_capability) &
  42. ATOM_FIRMWARE_CAP_GPU_VIRTUALIZATION)
  43. return true;
  44. }
  45. return false;
  46. }
  47. void amdgpu_atomfirmware_scratch_regs_init(struct amdgpu_device *adev)
  48. {
  49. int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  50. firmwareinfo);
  51. uint16_t data_offset;
  52. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, NULL,
  53. NULL, NULL, &data_offset)) {
  54. struct atom_firmware_info_v3_1 *firmware_info =
  55. (struct atom_firmware_info_v3_1 *)(adev->mode_info.atom_context->bios +
  56. data_offset);
  57. adev->bios_scratch_reg_offset =
  58. le32_to_cpu(firmware_info->bios_scratch_reg_startaddr);
  59. }
  60. }
  61. int amdgpu_atomfirmware_allocate_fb_scratch(struct amdgpu_device *adev)
  62. {
  63. struct atom_context *ctx = adev->mode_info.atom_context;
  64. int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  65. vram_usagebyfirmware);
  66. struct vram_usagebyfirmware_v2_1 * firmware_usage;
  67. uint32_t start_addr, size;
  68. uint16_t data_offset;
  69. int usage_bytes = 0;
  70. if (amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
  71. firmware_usage = (struct vram_usagebyfirmware_v2_1 *)(ctx->bios + data_offset);
  72. DRM_DEBUG("atom firmware requested %08x %dkb fw %dkb drv\n",
  73. le32_to_cpu(firmware_usage->start_address_in_kb),
  74. le16_to_cpu(firmware_usage->used_by_firmware_in_kb),
  75. le16_to_cpu(firmware_usage->used_by_driver_in_kb));
  76. start_addr = le32_to_cpu(firmware_usage->start_address_in_kb);
  77. size = le16_to_cpu(firmware_usage->used_by_firmware_in_kb);
  78. if ((uint32_t)(start_addr & ATOM_VRAM_OPERATION_FLAGS_MASK) ==
  79. (uint32_t)(ATOM_VRAM_BLOCK_SRIOV_MSG_SHARE_RESERVATION <<
  80. ATOM_VRAM_OPERATION_FLAGS_SHIFT)) {
  81. /* Firmware request VRAM reservation for SR-IOV */
  82. adev->fw_vram_usage.start_offset = (start_addr &
  83. (~ATOM_VRAM_OPERATION_FLAGS_MASK)) << 10;
  84. adev->fw_vram_usage.size = size << 10;
  85. /* Use the default scratch size */
  86. usage_bytes = 0;
  87. } else {
  88. usage_bytes = le16_to_cpu(firmware_usage->used_by_driver_in_kb) << 10;
  89. }
  90. }
  91. ctx->scratch_size_bytes = 0;
  92. if (usage_bytes == 0)
  93. usage_bytes = 20 * 1024;
  94. /* allocate some scratch memory */
  95. ctx->scratch = kzalloc(usage_bytes, GFP_KERNEL);
  96. if (!ctx->scratch)
  97. return -ENOMEM;
  98. ctx->scratch_size_bytes = usage_bytes;
  99. return 0;
  100. }
  101. union igp_info {
  102. struct atom_integrated_system_info_v1_11 v11;
  103. };
  104. union umc_info {
  105. struct atom_umc_info_v3_1 v31;
  106. };
  107. /*
  108. * Return vram width from integrated system info table, if available,
  109. * or 0 if not.
  110. */
  111. int amdgpu_atomfirmware_get_vram_width(struct amdgpu_device *adev)
  112. {
  113. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  114. int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  115. integratedsysteminfo);
  116. u16 data_offset, size;
  117. union igp_info *igp_info;
  118. u8 frev, crev;
  119. /* get any igp specific overrides */
  120. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  121. &frev, &crev, &data_offset)) {
  122. igp_info = (union igp_info *)
  123. (mode_info->atom_context->bios + data_offset);
  124. switch (crev) {
  125. case 11:
  126. return igp_info->v11.umachannelnumber * 64;
  127. default:
  128. return 0;
  129. }
  130. }
  131. return 0;
  132. }
  133. static int convert_atom_mem_type_to_vram_type (struct amdgpu_device *adev,
  134. int atom_mem_type)
  135. {
  136. int vram_type;
  137. if (adev->flags & AMD_IS_APU) {
  138. switch (atom_mem_type) {
  139. case Ddr2MemType:
  140. case LpDdr2MemType:
  141. vram_type = AMDGPU_VRAM_TYPE_DDR2;
  142. break;
  143. case Ddr3MemType:
  144. case LpDdr3MemType:
  145. vram_type = AMDGPU_VRAM_TYPE_DDR3;
  146. break;
  147. case Ddr4MemType:
  148. case LpDdr4MemType:
  149. vram_type = AMDGPU_VRAM_TYPE_DDR4;
  150. break;
  151. default:
  152. vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  153. break;
  154. }
  155. } else {
  156. switch (atom_mem_type) {
  157. case ATOM_DGPU_VRAM_TYPE_GDDR5:
  158. vram_type = AMDGPU_VRAM_TYPE_GDDR5;
  159. break;
  160. case ATOM_DGPU_VRAM_TYPE_HBM:
  161. vram_type = AMDGPU_VRAM_TYPE_HBM;
  162. break;
  163. default:
  164. vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  165. break;
  166. }
  167. }
  168. return vram_type;
  169. }
  170. /*
  171. * Return vram type from either integrated system info table
  172. * or umc info table, if available, or 0 (TYPE_UNKNOWN) if not
  173. */
  174. int amdgpu_atomfirmware_get_vram_type(struct amdgpu_device *adev)
  175. {
  176. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  177. int index;
  178. u16 data_offset, size;
  179. union igp_info *igp_info;
  180. union umc_info *umc_info;
  181. u8 frev, crev;
  182. u8 mem_type;
  183. if (adev->flags & AMD_IS_APU)
  184. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  185. integratedsysteminfo);
  186. else
  187. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  188. umc_info);
  189. if (amdgpu_atom_parse_data_header(mode_info->atom_context,
  190. index, &size,
  191. &frev, &crev, &data_offset)) {
  192. if (adev->flags & AMD_IS_APU) {
  193. igp_info = (union igp_info *)
  194. (mode_info->atom_context->bios + data_offset);
  195. switch (crev) {
  196. case 11:
  197. mem_type = igp_info->v11.memorytype;
  198. return convert_atom_mem_type_to_vram_type(adev, mem_type);
  199. default:
  200. return 0;
  201. }
  202. } else {
  203. umc_info = (union umc_info *)
  204. (mode_info->atom_context->bios + data_offset);
  205. switch (crev) {
  206. case 1:
  207. mem_type = umc_info->v31.vram_type;
  208. return convert_atom_mem_type_to_vram_type(adev, mem_type);
  209. default:
  210. return 0;
  211. }
  212. }
  213. }
  214. return 0;
  215. }
  216. union firmware_info {
  217. struct atom_firmware_info_v3_1 v31;
  218. };
  219. union smu_info {
  220. struct atom_smu_info_v3_1 v31;
  221. };
  222. int amdgpu_atomfirmware_get_clock_info(struct amdgpu_device *adev)
  223. {
  224. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  225. struct amdgpu_pll *spll = &adev->clock.spll;
  226. struct amdgpu_pll *mpll = &adev->clock.mpll;
  227. uint8_t frev, crev;
  228. uint16_t data_offset;
  229. int ret = -EINVAL, index;
  230. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  231. firmwareinfo);
  232. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  233. &frev, &crev, &data_offset)) {
  234. union firmware_info *firmware_info =
  235. (union firmware_info *)(mode_info->atom_context->bios +
  236. data_offset);
  237. adev->clock.default_sclk =
  238. le32_to_cpu(firmware_info->v31.bootup_sclk_in10khz);
  239. adev->clock.default_mclk =
  240. le32_to_cpu(firmware_info->v31.bootup_mclk_in10khz);
  241. adev->pm.current_sclk = adev->clock.default_sclk;
  242. adev->pm.current_mclk = adev->clock.default_mclk;
  243. /* not technically a clock, but... */
  244. adev->mode_info.firmware_flags =
  245. le32_to_cpu(firmware_info->v31.firmware_capability);
  246. ret = 0;
  247. }
  248. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  249. smu_info);
  250. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  251. &frev, &crev, &data_offset)) {
  252. union smu_info *smu_info =
  253. (union smu_info *)(mode_info->atom_context->bios +
  254. data_offset);
  255. /* system clock */
  256. spll->reference_freq = le32_to_cpu(smu_info->v31.core_refclk_10khz);
  257. spll->reference_div = 0;
  258. spll->min_post_div = 1;
  259. spll->max_post_div = 1;
  260. spll->min_ref_div = 2;
  261. spll->max_ref_div = 0xff;
  262. spll->min_feedback_div = 4;
  263. spll->max_feedback_div = 0xff;
  264. spll->best_vco = 0;
  265. ret = 0;
  266. }
  267. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  268. umc_info);
  269. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  270. &frev, &crev, &data_offset)) {
  271. union umc_info *umc_info =
  272. (union umc_info *)(mode_info->atom_context->bios +
  273. data_offset);
  274. /* memory clock */
  275. mpll->reference_freq = le32_to_cpu(umc_info->v31.mem_refclk_10khz);
  276. mpll->reference_div = 0;
  277. mpll->min_post_div = 1;
  278. mpll->max_post_div = 1;
  279. mpll->min_ref_div = 2;
  280. mpll->max_ref_div = 0xff;
  281. mpll->min_feedback_div = 4;
  282. mpll->max_feedback_div = 0xff;
  283. mpll->best_vco = 0;
  284. ret = 0;
  285. }
  286. return ret;
  287. }
  288. union gfx_info {
  289. struct atom_gfx_info_v2_4 v24;
  290. };
  291. int amdgpu_atomfirmware_get_gfx_info(struct amdgpu_device *adev)
  292. {
  293. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  294. int index;
  295. uint8_t frev, crev;
  296. uint16_t data_offset;
  297. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  298. gfx_info);
  299. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  300. &frev, &crev, &data_offset)) {
  301. union gfx_info *gfx_info = (union gfx_info *)
  302. (mode_info->atom_context->bios + data_offset);
  303. switch (crev) {
  304. case 4:
  305. adev->gfx.config.max_shader_engines = gfx_info->v24.gc_num_se;
  306. adev->gfx.config.max_cu_per_sh = gfx_info->v24.gc_num_cu_per_sh;
  307. adev->gfx.config.max_sh_per_se = gfx_info->v24.gc_num_sh_per_se;
  308. adev->gfx.config.max_backends_per_se = gfx_info->v24.gc_num_rb_per_se;
  309. adev->gfx.config.max_texture_channel_caches = gfx_info->v24.gc_num_tccs;
  310. adev->gfx.config.max_gprs = le16_to_cpu(gfx_info->v24.gc_num_gprs);
  311. adev->gfx.config.max_gs_threads = gfx_info->v24.gc_num_max_gs_thds;
  312. adev->gfx.config.gs_vgt_table_depth = gfx_info->v24.gc_gs_table_depth;
  313. adev->gfx.config.gs_prim_buffer_depth =
  314. le16_to_cpu(gfx_info->v24.gc_gsprim_buff_depth);
  315. adev->gfx.config.double_offchip_lds_buf =
  316. gfx_info->v24.gc_double_offchip_lds_buffer;
  317. adev->gfx.cu_info.wave_front_size = le16_to_cpu(gfx_info->v24.gc_wave_size);
  318. adev->gfx.cu_info.max_waves_per_simd = le16_to_cpu(gfx_info->v24.gc_max_waves_per_simd);
  319. adev->gfx.cu_info.max_scratch_slots_per_cu = gfx_info->v24.gc_max_scratch_slots_per_cu;
  320. adev->gfx.cu_info.lds_size = le16_to_cpu(gfx_info->v24.gc_lds_size);
  321. return 0;
  322. default:
  323. return -EINVAL;
  324. }
  325. }
  326. return -EINVAL;
  327. }