gpio-ep93xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * Generic EP93xx GPIO handling
  3. *
  4. * Copyright (c) 2008 Ryan Mallon
  5. * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com>
  6. *
  7. * Based on code originally from:
  8. * linux/arch/arm/mach-ep93xx/core.c
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/slab.h>
  20. #include <linux/gpio/driver.h>
  21. /* FIXME: this is here for gpio_to_irq() - get rid of this! */
  22. #include <linux/gpio.h>
  23. #include <mach/hardware.h>
  24. #include <mach/gpio-ep93xx.h>
  25. #define irq_to_gpio(irq) ((irq) - gpio_to_irq(0))
  26. struct ep93xx_gpio {
  27. void __iomem *mmio_base;
  28. struct gpio_chip gc[8];
  29. };
  30. /*************************************************************************
  31. * Interrupt handling for EP93xx on-chip GPIOs
  32. *************************************************************************/
  33. static unsigned char gpio_int_unmasked[3];
  34. static unsigned char gpio_int_enabled[3];
  35. static unsigned char gpio_int_type1[3];
  36. static unsigned char gpio_int_type2[3];
  37. static unsigned char gpio_int_debounce[3];
  38. /* Port ordering is: A B F */
  39. static const u8 int_type1_register_offset[3] = { 0x90, 0xac, 0x4c };
  40. static const u8 int_type2_register_offset[3] = { 0x94, 0xb0, 0x50 };
  41. static const u8 eoi_register_offset[3] = { 0x98, 0xb4, 0x54 };
  42. static const u8 int_en_register_offset[3] = { 0x9c, 0xb8, 0x58 };
  43. static const u8 int_debounce_register_offset[3] = { 0xa8, 0xc4, 0x64 };
  44. static void ep93xx_gpio_update_int_params(unsigned port)
  45. {
  46. BUG_ON(port > 2);
  47. writeb_relaxed(0, EP93XX_GPIO_REG(int_en_register_offset[port]));
  48. writeb_relaxed(gpio_int_type2[port],
  49. EP93XX_GPIO_REG(int_type2_register_offset[port]));
  50. writeb_relaxed(gpio_int_type1[port],
  51. EP93XX_GPIO_REG(int_type1_register_offset[port]));
  52. writeb(gpio_int_unmasked[port] & gpio_int_enabled[port],
  53. EP93XX_GPIO_REG(int_en_register_offset[port]));
  54. }
  55. static void ep93xx_gpio_int_debounce(unsigned int irq, bool enable)
  56. {
  57. int line = irq_to_gpio(irq);
  58. int port = line >> 3;
  59. int port_mask = 1 << (line & 7);
  60. if (enable)
  61. gpio_int_debounce[port] |= port_mask;
  62. else
  63. gpio_int_debounce[port] &= ~port_mask;
  64. writeb(gpio_int_debounce[port],
  65. EP93XX_GPIO_REG(int_debounce_register_offset[port]));
  66. }
  67. static void ep93xx_gpio_ab_irq_handler(struct irq_desc *desc)
  68. {
  69. unsigned char status;
  70. int i;
  71. status = readb(EP93XX_GPIO_A_INT_STATUS);
  72. for (i = 0; i < 8; i++) {
  73. if (status & (1 << i)) {
  74. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_A(0)) + i;
  75. generic_handle_irq(gpio_irq);
  76. }
  77. }
  78. status = readb(EP93XX_GPIO_B_INT_STATUS);
  79. for (i = 0; i < 8; i++) {
  80. if (status & (1 << i)) {
  81. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_B(0)) + i;
  82. generic_handle_irq(gpio_irq);
  83. }
  84. }
  85. }
  86. static void ep93xx_gpio_f_irq_handler(struct irq_desc *desc)
  87. {
  88. /*
  89. * map discontiguous hw irq range to continuous sw irq range:
  90. *
  91. * IRQ_EP93XX_GPIO{0..7}MUX -> gpio_to_irq(EP93XX_GPIO_LINE_F({0..7})
  92. */
  93. unsigned int irq = irq_desc_get_irq(desc);
  94. int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
  95. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_F(0)) + port_f_idx;
  96. generic_handle_irq(gpio_irq);
  97. }
  98. static void ep93xx_gpio_irq_ack(struct irq_data *d)
  99. {
  100. int line = irq_to_gpio(d->irq);
  101. int port = line >> 3;
  102. int port_mask = 1 << (line & 7);
  103. if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
  104. gpio_int_type2[port] ^= port_mask; /* switch edge direction */
  105. ep93xx_gpio_update_int_params(port);
  106. }
  107. writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
  108. }
  109. static void ep93xx_gpio_irq_mask_ack(struct irq_data *d)
  110. {
  111. int line = irq_to_gpio(d->irq);
  112. int port = line >> 3;
  113. int port_mask = 1 << (line & 7);
  114. if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH)
  115. gpio_int_type2[port] ^= port_mask; /* switch edge direction */
  116. gpio_int_unmasked[port] &= ~port_mask;
  117. ep93xx_gpio_update_int_params(port);
  118. writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
  119. }
  120. static void ep93xx_gpio_irq_mask(struct irq_data *d)
  121. {
  122. int line = irq_to_gpio(d->irq);
  123. int port = line >> 3;
  124. gpio_int_unmasked[port] &= ~(1 << (line & 7));
  125. ep93xx_gpio_update_int_params(port);
  126. }
  127. static void ep93xx_gpio_irq_unmask(struct irq_data *d)
  128. {
  129. int line = irq_to_gpio(d->irq);
  130. int port = line >> 3;
  131. gpio_int_unmasked[port] |= 1 << (line & 7);
  132. ep93xx_gpio_update_int_params(port);
  133. }
  134. /*
  135. * gpio_int_type1 controls whether the interrupt is level (0) or
  136. * edge (1) triggered, while gpio_int_type2 controls whether it
  137. * triggers on low/falling (0) or high/rising (1).
  138. */
  139. static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type)
  140. {
  141. const int gpio = irq_to_gpio(d->irq);
  142. const int port = gpio >> 3;
  143. const int port_mask = 1 << (gpio & 7);
  144. irq_flow_handler_t handler;
  145. gpio_direction_input(gpio);
  146. switch (type) {
  147. case IRQ_TYPE_EDGE_RISING:
  148. gpio_int_type1[port] |= port_mask;
  149. gpio_int_type2[port] |= port_mask;
  150. handler = handle_edge_irq;
  151. break;
  152. case IRQ_TYPE_EDGE_FALLING:
  153. gpio_int_type1[port] |= port_mask;
  154. gpio_int_type2[port] &= ~port_mask;
  155. handler = handle_edge_irq;
  156. break;
  157. case IRQ_TYPE_LEVEL_HIGH:
  158. gpio_int_type1[port] &= ~port_mask;
  159. gpio_int_type2[port] |= port_mask;
  160. handler = handle_level_irq;
  161. break;
  162. case IRQ_TYPE_LEVEL_LOW:
  163. gpio_int_type1[port] &= ~port_mask;
  164. gpio_int_type2[port] &= ~port_mask;
  165. handler = handle_level_irq;
  166. break;
  167. case IRQ_TYPE_EDGE_BOTH:
  168. gpio_int_type1[port] |= port_mask;
  169. /* set initial polarity based on current input level */
  170. if (gpio_get_value(gpio))
  171. gpio_int_type2[port] &= ~port_mask; /* falling */
  172. else
  173. gpio_int_type2[port] |= port_mask; /* rising */
  174. handler = handle_edge_irq;
  175. break;
  176. default:
  177. return -EINVAL;
  178. }
  179. irq_set_handler_locked(d, handler);
  180. gpio_int_enabled[port] |= port_mask;
  181. ep93xx_gpio_update_int_params(port);
  182. return 0;
  183. }
  184. static struct irq_chip ep93xx_gpio_irq_chip = {
  185. .name = "GPIO",
  186. .irq_ack = ep93xx_gpio_irq_ack,
  187. .irq_mask_ack = ep93xx_gpio_irq_mask_ack,
  188. .irq_mask = ep93xx_gpio_irq_mask,
  189. .irq_unmask = ep93xx_gpio_irq_unmask,
  190. .irq_set_type = ep93xx_gpio_irq_type,
  191. };
  192. static void ep93xx_gpio_init_irq(void)
  193. {
  194. int gpio_irq;
  195. for (gpio_irq = gpio_to_irq(0);
  196. gpio_irq <= gpio_to_irq(EP93XX_GPIO_LINE_MAX_IRQ); ++gpio_irq) {
  197. irq_set_chip_and_handler(gpio_irq, &ep93xx_gpio_irq_chip,
  198. handle_level_irq);
  199. irq_clear_status_flags(gpio_irq, IRQ_NOREQUEST);
  200. }
  201. irq_set_chained_handler(IRQ_EP93XX_GPIO_AB,
  202. ep93xx_gpio_ab_irq_handler);
  203. irq_set_chained_handler(IRQ_EP93XX_GPIO0MUX,
  204. ep93xx_gpio_f_irq_handler);
  205. irq_set_chained_handler(IRQ_EP93XX_GPIO1MUX,
  206. ep93xx_gpio_f_irq_handler);
  207. irq_set_chained_handler(IRQ_EP93XX_GPIO2MUX,
  208. ep93xx_gpio_f_irq_handler);
  209. irq_set_chained_handler(IRQ_EP93XX_GPIO3MUX,
  210. ep93xx_gpio_f_irq_handler);
  211. irq_set_chained_handler(IRQ_EP93XX_GPIO4MUX,
  212. ep93xx_gpio_f_irq_handler);
  213. irq_set_chained_handler(IRQ_EP93XX_GPIO5MUX,
  214. ep93xx_gpio_f_irq_handler);
  215. irq_set_chained_handler(IRQ_EP93XX_GPIO6MUX,
  216. ep93xx_gpio_f_irq_handler);
  217. irq_set_chained_handler(IRQ_EP93XX_GPIO7MUX,
  218. ep93xx_gpio_f_irq_handler);
  219. }
  220. /*************************************************************************
  221. * gpiolib interface for EP93xx on-chip GPIOs
  222. *************************************************************************/
  223. struct ep93xx_gpio_bank {
  224. const char *label;
  225. int data;
  226. int dir;
  227. int base;
  228. bool has_debounce;
  229. };
  230. #define EP93XX_GPIO_BANK(_label, _data, _dir, _base, _debounce) \
  231. { \
  232. .label = _label, \
  233. .data = _data, \
  234. .dir = _dir, \
  235. .base = _base, \
  236. .has_debounce = _debounce, \
  237. }
  238. static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = {
  239. EP93XX_GPIO_BANK("A", 0x00, 0x10, 0, true),
  240. EP93XX_GPIO_BANK("B", 0x04, 0x14, 8, true),
  241. EP93XX_GPIO_BANK("C", 0x08, 0x18, 40, false),
  242. EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 24, false),
  243. EP93XX_GPIO_BANK("E", 0x20, 0x24, 32, false),
  244. EP93XX_GPIO_BANK("F", 0x30, 0x34, 16, true),
  245. EP93XX_GPIO_BANK("G", 0x38, 0x3c, 48, false),
  246. EP93XX_GPIO_BANK("H", 0x40, 0x44, 56, false),
  247. };
  248. static int ep93xx_gpio_set_config(struct gpio_chip *chip, unsigned offset,
  249. unsigned long config)
  250. {
  251. int gpio = chip->base + offset;
  252. int irq = gpio_to_irq(gpio);
  253. u32 debounce;
  254. if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
  255. return -ENOTSUPP;
  256. if (irq < 0)
  257. return -EINVAL;
  258. debounce = pinconf_to_config_argument(config);
  259. ep93xx_gpio_int_debounce(irq, debounce ? true : false);
  260. return 0;
  261. }
  262. /*
  263. * Map GPIO A0..A7 (0..7) to irq 64..71,
  264. * B0..B7 (7..15) to irq 72..79, and
  265. * F0..F7 (16..24) to irq 80..87.
  266. */
  267. static int ep93xx_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  268. {
  269. int gpio = chip->base + offset;
  270. if (gpio > EP93XX_GPIO_LINE_MAX_IRQ)
  271. return -EINVAL;
  272. return 64 + gpio;
  273. }
  274. static int ep93xx_gpio_add_bank(struct gpio_chip *gc, struct device *dev,
  275. void __iomem *mmio_base, struct ep93xx_gpio_bank *bank)
  276. {
  277. void __iomem *data = mmio_base + bank->data;
  278. void __iomem *dir = mmio_base + bank->dir;
  279. int err;
  280. err = bgpio_init(gc, dev, 1, data, NULL, NULL, dir, NULL, 0);
  281. if (err)
  282. return err;
  283. gc->label = bank->label;
  284. gc->base = bank->base;
  285. if (bank->has_debounce) {
  286. gc->set_config = ep93xx_gpio_set_config;
  287. gc->to_irq = ep93xx_gpio_to_irq;
  288. }
  289. return devm_gpiochip_add_data(dev, gc, NULL);
  290. }
  291. static int ep93xx_gpio_probe(struct platform_device *pdev)
  292. {
  293. struct ep93xx_gpio *ep93xx_gpio;
  294. struct resource *res;
  295. int i;
  296. struct device *dev = &pdev->dev;
  297. ep93xx_gpio = devm_kzalloc(dev, sizeof(struct ep93xx_gpio), GFP_KERNEL);
  298. if (!ep93xx_gpio)
  299. return -ENOMEM;
  300. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  301. ep93xx_gpio->mmio_base = devm_ioremap_resource(dev, res);
  302. if (IS_ERR(ep93xx_gpio->mmio_base))
  303. return PTR_ERR(ep93xx_gpio->mmio_base);
  304. for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) {
  305. struct gpio_chip *gc = &ep93xx_gpio->gc[i];
  306. struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i];
  307. if (ep93xx_gpio_add_bank(gc, &pdev->dev,
  308. ep93xx_gpio->mmio_base, bank))
  309. dev_warn(&pdev->dev, "Unable to add gpio bank %s\n",
  310. bank->label);
  311. }
  312. ep93xx_gpio_init_irq();
  313. return 0;
  314. }
  315. static struct platform_driver ep93xx_gpio_driver = {
  316. .driver = {
  317. .name = "gpio-ep93xx",
  318. },
  319. .probe = ep93xx_gpio_probe,
  320. };
  321. static int __init ep93xx_gpio_init(void)
  322. {
  323. return platform_driver_register(&ep93xx_gpio_driver);
  324. }
  325. postcore_initcall(ep93xx_gpio_init);
  326. MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> "
  327. "H Hartley Sweeten <hsweeten@visionengravers.com>");
  328. MODULE_DESCRIPTION("EP93XX GPIO driver");
  329. MODULE_LICENSE("GPL");