qcom_scm.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /* Copyright (c) 2010-2015, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #ifndef __QCOM_SCM_INT_H
  13. #define __QCOM_SCM_INT_H
  14. #define QCOM_SCM_SVC_BOOT 0x1
  15. #define QCOM_SCM_BOOT_ADDR 0x1
  16. #define QCOM_SCM_SET_DLOAD_MODE 0x10
  17. #define QCOM_SCM_BOOT_ADDR_MC 0x11
  18. #define QCOM_SCM_SET_REMOTE_STATE 0xa
  19. extern int __qcom_scm_set_remote_state(struct device *dev, u32 state, u32 id);
  20. extern int __qcom_scm_set_dload_mode(struct device *dev, bool enable);
  21. #define QCOM_SCM_FLAG_HLOS 0x01
  22. #define QCOM_SCM_FLAG_COLDBOOT_MC 0x02
  23. #define QCOM_SCM_FLAG_WARMBOOT_MC 0x04
  24. extern int __qcom_scm_set_warm_boot_addr(struct device *dev, void *entry,
  25. const cpumask_t *cpus);
  26. extern int __qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus);
  27. #define QCOM_SCM_CMD_TERMINATE_PC 0x2
  28. #define QCOM_SCM_FLUSH_FLAG_MASK 0x3
  29. #define QCOM_SCM_CMD_CORE_HOTPLUGGED 0x10
  30. extern void __qcom_scm_cpu_power_down(u32 flags);
  31. #define QCOM_SCM_SVC_IO 0x5
  32. #define QCOM_SCM_IO_READ 0x1
  33. #define QCOM_SCM_IO_WRITE 0x2
  34. extern int __qcom_scm_io_readl(struct device *dev, phys_addr_t addr, unsigned int *val);
  35. extern int __qcom_scm_io_writel(struct device *dev, phys_addr_t addr, unsigned int val);
  36. #define QCOM_SCM_SVC_INFO 0x6
  37. #define QCOM_IS_CALL_AVAIL_CMD 0x1
  38. extern int __qcom_scm_is_call_available(struct device *dev, u32 svc_id,
  39. u32 cmd_id);
  40. #define QCOM_SCM_SVC_HDCP 0x11
  41. #define QCOM_SCM_CMD_HDCP 0x01
  42. extern int __qcom_scm_hdcp_req(struct device *dev,
  43. struct qcom_scm_hdcp_req *req, u32 req_cnt, u32 *resp);
  44. extern void __qcom_scm_init(void);
  45. #define QCOM_SCM_SVC_PIL 0x2
  46. #define QCOM_SCM_PAS_INIT_IMAGE_CMD 0x1
  47. #define QCOM_SCM_PAS_MEM_SETUP_CMD 0x2
  48. #define QCOM_SCM_PAS_AUTH_AND_RESET_CMD 0x5
  49. #define QCOM_SCM_PAS_SHUTDOWN_CMD 0x6
  50. #define QCOM_SCM_PAS_IS_SUPPORTED_CMD 0x7
  51. #define QCOM_SCM_PAS_MSS_RESET 0xa
  52. extern bool __qcom_scm_pas_supported(struct device *dev, u32 peripheral);
  53. extern int __qcom_scm_pas_init_image(struct device *dev, u32 peripheral,
  54. dma_addr_t metadata_phys);
  55. extern int __qcom_scm_pas_mem_setup(struct device *dev, u32 peripheral,
  56. phys_addr_t addr, phys_addr_t size);
  57. extern int __qcom_scm_pas_auth_and_reset(struct device *dev, u32 peripheral);
  58. extern int __qcom_scm_pas_shutdown(struct device *dev, u32 peripheral);
  59. extern int __qcom_scm_pas_mss_reset(struct device *dev, bool reset);
  60. /* common error codes */
  61. #define QCOM_SCM_V2_EBUSY -12
  62. #define QCOM_SCM_ENOMEM -5
  63. #define QCOM_SCM_EOPNOTSUPP -4
  64. #define QCOM_SCM_EINVAL_ADDR -3
  65. #define QCOM_SCM_EINVAL_ARG -2
  66. #define QCOM_SCM_ERROR -1
  67. #define QCOM_SCM_INTERRUPTED 1
  68. static inline int qcom_scm_remap_error(int err)
  69. {
  70. switch (err) {
  71. case QCOM_SCM_ERROR:
  72. return -EIO;
  73. case QCOM_SCM_EINVAL_ADDR:
  74. case QCOM_SCM_EINVAL_ARG:
  75. return -EINVAL;
  76. case QCOM_SCM_EOPNOTSUPP:
  77. return -EOPNOTSUPP;
  78. case QCOM_SCM_ENOMEM:
  79. return -ENOMEM;
  80. case QCOM_SCM_V2_EBUSY:
  81. return -EBUSY;
  82. }
  83. return -EINVAL;
  84. }
  85. #define QCOM_SCM_SVC_MP 0xc
  86. #define QCOM_SCM_RESTORE_SEC_CFG 2
  87. extern int __qcom_scm_restore_sec_cfg(struct device *dev, u32 device_id,
  88. u32 spare);
  89. #define QCOM_SCM_IOMMU_SECURE_PTBL_SIZE 3
  90. #define QCOM_SCM_IOMMU_SECURE_PTBL_INIT 4
  91. extern int __qcom_scm_iommu_secure_ptbl_size(struct device *dev, u32 spare,
  92. size_t *size);
  93. extern int __qcom_scm_iommu_secure_ptbl_init(struct device *dev, u64 addr,
  94. u32 size, u32 spare);
  95. #define QCOM_MEM_PROT_ASSIGN_ID 0x16
  96. extern int __qcom_scm_assign_mem(struct device *dev,
  97. phys_addr_t mem_region, size_t mem_sz,
  98. phys_addr_t src, size_t src_sz,
  99. phys_addr_t dest, size_t dest_sz);
  100. #endif