ohci.c 106 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <linux/workqueue.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/page.h>
  47. #ifdef CONFIG_PPC_PMAC
  48. #include <asm/pmac_feature.h>
  49. #endif
  50. #include "core.h"
  51. #include "ohci.h"
  52. #define ohci_info(ohci, f, args...) dev_info(ohci->card.device, f, ##args)
  53. #define ohci_notice(ohci, f, args...) dev_notice(ohci->card.device, f, ##args)
  54. #define ohci_err(ohci, f, args...) dev_err(ohci->card.device, f, ##args)
  55. #define DESCRIPTOR_OUTPUT_MORE 0
  56. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  57. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  58. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  59. #define DESCRIPTOR_STATUS (1 << 11)
  60. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  61. #define DESCRIPTOR_PING (1 << 7)
  62. #define DESCRIPTOR_YY (1 << 6)
  63. #define DESCRIPTOR_NO_IRQ (0 << 4)
  64. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  65. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  66. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  67. #define DESCRIPTOR_WAIT (3 << 0)
  68. #define DESCRIPTOR_CMD (0xf << 12)
  69. struct descriptor {
  70. __le16 req_count;
  71. __le16 control;
  72. __le32 data_address;
  73. __le32 branch_address;
  74. __le16 res_count;
  75. __le16 transfer_status;
  76. } __attribute__((aligned(16)));
  77. #define CONTROL_SET(regs) (regs)
  78. #define CONTROL_CLEAR(regs) ((regs) + 4)
  79. #define COMMAND_PTR(regs) ((regs) + 12)
  80. #define CONTEXT_MATCH(regs) ((regs) + 16)
  81. #define AR_BUFFER_SIZE (32*1024)
  82. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  83. /* we need at least two pages for proper list management */
  84. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  85. #define MAX_ASYNC_PAYLOAD 4096
  86. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  87. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  88. struct ar_context {
  89. struct fw_ohci *ohci;
  90. struct page *pages[AR_BUFFERS];
  91. void *buffer;
  92. struct descriptor *descriptors;
  93. dma_addr_t descriptors_bus;
  94. void *pointer;
  95. unsigned int last_buffer_index;
  96. u32 regs;
  97. struct tasklet_struct tasklet;
  98. };
  99. struct context;
  100. typedef int (*descriptor_callback_t)(struct context *ctx,
  101. struct descriptor *d,
  102. struct descriptor *last);
  103. /*
  104. * A buffer that contains a block of DMA-able coherent memory used for
  105. * storing a portion of a DMA descriptor program.
  106. */
  107. struct descriptor_buffer {
  108. struct list_head list;
  109. dma_addr_t buffer_bus;
  110. size_t buffer_size;
  111. size_t used;
  112. struct descriptor buffer[0];
  113. };
  114. struct context {
  115. struct fw_ohci *ohci;
  116. u32 regs;
  117. int total_allocation;
  118. u32 current_bus;
  119. bool running;
  120. bool flushing;
  121. /*
  122. * List of page-sized buffers for storing DMA descriptors.
  123. * Head of list contains buffers in use and tail of list contains
  124. * free buffers.
  125. */
  126. struct list_head buffer_list;
  127. /*
  128. * Pointer to a buffer inside buffer_list that contains the tail
  129. * end of the current DMA program.
  130. */
  131. struct descriptor_buffer *buffer_tail;
  132. /*
  133. * The descriptor containing the branch address of the first
  134. * descriptor that has not yet been filled by the device.
  135. */
  136. struct descriptor *last;
  137. /*
  138. * The last descriptor block in the DMA program. It contains the branch
  139. * address that must be updated upon appending a new descriptor.
  140. */
  141. struct descriptor *prev;
  142. int prev_z;
  143. descriptor_callback_t callback;
  144. struct tasklet_struct tasklet;
  145. };
  146. #define IT_HEADER_SY(v) ((v) << 0)
  147. #define IT_HEADER_TCODE(v) ((v) << 4)
  148. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  149. #define IT_HEADER_TAG(v) ((v) << 14)
  150. #define IT_HEADER_SPEED(v) ((v) << 16)
  151. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  152. struct iso_context {
  153. struct fw_iso_context base;
  154. struct context context;
  155. void *header;
  156. size_t header_length;
  157. unsigned long flushing_completions;
  158. u32 mc_buffer_bus;
  159. u16 mc_completed;
  160. u16 last_timestamp;
  161. u8 sync;
  162. u8 tags;
  163. };
  164. #define CONFIG_ROM_SIZE 1024
  165. struct fw_ohci {
  166. struct fw_card card;
  167. __iomem char *registers;
  168. int node_id;
  169. int generation;
  170. int request_generation; /* for timestamping incoming requests */
  171. unsigned quirks;
  172. unsigned int pri_req_max;
  173. u32 bus_time;
  174. bool bus_time_running;
  175. bool is_root;
  176. bool csr_state_setclear_abdicate;
  177. int n_ir;
  178. int n_it;
  179. /*
  180. * Spinlock for accessing fw_ohci data. Never call out of
  181. * this driver with this lock held.
  182. */
  183. spinlock_t lock;
  184. struct mutex phy_reg_mutex;
  185. void *misc_buffer;
  186. dma_addr_t misc_buffer_bus;
  187. struct ar_context ar_request_ctx;
  188. struct ar_context ar_response_ctx;
  189. struct context at_request_ctx;
  190. struct context at_response_ctx;
  191. u32 it_context_support;
  192. u32 it_context_mask; /* unoccupied IT contexts */
  193. struct iso_context *it_context_list;
  194. u64 ir_context_channels; /* unoccupied channels */
  195. u32 ir_context_support;
  196. u32 ir_context_mask; /* unoccupied IR contexts */
  197. struct iso_context *ir_context_list;
  198. u64 mc_channels; /* channels in use by the multichannel IR context */
  199. bool mc_allocated;
  200. __be32 *config_rom;
  201. dma_addr_t config_rom_bus;
  202. __be32 *next_config_rom;
  203. dma_addr_t next_config_rom_bus;
  204. __be32 next_header;
  205. __le32 *self_id;
  206. dma_addr_t self_id_bus;
  207. struct work_struct bus_reset_work;
  208. u32 self_id_buffer[512];
  209. };
  210. static struct workqueue_struct *selfid_workqueue;
  211. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  212. {
  213. return container_of(card, struct fw_ohci, card);
  214. }
  215. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  216. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  217. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  218. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  219. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  220. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  221. #define CONTEXT_RUN 0x8000
  222. #define CONTEXT_WAKE 0x1000
  223. #define CONTEXT_DEAD 0x0800
  224. #define CONTEXT_ACTIVE 0x0400
  225. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  226. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  227. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  228. #define OHCI1394_REGISTER_SIZE 0x800
  229. #define OHCI1394_PCI_HCI_Control 0x40
  230. #define SELF_ID_BUF_SIZE 0x800
  231. #define OHCI_TCODE_PHY_PACKET 0x0e
  232. #define OHCI_VERSION_1_1 0x010010
  233. static char ohci_driver_name[] = KBUILD_MODNAME;
  234. #define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
  235. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  236. #define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
  237. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  238. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  239. #define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
  240. #define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
  241. #define PCI_DEVICE_ID_VIA_VT630X 0x3044
  242. #define PCI_REV_ID_VIA_VT6306 0x46
  243. #define PCI_DEVICE_ID_VIA_VT6315 0x3403
  244. #define QUIRK_CYCLE_TIMER 0x1
  245. #define QUIRK_RESET_PACKET 0x2
  246. #define QUIRK_BE_HEADERS 0x4
  247. #define QUIRK_NO_1394A 0x8
  248. #define QUIRK_NO_MSI 0x10
  249. #define QUIRK_TI_SLLZ059 0x20
  250. #define QUIRK_IR_WAKE 0x40
  251. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  252. static const struct {
  253. unsigned short vendor, device, revision, flags;
  254. } ohci_quirks[] = {
  255. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  256. QUIRK_CYCLE_TIMER},
  257. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  258. QUIRK_BE_HEADERS},
  259. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  260. QUIRK_NO_MSI},
  261. {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
  262. QUIRK_RESET_PACKET},
  263. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  264. QUIRK_NO_MSI},
  265. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  266. QUIRK_CYCLE_TIMER},
  267. {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
  268. QUIRK_NO_MSI},
  269. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  270. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  271. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  272. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  273. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
  274. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  275. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
  276. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  277. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  278. QUIRK_RESET_PACKET},
  279. {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT630X, PCI_REV_ID_VIA_VT6306,
  280. QUIRK_CYCLE_TIMER | QUIRK_IR_WAKE},
  281. {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT6315, 0,
  282. QUIRK_CYCLE_TIMER /* FIXME: necessary? */ | QUIRK_NO_MSI},
  283. {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT6315, PCI_ANY_ID,
  284. QUIRK_NO_MSI},
  285. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  286. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  287. };
  288. /* This overrides anything that was found in ohci_quirks[]. */
  289. static int param_quirks;
  290. module_param_named(quirks, param_quirks, int, 0644);
  291. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  292. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  293. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  294. ", AR/selfID endianness = " __stringify(QUIRK_BE_HEADERS)
  295. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  296. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  297. ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
  298. ", IR wake unreliable = " __stringify(QUIRK_IR_WAKE)
  299. ")");
  300. #define OHCI_PARAM_DEBUG_AT_AR 1
  301. #define OHCI_PARAM_DEBUG_SELFIDS 2
  302. #define OHCI_PARAM_DEBUG_IRQS 4
  303. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  304. static int param_debug;
  305. module_param_named(debug, param_debug, int, 0644);
  306. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  307. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  308. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  309. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  310. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  311. ", or a combination, or all = -1)");
  312. static bool param_remote_dma;
  313. module_param_named(remote_dma, param_remote_dma, bool, 0444);
  314. MODULE_PARM_DESC(remote_dma, "Enable unfiltered remote DMA (default = N)");
  315. static void log_irqs(struct fw_ohci *ohci, u32 evt)
  316. {
  317. if (likely(!(param_debug &
  318. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  319. return;
  320. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  321. !(evt & OHCI1394_busReset))
  322. return;
  323. ohci_notice(ohci, "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  324. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  325. evt & OHCI1394_RQPkt ? " AR_req" : "",
  326. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  327. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  328. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  329. evt & OHCI1394_isochRx ? " IR" : "",
  330. evt & OHCI1394_isochTx ? " IT" : "",
  331. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  332. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  333. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  334. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  335. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  336. evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
  337. evt & OHCI1394_busReset ? " busReset" : "",
  338. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  339. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  340. OHCI1394_respTxComplete | OHCI1394_isochRx |
  341. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  342. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  343. OHCI1394_cycleInconsistent |
  344. OHCI1394_regAccessFail | OHCI1394_busReset)
  345. ? " ?" : "");
  346. }
  347. static const char *speed[] = {
  348. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  349. };
  350. static const char *power[] = {
  351. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  352. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  353. };
  354. static const char port[] = { '.', '-', 'p', 'c', };
  355. static char _p(u32 *s, int shift)
  356. {
  357. return port[*s >> shift & 3];
  358. }
  359. static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
  360. {
  361. u32 *s;
  362. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  363. return;
  364. ohci_notice(ohci, "%d selfIDs, generation %d, local node ID %04x\n",
  365. self_id_count, generation, ohci->node_id);
  366. for (s = ohci->self_id_buffer; self_id_count--; ++s)
  367. if ((*s & 1 << 23) == 0)
  368. ohci_notice(ohci,
  369. "selfID 0: %08x, phy %d [%c%c%c] %s gc=%d %s %s%s%s\n",
  370. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  371. speed[*s >> 14 & 3], *s >> 16 & 63,
  372. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  373. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  374. else
  375. ohci_notice(ohci,
  376. "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  377. *s, *s >> 24 & 63,
  378. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  379. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  380. }
  381. static const char *evts[] = {
  382. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  383. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  384. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  385. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  386. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  387. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  388. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  389. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  390. [0x10] = "-reserved-", [0x11] = "ack_complete",
  391. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  392. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  393. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  394. [0x18] = "-reserved-", [0x19] = "-reserved-",
  395. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  396. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  397. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  398. [0x20] = "pending/cancelled",
  399. };
  400. static const char *tcodes[] = {
  401. [0x0] = "QW req", [0x1] = "BW req",
  402. [0x2] = "W resp", [0x3] = "-reserved-",
  403. [0x4] = "QR req", [0x5] = "BR req",
  404. [0x6] = "QR resp", [0x7] = "BR resp",
  405. [0x8] = "cycle start", [0x9] = "Lk req",
  406. [0xa] = "async stream packet", [0xb] = "Lk resp",
  407. [0xc] = "-reserved-", [0xd] = "-reserved-",
  408. [0xe] = "link internal", [0xf] = "-reserved-",
  409. };
  410. static void log_ar_at_event(struct fw_ohci *ohci,
  411. char dir, int speed, u32 *header, int evt)
  412. {
  413. int tcode = header[0] >> 4 & 0xf;
  414. char specific[12];
  415. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  416. return;
  417. if (unlikely(evt >= ARRAY_SIZE(evts)))
  418. evt = 0x1f;
  419. if (evt == OHCI1394_evt_bus_reset) {
  420. ohci_notice(ohci, "A%c evt_bus_reset, generation %d\n",
  421. dir, (header[2] >> 16) & 0xff);
  422. return;
  423. }
  424. switch (tcode) {
  425. case 0x0: case 0x6: case 0x8:
  426. snprintf(specific, sizeof(specific), " = %08x",
  427. be32_to_cpu((__force __be32)header[3]));
  428. break;
  429. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  430. snprintf(specific, sizeof(specific), " %x,%x",
  431. header[3] >> 16, header[3] & 0xffff);
  432. break;
  433. default:
  434. specific[0] = '\0';
  435. }
  436. switch (tcode) {
  437. case 0xa:
  438. ohci_notice(ohci, "A%c %s, %s\n",
  439. dir, evts[evt], tcodes[tcode]);
  440. break;
  441. case 0xe:
  442. ohci_notice(ohci, "A%c %s, PHY %08x %08x\n",
  443. dir, evts[evt], header[1], header[2]);
  444. break;
  445. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  446. ohci_notice(ohci,
  447. "A%c spd %x tl %02x, %04x -> %04x, %s, %s, %04x%08x%s\n",
  448. dir, speed, header[0] >> 10 & 0x3f,
  449. header[1] >> 16, header[0] >> 16, evts[evt],
  450. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  451. break;
  452. default:
  453. ohci_notice(ohci,
  454. "A%c spd %x tl %02x, %04x -> %04x, %s, %s%s\n",
  455. dir, speed, header[0] >> 10 & 0x3f,
  456. header[1] >> 16, header[0] >> 16, evts[evt],
  457. tcodes[tcode], specific);
  458. }
  459. }
  460. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  461. {
  462. writel(data, ohci->registers + offset);
  463. }
  464. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  465. {
  466. return readl(ohci->registers + offset);
  467. }
  468. static inline void flush_writes(const struct fw_ohci *ohci)
  469. {
  470. /* Do a dummy read to flush writes. */
  471. reg_read(ohci, OHCI1394_Version);
  472. }
  473. /*
  474. * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
  475. * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
  476. * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
  477. * directly. Exceptions are intrinsically serialized contexts like pci_probe.
  478. */
  479. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  480. {
  481. u32 val;
  482. int i;
  483. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  484. for (i = 0; i < 3 + 100; i++) {
  485. val = reg_read(ohci, OHCI1394_PhyControl);
  486. if (!~val)
  487. return -ENODEV; /* Card was ejected. */
  488. if (val & OHCI1394_PhyControl_ReadDone)
  489. return OHCI1394_PhyControl_ReadData(val);
  490. /*
  491. * Try a few times without waiting. Sleeping is necessary
  492. * only when the link/PHY interface is busy.
  493. */
  494. if (i >= 3)
  495. msleep(1);
  496. }
  497. ohci_err(ohci, "failed to read phy reg %d\n", addr);
  498. dump_stack();
  499. return -EBUSY;
  500. }
  501. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  502. {
  503. int i;
  504. reg_write(ohci, OHCI1394_PhyControl,
  505. OHCI1394_PhyControl_Write(addr, val));
  506. for (i = 0; i < 3 + 100; i++) {
  507. val = reg_read(ohci, OHCI1394_PhyControl);
  508. if (!~val)
  509. return -ENODEV; /* Card was ejected. */
  510. if (!(val & OHCI1394_PhyControl_WritePending))
  511. return 0;
  512. if (i >= 3)
  513. msleep(1);
  514. }
  515. ohci_err(ohci, "failed to write phy reg %d, val %u\n", addr, val);
  516. dump_stack();
  517. return -EBUSY;
  518. }
  519. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  520. int clear_bits, int set_bits)
  521. {
  522. int ret = read_phy_reg(ohci, addr);
  523. if (ret < 0)
  524. return ret;
  525. /*
  526. * The interrupt status bits are cleared by writing a one bit.
  527. * Avoid clearing them unless explicitly requested in set_bits.
  528. */
  529. if (addr == 5)
  530. clear_bits |= PHY_INT_STATUS_BITS;
  531. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  532. }
  533. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  534. {
  535. int ret;
  536. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  537. if (ret < 0)
  538. return ret;
  539. return read_phy_reg(ohci, addr);
  540. }
  541. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  542. {
  543. struct fw_ohci *ohci = fw_ohci(card);
  544. int ret;
  545. mutex_lock(&ohci->phy_reg_mutex);
  546. ret = read_phy_reg(ohci, addr);
  547. mutex_unlock(&ohci->phy_reg_mutex);
  548. return ret;
  549. }
  550. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  551. int clear_bits, int set_bits)
  552. {
  553. struct fw_ohci *ohci = fw_ohci(card);
  554. int ret;
  555. mutex_lock(&ohci->phy_reg_mutex);
  556. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  557. mutex_unlock(&ohci->phy_reg_mutex);
  558. return ret;
  559. }
  560. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  561. {
  562. return page_private(ctx->pages[i]);
  563. }
  564. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  565. {
  566. struct descriptor *d;
  567. d = &ctx->descriptors[index];
  568. d->branch_address &= cpu_to_le32(~0xf);
  569. d->res_count = cpu_to_le16(PAGE_SIZE);
  570. d->transfer_status = 0;
  571. wmb(); /* finish init of new descriptors before branch_address update */
  572. d = &ctx->descriptors[ctx->last_buffer_index];
  573. d->branch_address |= cpu_to_le32(1);
  574. ctx->last_buffer_index = index;
  575. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  576. }
  577. static void ar_context_release(struct ar_context *ctx)
  578. {
  579. unsigned int i;
  580. vunmap(ctx->buffer);
  581. for (i = 0; i < AR_BUFFERS; i++)
  582. if (ctx->pages[i]) {
  583. dma_unmap_page(ctx->ohci->card.device,
  584. ar_buffer_bus(ctx, i),
  585. PAGE_SIZE, DMA_FROM_DEVICE);
  586. __free_page(ctx->pages[i]);
  587. }
  588. }
  589. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  590. {
  591. struct fw_ohci *ohci = ctx->ohci;
  592. if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  593. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  594. flush_writes(ohci);
  595. ohci_err(ohci, "AR error: %s; DMA stopped\n", error_msg);
  596. }
  597. /* FIXME: restart? */
  598. }
  599. static inline unsigned int ar_next_buffer_index(unsigned int index)
  600. {
  601. return (index + 1) % AR_BUFFERS;
  602. }
  603. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  604. {
  605. return ar_next_buffer_index(ctx->last_buffer_index);
  606. }
  607. /*
  608. * We search for the buffer that contains the last AR packet DMA data written
  609. * by the controller.
  610. */
  611. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  612. unsigned int *buffer_offset)
  613. {
  614. unsigned int i, next_i, last = ctx->last_buffer_index;
  615. __le16 res_count, next_res_count;
  616. i = ar_first_buffer_index(ctx);
  617. res_count = READ_ONCE(ctx->descriptors[i].res_count);
  618. /* A buffer that is not yet completely filled must be the last one. */
  619. while (i != last && res_count == 0) {
  620. /* Peek at the next descriptor. */
  621. next_i = ar_next_buffer_index(i);
  622. rmb(); /* read descriptors in order */
  623. next_res_count = READ_ONCE(ctx->descriptors[next_i].res_count);
  624. /*
  625. * If the next descriptor is still empty, we must stop at this
  626. * descriptor.
  627. */
  628. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  629. /*
  630. * The exception is when the DMA data for one packet is
  631. * split over three buffers; in this case, the middle
  632. * buffer's descriptor might be never updated by the
  633. * controller and look still empty, and we have to peek
  634. * at the third one.
  635. */
  636. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  637. next_i = ar_next_buffer_index(next_i);
  638. rmb();
  639. next_res_count = READ_ONCE(ctx->descriptors[next_i].res_count);
  640. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  641. goto next_buffer_is_active;
  642. }
  643. break;
  644. }
  645. next_buffer_is_active:
  646. i = next_i;
  647. res_count = next_res_count;
  648. }
  649. rmb(); /* read res_count before the DMA data */
  650. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  651. if (*buffer_offset > PAGE_SIZE) {
  652. *buffer_offset = 0;
  653. ar_context_abort(ctx, "corrupted descriptor");
  654. }
  655. return i;
  656. }
  657. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  658. unsigned int end_buffer_index,
  659. unsigned int end_buffer_offset)
  660. {
  661. unsigned int i;
  662. i = ar_first_buffer_index(ctx);
  663. while (i != end_buffer_index) {
  664. dma_sync_single_for_cpu(ctx->ohci->card.device,
  665. ar_buffer_bus(ctx, i),
  666. PAGE_SIZE, DMA_FROM_DEVICE);
  667. i = ar_next_buffer_index(i);
  668. }
  669. if (end_buffer_offset > 0)
  670. dma_sync_single_for_cpu(ctx->ohci->card.device,
  671. ar_buffer_bus(ctx, i),
  672. end_buffer_offset, DMA_FROM_DEVICE);
  673. }
  674. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  675. #define cond_le32_to_cpu(v) \
  676. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  677. #else
  678. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  679. #endif
  680. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  681. {
  682. struct fw_ohci *ohci = ctx->ohci;
  683. struct fw_packet p;
  684. u32 status, length, tcode;
  685. int evt;
  686. p.header[0] = cond_le32_to_cpu(buffer[0]);
  687. p.header[1] = cond_le32_to_cpu(buffer[1]);
  688. p.header[2] = cond_le32_to_cpu(buffer[2]);
  689. tcode = (p.header[0] >> 4) & 0x0f;
  690. switch (tcode) {
  691. case TCODE_WRITE_QUADLET_REQUEST:
  692. case TCODE_READ_QUADLET_RESPONSE:
  693. p.header[3] = (__force __u32) buffer[3];
  694. p.header_length = 16;
  695. p.payload_length = 0;
  696. break;
  697. case TCODE_READ_BLOCK_REQUEST :
  698. p.header[3] = cond_le32_to_cpu(buffer[3]);
  699. p.header_length = 16;
  700. p.payload_length = 0;
  701. break;
  702. case TCODE_WRITE_BLOCK_REQUEST:
  703. case TCODE_READ_BLOCK_RESPONSE:
  704. case TCODE_LOCK_REQUEST:
  705. case TCODE_LOCK_RESPONSE:
  706. p.header[3] = cond_le32_to_cpu(buffer[3]);
  707. p.header_length = 16;
  708. p.payload_length = p.header[3] >> 16;
  709. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  710. ar_context_abort(ctx, "invalid packet length");
  711. return NULL;
  712. }
  713. break;
  714. case TCODE_WRITE_RESPONSE:
  715. case TCODE_READ_QUADLET_REQUEST:
  716. case OHCI_TCODE_PHY_PACKET:
  717. p.header_length = 12;
  718. p.payload_length = 0;
  719. break;
  720. default:
  721. ar_context_abort(ctx, "invalid tcode");
  722. return NULL;
  723. }
  724. p.payload = (void *) buffer + p.header_length;
  725. /* FIXME: What to do about evt_* errors? */
  726. length = (p.header_length + p.payload_length + 3) / 4;
  727. status = cond_le32_to_cpu(buffer[length]);
  728. evt = (status >> 16) & 0x1f;
  729. p.ack = evt - 16;
  730. p.speed = (status >> 21) & 0x7;
  731. p.timestamp = status & 0xffff;
  732. p.generation = ohci->request_generation;
  733. log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
  734. /*
  735. * Several controllers, notably from NEC and VIA, forget to
  736. * write ack_complete status at PHY packet reception.
  737. */
  738. if (evt == OHCI1394_evt_no_status &&
  739. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  740. p.ack = ACK_COMPLETE;
  741. /*
  742. * The OHCI bus reset handler synthesizes a PHY packet with
  743. * the new generation number when a bus reset happens (see
  744. * section 8.4.2.3). This helps us determine when a request
  745. * was received and make sure we send the response in the same
  746. * generation. We only need this for requests; for responses
  747. * we use the unique tlabel for finding the matching
  748. * request.
  749. *
  750. * Alas some chips sometimes emit bus reset packets with a
  751. * wrong generation. We set the correct generation for these
  752. * at a slightly incorrect time (in bus_reset_work).
  753. */
  754. if (evt == OHCI1394_evt_bus_reset) {
  755. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  756. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  757. } else if (ctx == &ohci->ar_request_ctx) {
  758. fw_core_handle_request(&ohci->card, &p);
  759. } else {
  760. fw_core_handle_response(&ohci->card, &p);
  761. }
  762. return buffer + length + 1;
  763. }
  764. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  765. {
  766. void *next;
  767. while (p < end) {
  768. next = handle_ar_packet(ctx, p);
  769. if (!next)
  770. return p;
  771. p = next;
  772. }
  773. return p;
  774. }
  775. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  776. {
  777. unsigned int i;
  778. i = ar_first_buffer_index(ctx);
  779. while (i != end_buffer) {
  780. dma_sync_single_for_device(ctx->ohci->card.device,
  781. ar_buffer_bus(ctx, i),
  782. PAGE_SIZE, DMA_FROM_DEVICE);
  783. ar_context_link_page(ctx, i);
  784. i = ar_next_buffer_index(i);
  785. }
  786. }
  787. static void ar_context_tasklet(unsigned long data)
  788. {
  789. struct ar_context *ctx = (struct ar_context *)data;
  790. unsigned int end_buffer_index, end_buffer_offset;
  791. void *p, *end;
  792. p = ctx->pointer;
  793. if (!p)
  794. return;
  795. end_buffer_index = ar_search_last_active_buffer(ctx,
  796. &end_buffer_offset);
  797. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  798. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  799. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  800. /*
  801. * The filled part of the overall buffer wraps around; handle
  802. * all packets up to the buffer end here. If the last packet
  803. * wraps around, its tail will be visible after the buffer end
  804. * because the buffer start pages are mapped there again.
  805. */
  806. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  807. p = handle_ar_packets(ctx, p, buffer_end);
  808. if (p < buffer_end)
  809. goto error;
  810. /* adjust p to point back into the actual buffer */
  811. p -= AR_BUFFERS * PAGE_SIZE;
  812. }
  813. p = handle_ar_packets(ctx, p, end);
  814. if (p != end) {
  815. if (p > end)
  816. ar_context_abort(ctx, "inconsistent descriptor");
  817. goto error;
  818. }
  819. ctx->pointer = p;
  820. ar_recycle_buffers(ctx, end_buffer_index);
  821. return;
  822. error:
  823. ctx->pointer = NULL;
  824. }
  825. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  826. unsigned int descriptors_offset, u32 regs)
  827. {
  828. unsigned int i;
  829. dma_addr_t dma_addr;
  830. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  831. struct descriptor *d;
  832. ctx->regs = regs;
  833. ctx->ohci = ohci;
  834. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  835. for (i = 0; i < AR_BUFFERS; i++) {
  836. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  837. if (!ctx->pages[i])
  838. goto out_of_memory;
  839. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  840. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  841. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  842. __free_page(ctx->pages[i]);
  843. ctx->pages[i] = NULL;
  844. goto out_of_memory;
  845. }
  846. set_page_private(ctx->pages[i], dma_addr);
  847. }
  848. for (i = 0; i < AR_BUFFERS; i++)
  849. pages[i] = ctx->pages[i];
  850. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  851. pages[AR_BUFFERS + i] = ctx->pages[i];
  852. ctx->buffer = vmap(pages, ARRAY_SIZE(pages), VM_MAP, PAGE_KERNEL);
  853. if (!ctx->buffer)
  854. goto out_of_memory;
  855. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  856. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  857. for (i = 0; i < AR_BUFFERS; i++) {
  858. d = &ctx->descriptors[i];
  859. d->req_count = cpu_to_le16(PAGE_SIZE);
  860. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  861. DESCRIPTOR_STATUS |
  862. DESCRIPTOR_BRANCH_ALWAYS);
  863. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  864. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  865. ar_next_buffer_index(i) * sizeof(struct descriptor));
  866. }
  867. return 0;
  868. out_of_memory:
  869. ar_context_release(ctx);
  870. return -ENOMEM;
  871. }
  872. static void ar_context_run(struct ar_context *ctx)
  873. {
  874. unsigned int i;
  875. for (i = 0; i < AR_BUFFERS; i++)
  876. ar_context_link_page(ctx, i);
  877. ctx->pointer = ctx->buffer;
  878. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  879. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  880. }
  881. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  882. {
  883. __le16 branch;
  884. branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
  885. /* figure out which descriptor the branch address goes in */
  886. if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  887. return d;
  888. else
  889. return d + z - 1;
  890. }
  891. static void context_tasklet(unsigned long data)
  892. {
  893. struct context *ctx = (struct context *) data;
  894. struct descriptor *d, *last;
  895. u32 address;
  896. int z;
  897. struct descriptor_buffer *desc;
  898. desc = list_entry(ctx->buffer_list.next,
  899. struct descriptor_buffer, list);
  900. last = ctx->last;
  901. while (last->branch_address != 0) {
  902. struct descriptor_buffer *old_desc = desc;
  903. address = le32_to_cpu(last->branch_address);
  904. z = address & 0xf;
  905. address &= ~0xf;
  906. ctx->current_bus = address;
  907. /* If the branch address points to a buffer outside of the
  908. * current buffer, advance to the next buffer. */
  909. if (address < desc->buffer_bus ||
  910. address >= desc->buffer_bus + desc->used)
  911. desc = list_entry(desc->list.next,
  912. struct descriptor_buffer, list);
  913. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  914. last = find_branch_descriptor(d, z);
  915. if (!ctx->callback(ctx, d, last))
  916. break;
  917. if (old_desc != desc) {
  918. /* If we've advanced to the next buffer, move the
  919. * previous buffer to the free list. */
  920. unsigned long flags;
  921. old_desc->used = 0;
  922. spin_lock_irqsave(&ctx->ohci->lock, flags);
  923. list_move_tail(&old_desc->list, &ctx->buffer_list);
  924. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  925. }
  926. ctx->last = last;
  927. }
  928. }
  929. /*
  930. * Allocate a new buffer and add it to the list of free buffers for this
  931. * context. Must be called with ohci->lock held.
  932. */
  933. static int context_add_buffer(struct context *ctx)
  934. {
  935. struct descriptor_buffer *desc;
  936. dma_addr_t uninitialized_var(bus_addr);
  937. int offset;
  938. /*
  939. * 16MB of descriptors should be far more than enough for any DMA
  940. * program. This will catch run-away userspace or DoS attacks.
  941. */
  942. if (ctx->total_allocation >= 16*1024*1024)
  943. return -ENOMEM;
  944. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  945. &bus_addr, GFP_ATOMIC);
  946. if (!desc)
  947. return -ENOMEM;
  948. offset = (void *)&desc->buffer - (void *)desc;
  949. /*
  950. * Some controllers, like JMicron ones, always issue 0x20-byte DMA reads
  951. * for descriptors, even 0x10-byte ones. This can cause page faults when
  952. * an IOMMU is in use and the oversized read crosses a page boundary.
  953. * Work around this by always leaving at least 0x10 bytes of padding.
  954. */
  955. desc->buffer_size = PAGE_SIZE - offset - 0x10;
  956. desc->buffer_bus = bus_addr + offset;
  957. desc->used = 0;
  958. list_add_tail(&desc->list, &ctx->buffer_list);
  959. ctx->total_allocation += PAGE_SIZE;
  960. return 0;
  961. }
  962. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  963. u32 regs, descriptor_callback_t callback)
  964. {
  965. ctx->ohci = ohci;
  966. ctx->regs = regs;
  967. ctx->total_allocation = 0;
  968. INIT_LIST_HEAD(&ctx->buffer_list);
  969. if (context_add_buffer(ctx) < 0)
  970. return -ENOMEM;
  971. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  972. struct descriptor_buffer, list);
  973. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  974. ctx->callback = callback;
  975. /*
  976. * We put a dummy descriptor in the buffer that has a NULL
  977. * branch address and looks like it's been sent. That way we
  978. * have a descriptor to append DMA programs to.
  979. */
  980. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  981. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  982. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  983. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  984. ctx->last = ctx->buffer_tail->buffer;
  985. ctx->prev = ctx->buffer_tail->buffer;
  986. ctx->prev_z = 1;
  987. return 0;
  988. }
  989. static void context_release(struct context *ctx)
  990. {
  991. struct fw_card *card = &ctx->ohci->card;
  992. struct descriptor_buffer *desc, *tmp;
  993. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  994. dma_free_coherent(card->device, PAGE_SIZE, desc,
  995. desc->buffer_bus -
  996. ((void *)&desc->buffer - (void *)desc));
  997. }
  998. /* Must be called with ohci->lock held */
  999. static struct descriptor *context_get_descriptors(struct context *ctx,
  1000. int z, dma_addr_t *d_bus)
  1001. {
  1002. struct descriptor *d = NULL;
  1003. struct descriptor_buffer *desc = ctx->buffer_tail;
  1004. if (z * sizeof(*d) > desc->buffer_size)
  1005. return NULL;
  1006. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  1007. /* No room for the descriptor in this buffer, so advance to the
  1008. * next one. */
  1009. if (desc->list.next == &ctx->buffer_list) {
  1010. /* If there is no free buffer next in the list,
  1011. * allocate one. */
  1012. if (context_add_buffer(ctx) < 0)
  1013. return NULL;
  1014. }
  1015. desc = list_entry(desc->list.next,
  1016. struct descriptor_buffer, list);
  1017. ctx->buffer_tail = desc;
  1018. }
  1019. d = desc->buffer + desc->used / sizeof(*d);
  1020. memset(d, 0, z * sizeof(*d));
  1021. *d_bus = desc->buffer_bus + desc->used;
  1022. return d;
  1023. }
  1024. static void context_run(struct context *ctx, u32 extra)
  1025. {
  1026. struct fw_ohci *ohci = ctx->ohci;
  1027. reg_write(ohci, COMMAND_PTR(ctx->regs),
  1028. le32_to_cpu(ctx->last->branch_address));
  1029. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  1030. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  1031. ctx->running = true;
  1032. flush_writes(ohci);
  1033. }
  1034. static void context_append(struct context *ctx,
  1035. struct descriptor *d, int z, int extra)
  1036. {
  1037. dma_addr_t d_bus;
  1038. struct descriptor_buffer *desc = ctx->buffer_tail;
  1039. struct descriptor *d_branch;
  1040. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  1041. desc->used += (z + extra) * sizeof(*d);
  1042. wmb(); /* finish init of new descriptors before branch_address update */
  1043. d_branch = find_branch_descriptor(ctx->prev, ctx->prev_z);
  1044. d_branch->branch_address = cpu_to_le32(d_bus | z);
  1045. /*
  1046. * VT6306 incorrectly checks only the single descriptor at the
  1047. * CommandPtr when the wake bit is written, so if it's a
  1048. * multi-descriptor block starting with an INPUT_MORE, put a copy of
  1049. * the branch address in the first descriptor.
  1050. *
  1051. * Not doing this for transmit contexts since not sure how it interacts
  1052. * with skip addresses.
  1053. */
  1054. if (unlikely(ctx->ohci->quirks & QUIRK_IR_WAKE) &&
  1055. d_branch != ctx->prev &&
  1056. (ctx->prev->control & cpu_to_le16(DESCRIPTOR_CMD)) ==
  1057. cpu_to_le16(DESCRIPTOR_INPUT_MORE)) {
  1058. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  1059. }
  1060. ctx->prev = d;
  1061. ctx->prev_z = z;
  1062. }
  1063. static void context_stop(struct context *ctx)
  1064. {
  1065. struct fw_ohci *ohci = ctx->ohci;
  1066. u32 reg;
  1067. int i;
  1068. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1069. ctx->running = false;
  1070. for (i = 0; i < 1000; i++) {
  1071. reg = reg_read(ohci, CONTROL_SET(ctx->regs));
  1072. if ((reg & CONTEXT_ACTIVE) == 0)
  1073. return;
  1074. if (i)
  1075. udelay(10);
  1076. }
  1077. ohci_err(ohci, "DMA context still active (0x%08x)\n", reg);
  1078. }
  1079. struct driver_data {
  1080. u8 inline_data[8];
  1081. struct fw_packet *packet;
  1082. };
  1083. /*
  1084. * This function apppends a packet to the DMA queue for transmission.
  1085. * Must always be called with the ochi->lock held to ensure proper
  1086. * generation handling and locking around packet queue manipulation.
  1087. */
  1088. static int at_context_queue_packet(struct context *ctx,
  1089. struct fw_packet *packet)
  1090. {
  1091. struct fw_ohci *ohci = ctx->ohci;
  1092. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1093. struct driver_data *driver_data;
  1094. struct descriptor *d, *last;
  1095. __le32 *header;
  1096. int z, tcode;
  1097. d = context_get_descriptors(ctx, 4, &d_bus);
  1098. if (d == NULL) {
  1099. packet->ack = RCODE_SEND_ERROR;
  1100. return -1;
  1101. }
  1102. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1103. d[0].res_count = cpu_to_le16(packet->timestamp);
  1104. /*
  1105. * The DMA format for asynchronous link packets is different
  1106. * from the IEEE1394 layout, so shift the fields around
  1107. * accordingly.
  1108. */
  1109. tcode = (packet->header[0] >> 4) & 0x0f;
  1110. header = (__le32 *) &d[1];
  1111. switch (tcode) {
  1112. case TCODE_WRITE_QUADLET_REQUEST:
  1113. case TCODE_WRITE_BLOCK_REQUEST:
  1114. case TCODE_WRITE_RESPONSE:
  1115. case TCODE_READ_QUADLET_REQUEST:
  1116. case TCODE_READ_BLOCK_REQUEST:
  1117. case TCODE_READ_QUADLET_RESPONSE:
  1118. case TCODE_READ_BLOCK_RESPONSE:
  1119. case TCODE_LOCK_REQUEST:
  1120. case TCODE_LOCK_RESPONSE:
  1121. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1122. (packet->speed << 16));
  1123. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1124. (packet->header[0] & 0xffff0000));
  1125. header[2] = cpu_to_le32(packet->header[2]);
  1126. if (TCODE_IS_BLOCK_PACKET(tcode))
  1127. header[3] = cpu_to_le32(packet->header[3]);
  1128. else
  1129. header[3] = (__force __le32) packet->header[3];
  1130. d[0].req_count = cpu_to_le16(packet->header_length);
  1131. break;
  1132. case TCODE_LINK_INTERNAL:
  1133. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1134. (packet->speed << 16));
  1135. header[1] = cpu_to_le32(packet->header[1]);
  1136. header[2] = cpu_to_le32(packet->header[2]);
  1137. d[0].req_count = cpu_to_le16(12);
  1138. if (is_ping_packet(&packet->header[1]))
  1139. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1140. break;
  1141. case TCODE_STREAM_DATA:
  1142. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1143. (packet->speed << 16));
  1144. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1145. d[0].req_count = cpu_to_le16(8);
  1146. break;
  1147. default:
  1148. /* BUG(); */
  1149. packet->ack = RCODE_SEND_ERROR;
  1150. return -1;
  1151. }
  1152. BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
  1153. driver_data = (struct driver_data *) &d[3];
  1154. driver_data->packet = packet;
  1155. packet->driver_data = driver_data;
  1156. if (packet->payload_length > 0) {
  1157. if (packet->payload_length > sizeof(driver_data->inline_data)) {
  1158. payload_bus = dma_map_single(ohci->card.device,
  1159. packet->payload,
  1160. packet->payload_length,
  1161. DMA_TO_DEVICE);
  1162. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1163. packet->ack = RCODE_SEND_ERROR;
  1164. return -1;
  1165. }
  1166. packet->payload_bus = payload_bus;
  1167. packet->payload_mapped = true;
  1168. } else {
  1169. memcpy(driver_data->inline_data, packet->payload,
  1170. packet->payload_length);
  1171. payload_bus = d_bus + 3 * sizeof(*d);
  1172. }
  1173. d[2].req_count = cpu_to_le16(packet->payload_length);
  1174. d[2].data_address = cpu_to_le32(payload_bus);
  1175. last = &d[2];
  1176. z = 3;
  1177. } else {
  1178. last = &d[0];
  1179. z = 2;
  1180. }
  1181. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1182. DESCRIPTOR_IRQ_ALWAYS |
  1183. DESCRIPTOR_BRANCH_ALWAYS);
  1184. /* FIXME: Document how the locking works. */
  1185. if (ohci->generation != packet->generation) {
  1186. if (packet->payload_mapped)
  1187. dma_unmap_single(ohci->card.device, payload_bus,
  1188. packet->payload_length, DMA_TO_DEVICE);
  1189. packet->ack = RCODE_GENERATION;
  1190. return -1;
  1191. }
  1192. context_append(ctx, d, z, 4 - z);
  1193. if (ctx->running)
  1194. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1195. else
  1196. context_run(ctx, 0);
  1197. return 0;
  1198. }
  1199. static void at_context_flush(struct context *ctx)
  1200. {
  1201. tasklet_disable(&ctx->tasklet);
  1202. ctx->flushing = true;
  1203. context_tasklet((unsigned long)ctx);
  1204. ctx->flushing = false;
  1205. tasklet_enable(&ctx->tasklet);
  1206. }
  1207. static int handle_at_packet(struct context *context,
  1208. struct descriptor *d,
  1209. struct descriptor *last)
  1210. {
  1211. struct driver_data *driver_data;
  1212. struct fw_packet *packet;
  1213. struct fw_ohci *ohci = context->ohci;
  1214. int evt;
  1215. if (last->transfer_status == 0 && !context->flushing)
  1216. /* This descriptor isn't done yet, stop iteration. */
  1217. return 0;
  1218. driver_data = (struct driver_data *) &d[3];
  1219. packet = driver_data->packet;
  1220. if (packet == NULL)
  1221. /* This packet was cancelled, just continue. */
  1222. return 1;
  1223. if (packet->payload_mapped)
  1224. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1225. packet->payload_length, DMA_TO_DEVICE);
  1226. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1227. packet->timestamp = le16_to_cpu(last->res_count);
  1228. log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
  1229. switch (evt) {
  1230. case OHCI1394_evt_timeout:
  1231. /* Async response transmit timed out. */
  1232. packet->ack = RCODE_CANCELLED;
  1233. break;
  1234. case OHCI1394_evt_flushed:
  1235. /*
  1236. * The packet was flushed should give same error as
  1237. * when we try to use a stale generation count.
  1238. */
  1239. packet->ack = RCODE_GENERATION;
  1240. break;
  1241. case OHCI1394_evt_missing_ack:
  1242. if (context->flushing)
  1243. packet->ack = RCODE_GENERATION;
  1244. else {
  1245. /*
  1246. * Using a valid (current) generation count, but the
  1247. * node is not on the bus or not sending acks.
  1248. */
  1249. packet->ack = RCODE_NO_ACK;
  1250. }
  1251. break;
  1252. case ACK_COMPLETE + 0x10:
  1253. case ACK_PENDING + 0x10:
  1254. case ACK_BUSY_X + 0x10:
  1255. case ACK_BUSY_A + 0x10:
  1256. case ACK_BUSY_B + 0x10:
  1257. case ACK_DATA_ERROR + 0x10:
  1258. case ACK_TYPE_ERROR + 0x10:
  1259. packet->ack = evt - 0x10;
  1260. break;
  1261. case OHCI1394_evt_no_status:
  1262. if (context->flushing) {
  1263. packet->ack = RCODE_GENERATION;
  1264. break;
  1265. }
  1266. /* fall through */
  1267. default:
  1268. packet->ack = RCODE_SEND_ERROR;
  1269. break;
  1270. }
  1271. packet->callback(packet, &ohci->card, packet->ack);
  1272. return 1;
  1273. }
  1274. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1275. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1276. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1277. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1278. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1279. static void handle_local_rom(struct fw_ohci *ohci,
  1280. struct fw_packet *packet, u32 csr)
  1281. {
  1282. struct fw_packet response;
  1283. int tcode, length, i;
  1284. tcode = HEADER_GET_TCODE(packet->header[0]);
  1285. if (TCODE_IS_BLOCK_PACKET(tcode))
  1286. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1287. else
  1288. length = 4;
  1289. i = csr - CSR_CONFIG_ROM;
  1290. if (i + length > CONFIG_ROM_SIZE) {
  1291. fw_fill_response(&response, packet->header,
  1292. RCODE_ADDRESS_ERROR, NULL, 0);
  1293. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1294. fw_fill_response(&response, packet->header,
  1295. RCODE_TYPE_ERROR, NULL, 0);
  1296. } else {
  1297. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1298. (void *) ohci->config_rom + i, length);
  1299. }
  1300. fw_core_handle_response(&ohci->card, &response);
  1301. }
  1302. static void handle_local_lock(struct fw_ohci *ohci,
  1303. struct fw_packet *packet, u32 csr)
  1304. {
  1305. struct fw_packet response;
  1306. int tcode, length, ext_tcode, sel, try;
  1307. __be32 *payload, lock_old;
  1308. u32 lock_arg, lock_data;
  1309. tcode = HEADER_GET_TCODE(packet->header[0]);
  1310. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1311. payload = packet->payload;
  1312. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1313. if (tcode == TCODE_LOCK_REQUEST &&
  1314. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1315. lock_arg = be32_to_cpu(payload[0]);
  1316. lock_data = be32_to_cpu(payload[1]);
  1317. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1318. lock_arg = 0;
  1319. lock_data = 0;
  1320. } else {
  1321. fw_fill_response(&response, packet->header,
  1322. RCODE_TYPE_ERROR, NULL, 0);
  1323. goto out;
  1324. }
  1325. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1326. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1327. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1328. reg_write(ohci, OHCI1394_CSRControl, sel);
  1329. for (try = 0; try < 20; try++)
  1330. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1331. lock_old = cpu_to_be32(reg_read(ohci,
  1332. OHCI1394_CSRData));
  1333. fw_fill_response(&response, packet->header,
  1334. RCODE_COMPLETE,
  1335. &lock_old, sizeof(lock_old));
  1336. goto out;
  1337. }
  1338. ohci_err(ohci, "swap not done (CSR lock timeout)\n");
  1339. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1340. out:
  1341. fw_core_handle_response(&ohci->card, &response);
  1342. }
  1343. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1344. {
  1345. u64 offset, csr;
  1346. if (ctx == &ctx->ohci->at_request_ctx) {
  1347. packet->ack = ACK_PENDING;
  1348. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1349. }
  1350. offset =
  1351. ((unsigned long long)
  1352. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1353. packet->header[2];
  1354. csr = offset - CSR_REGISTER_BASE;
  1355. /* Handle config rom reads. */
  1356. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1357. handle_local_rom(ctx->ohci, packet, csr);
  1358. else switch (csr) {
  1359. case CSR_BUS_MANAGER_ID:
  1360. case CSR_BANDWIDTH_AVAILABLE:
  1361. case CSR_CHANNELS_AVAILABLE_HI:
  1362. case CSR_CHANNELS_AVAILABLE_LO:
  1363. handle_local_lock(ctx->ohci, packet, csr);
  1364. break;
  1365. default:
  1366. if (ctx == &ctx->ohci->at_request_ctx)
  1367. fw_core_handle_request(&ctx->ohci->card, packet);
  1368. else
  1369. fw_core_handle_response(&ctx->ohci->card, packet);
  1370. break;
  1371. }
  1372. if (ctx == &ctx->ohci->at_response_ctx) {
  1373. packet->ack = ACK_COMPLETE;
  1374. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1375. }
  1376. }
  1377. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1378. {
  1379. unsigned long flags;
  1380. int ret;
  1381. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1382. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1383. ctx->ohci->generation == packet->generation) {
  1384. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1385. handle_local_request(ctx, packet);
  1386. return;
  1387. }
  1388. ret = at_context_queue_packet(ctx, packet);
  1389. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1390. if (ret < 0)
  1391. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1392. }
  1393. static void detect_dead_context(struct fw_ohci *ohci,
  1394. const char *name, unsigned int regs)
  1395. {
  1396. u32 ctl;
  1397. ctl = reg_read(ohci, CONTROL_SET(regs));
  1398. if (ctl & CONTEXT_DEAD)
  1399. ohci_err(ohci, "DMA context %s has stopped, error code: %s\n",
  1400. name, evts[ctl & 0x1f]);
  1401. }
  1402. static void handle_dead_contexts(struct fw_ohci *ohci)
  1403. {
  1404. unsigned int i;
  1405. char name[8];
  1406. detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
  1407. detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
  1408. detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
  1409. detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
  1410. for (i = 0; i < 32; ++i) {
  1411. if (!(ohci->it_context_support & (1 << i)))
  1412. continue;
  1413. sprintf(name, "IT%u", i);
  1414. detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
  1415. }
  1416. for (i = 0; i < 32; ++i) {
  1417. if (!(ohci->ir_context_support & (1 << i)))
  1418. continue;
  1419. sprintf(name, "IR%u", i);
  1420. detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
  1421. }
  1422. /* TODO: maybe try to flush and restart the dead contexts */
  1423. }
  1424. static u32 cycle_timer_ticks(u32 cycle_timer)
  1425. {
  1426. u32 ticks;
  1427. ticks = cycle_timer & 0xfff;
  1428. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1429. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1430. return ticks;
  1431. }
  1432. /*
  1433. * Some controllers exhibit one or more of the following bugs when updating the
  1434. * iso cycle timer register:
  1435. * - When the lowest six bits are wrapping around to zero, a read that happens
  1436. * at the same time will return garbage in the lowest ten bits.
  1437. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1438. * not incremented for about 60 ns.
  1439. * - Occasionally, the entire register reads zero.
  1440. *
  1441. * To catch these, we read the register three times and ensure that the
  1442. * difference between each two consecutive reads is approximately the same, i.e.
  1443. * less than twice the other. Furthermore, any negative difference indicates an
  1444. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1445. * execute, so we have enough precision to compute the ratio of the differences.)
  1446. */
  1447. static u32 get_cycle_time(struct fw_ohci *ohci)
  1448. {
  1449. u32 c0, c1, c2;
  1450. u32 t0, t1, t2;
  1451. s32 diff01, diff12;
  1452. int i;
  1453. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1454. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1455. i = 0;
  1456. c1 = c2;
  1457. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1458. do {
  1459. c0 = c1;
  1460. c1 = c2;
  1461. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1462. t0 = cycle_timer_ticks(c0);
  1463. t1 = cycle_timer_ticks(c1);
  1464. t2 = cycle_timer_ticks(c2);
  1465. diff01 = t1 - t0;
  1466. diff12 = t2 - t1;
  1467. } while ((diff01 <= 0 || diff12 <= 0 ||
  1468. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1469. && i++ < 20);
  1470. }
  1471. return c2;
  1472. }
  1473. /*
  1474. * This function has to be called at least every 64 seconds. The bus_time
  1475. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1476. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1477. * changes in this bit.
  1478. */
  1479. static u32 update_bus_time(struct fw_ohci *ohci)
  1480. {
  1481. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1482. if (unlikely(!ohci->bus_time_running)) {
  1483. reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_cycle64Seconds);
  1484. ohci->bus_time = (lower_32_bits(get_seconds()) & ~0x7f) |
  1485. (cycle_time_seconds & 0x40);
  1486. ohci->bus_time_running = true;
  1487. }
  1488. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1489. ohci->bus_time += 0x40;
  1490. return ohci->bus_time | cycle_time_seconds;
  1491. }
  1492. static int get_status_for_port(struct fw_ohci *ohci, int port_index)
  1493. {
  1494. int reg;
  1495. mutex_lock(&ohci->phy_reg_mutex);
  1496. reg = write_phy_reg(ohci, 7, port_index);
  1497. if (reg >= 0)
  1498. reg = read_phy_reg(ohci, 8);
  1499. mutex_unlock(&ohci->phy_reg_mutex);
  1500. if (reg < 0)
  1501. return reg;
  1502. switch (reg & 0x0f) {
  1503. case 0x06:
  1504. return 2; /* is child node (connected to parent node) */
  1505. case 0x0e:
  1506. return 3; /* is parent node (connected to child node) */
  1507. }
  1508. return 1; /* not connected */
  1509. }
  1510. static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
  1511. int self_id_count)
  1512. {
  1513. int i;
  1514. u32 entry;
  1515. for (i = 0; i < self_id_count; i++) {
  1516. entry = ohci->self_id_buffer[i];
  1517. if ((self_id & 0xff000000) == (entry & 0xff000000))
  1518. return -1;
  1519. if ((self_id & 0xff000000) < (entry & 0xff000000))
  1520. return i;
  1521. }
  1522. return i;
  1523. }
  1524. static int initiated_reset(struct fw_ohci *ohci)
  1525. {
  1526. int reg;
  1527. int ret = 0;
  1528. mutex_lock(&ohci->phy_reg_mutex);
  1529. reg = write_phy_reg(ohci, 7, 0xe0); /* Select page 7 */
  1530. if (reg >= 0) {
  1531. reg = read_phy_reg(ohci, 8);
  1532. reg |= 0x40;
  1533. reg = write_phy_reg(ohci, 8, reg); /* set PMODE bit */
  1534. if (reg >= 0) {
  1535. reg = read_phy_reg(ohci, 12); /* read register 12 */
  1536. if (reg >= 0) {
  1537. if ((reg & 0x08) == 0x08) {
  1538. /* bit 3 indicates "initiated reset" */
  1539. ret = 0x2;
  1540. }
  1541. }
  1542. }
  1543. }
  1544. mutex_unlock(&ohci->phy_reg_mutex);
  1545. return ret;
  1546. }
  1547. /*
  1548. * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
  1549. * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
  1550. * Construct the selfID from phy register contents.
  1551. */
  1552. static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
  1553. {
  1554. int reg, i, pos, status;
  1555. /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
  1556. u32 self_id = 0x8040c800;
  1557. reg = reg_read(ohci, OHCI1394_NodeID);
  1558. if (!(reg & OHCI1394_NodeID_idValid)) {
  1559. ohci_notice(ohci,
  1560. "node ID not valid, new bus reset in progress\n");
  1561. return -EBUSY;
  1562. }
  1563. self_id |= ((reg & 0x3f) << 24); /* phy ID */
  1564. reg = ohci_read_phy_reg(&ohci->card, 4);
  1565. if (reg < 0)
  1566. return reg;
  1567. self_id |= ((reg & 0x07) << 8); /* power class */
  1568. reg = ohci_read_phy_reg(&ohci->card, 1);
  1569. if (reg < 0)
  1570. return reg;
  1571. self_id |= ((reg & 0x3f) << 16); /* gap count */
  1572. for (i = 0; i < 3; i++) {
  1573. status = get_status_for_port(ohci, i);
  1574. if (status < 0)
  1575. return status;
  1576. self_id |= ((status & 0x3) << (6 - (i * 2)));
  1577. }
  1578. self_id |= initiated_reset(ohci);
  1579. pos = get_self_id_pos(ohci, self_id, self_id_count);
  1580. if (pos >= 0) {
  1581. memmove(&(ohci->self_id_buffer[pos+1]),
  1582. &(ohci->self_id_buffer[pos]),
  1583. (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
  1584. ohci->self_id_buffer[pos] = self_id;
  1585. self_id_count++;
  1586. }
  1587. return self_id_count;
  1588. }
  1589. static void bus_reset_work(struct work_struct *work)
  1590. {
  1591. struct fw_ohci *ohci =
  1592. container_of(work, struct fw_ohci, bus_reset_work);
  1593. int self_id_count, generation, new_generation, i, j;
  1594. u32 reg;
  1595. void *free_rom = NULL;
  1596. dma_addr_t free_rom_bus = 0;
  1597. bool is_new_root;
  1598. reg = reg_read(ohci, OHCI1394_NodeID);
  1599. if (!(reg & OHCI1394_NodeID_idValid)) {
  1600. ohci_notice(ohci,
  1601. "node ID not valid, new bus reset in progress\n");
  1602. return;
  1603. }
  1604. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1605. ohci_notice(ohci, "malconfigured bus\n");
  1606. return;
  1607. }
  1608. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1609. OHCI1394_NodeID_nodeNumber);
  1610. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1611. if (!(ohci->is_root && is_new_root))
  1612. reg_write(ohci, OHCI1394_LinkControlSet,
  1613. OHCI1394_LinkControl_cycleMaster);
  1614. ohci->is_root = is_new_root;
  1615. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1616. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1617. ohci_notice(ohci, "self ID receive error\n");
  1618. return;
  1619. }
  1620. /*
  1621. * The count in the SelfIDCount register is the number of
  1622. * bytes in the self ID receive buffer. Since we also receive
  1623. * the inverted quadlets and a header quadlet, we shift one
  1624. * bit extra to get the actual number of self IDs.
  1625. */
  1626. self_id_count = (reg >> 3) & 0xff;
  1627. if (self_id_count > 252) {
  1628. ohci_notice(ohci, "bad selfIDSize (%08x)\n", reg);
  1629. return;
  1630. }
  1631. generation = (cond_le32_to_cpu(ohci->self_id[0]) >> 16) & 0xff;
  1632. rmb();
  1633. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1634. u32 id = cond_le32_to_cpu(ohci->self_id[i]);
  1635. u32 id2 = cond_le32_to_cpu(ohci->self_id[i + 1]);
  1636. if (id != ~id2) {
  1637. /*
  1638. * If the invalid data looks like a cycle start packet,
  1639. * it's likely to be the result of the cycle master
  1640. * having a wrong gap count. In this case, the self IDs
  1641. * so far are valid and should be processed so that the
  1642. * bus manager can then correct the gap count.
  1643. */
  1644. if (id == 0xffff008f) {
  1645. ohci_notice(ohci, "ignoring spurious self IDs\n");
  1646. self_id_count = j;
  1647. break;
  1648. }
  1649. ohci_notice(ohci, "bad self ID %d/%d (%08x != ~%08x)\n",
  1650. j, self_id_count, id, id2);
  1651. return;
  1652. }
  1653. ohci->self_id_buffer[j] = id;
  1654. }
  1655. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1656. self_id_count = find_and_insert_self_id(ohci, self_id_count);
  1657. if (self_id_count < 0) {
  1658. ohci_notice(ohci,
  1659. "could not construct local self ID\n");
  1660. return;
  1661. }
  1662. }
  1663. if (self_id_count == 0) {
  1664. ohci_notice(ohci, "no self IDs\n");
  1665. return;
  1666. }
  1667. rmb();
  1668. /*
  1669. * Check the consistency of the self IDs we just read. The
  1670. * problem we face is that a new bus reset can start while we
  1671. * read out the self IDs from the DMA buffer. If this happens,
  1672. * the DMA buffer will be overwritten with new self IDs and we
  1673. * will read out inconsistent data. The OHCI specification
  1674. * (section 11.2) recommends a technique similar to
  1675. * linux/seqlock.h, where we remember the generation of the
  1676. * self IDs in the buffer before reading them out and compare
  1677. * it to the current generation after reading them out. If
  1678. * the two generations match we know we have a consistent set
  1679. * of self IDs.
  1680. */
  1681. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1682. if (new_generation != generation) {
  1683. ohci_notice(ohci, "new bus reset, discarding self ids\n");
  1684. return;
  1685. }
  1686. /* FIXME: Document how the locking works. */
  1687. spin_lock_irq(&ohci->lock);
  1688. ohci->generation = -1; /* prevent AT packet queueing */
  1689. context_stop(&ohci->at_request_ctx);
  1690. context_stop(&ohci->at_response_ctx);
  1691. spin_unlock_irq(&ohci->lock);
  1692. /*
  1693. * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
  1694. * packets in the AT queues and software needs to drain them.
  1695. * Some OHCI 1.1 controllers (JMicron) apparently require this too.
  1696. */
  1697. at_context_flush(&ohci->at_request_ctx);
  1698. at_context_flush(&ohci->at_response_ctx);
  1699. spin_lock_irq(&ohci->lock);
  1700. ohci->generation = generation;
  1701. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1702. if (ohci->quirks & QUIRK_RESET_PACKET)
  1703. ohci->request_generation = generation;
  1704. /*
  1705. * This next bit is unrelated to the AT context stuff but we
  1706. * have to do it under the spinlock also. If a new config rom
  1707. * was set up before this reset, the old one is now no longer
  1708. * in use and we can free it. Update the config rom pointers
  1709. * to point to the current config rom and clear the
  1710. * next_config_rom pointer so a new update can take place.
  1711. */
  1712. if (ohci->next_config_rom != NULL) {
  1713. if (ohci->next_config_rom != ohci->config_rom) {
  1714. free_rom = ohci->config_rom;
  1715. free_rom_bus = ohci->config_rom_bus;
  1716. }
  1717. ohci->config_rom = ohci->next_config_rom;
  1718. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1719. ohci->next_config_rom = NULL;
  1720. /*
  1721. * Restore config_rom image and manually update
  1722. * config_rom registers. Writing the header quadlet
  1723. * will indicate that the config rom is ready, so we
  1724. * do that last.
  1725. */
  1726. reg_write(ohci, OHCI1394_BusOptions,
  1727. be32_to_cpu(ohci->config_rom[2]));
  1728. ohci->config_rom[0] = ohci->next_header;
  1729. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1730. be32_to_cpu(ohci->next_header));
  1731. }
  1732. if (param_remote_dma) {
  1733. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1734. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1735. }
  1736. spin_unlock_irq(&ohci->lock);
  1737. if (free_rom)
  1738. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1739. free_rom, free_rom_bus);
  1740. log_selfids(ohci, generation, self_id_count);
  1741. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1742. self_id_count, ohci->self_id_buffer,
  1743. ohci->csr_state_setclear_abdicate);
  1744. ohci->csr_state_setclear_abdicate = false;
  1745. }
  1746. static irqreturn_t irq_handler(int irq, void *data)
  1747. {
  1748. struct fw_ohci *ohci = data;
  1749. u32 event, iso_event;
  1750. int i;
  1751. event = reg_read(ohci, OHCI1394_IntEventClear);
  1752. if (!event || !~event)
  1753. return IRQ_NONE;
  1754. /*
  1755. * busReset and postedWriteErr must not be cleared yet
  1756. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1757. */
  1758. reg_write(ohci, OHCI1394_IntEventClear,
  1759. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1760. log_irqs(ohci, event);
  1761. if (event & OHCI1394_selfIDComplete)
  1762. queue_work(selfid_workqueue, &ohci->bus_reset_work);
  1763. if (event & OHCI1394_RQPkt)
  1764. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1765. if (event & OHCI1394_RSPkt)
  1766. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1767. if (event & OHCI1394_reqTxComplete)
  1768. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1769. if (event & OHCI1394_respTxComplete)
  1770. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1771. if (event & OHCI1394_isochRx) {
  1772. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1773. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1774. while (iso_event) {
  1775. i = ffs(iso_event) - 1;
  1776. tasklet_schedule(
  1777. &ohci->ir_context_list[i].context.tasklet);
  1778. iso_event &= ~(1 << i);
  1779. }
  1780. }
  1781. if (event & OHCI1394_isochTx) {
  1782. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1783. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1784. while (iso_event) {
  1785. i = ffs(iso_event) - 1;
  1786. tasklet_schedule(
  1787. &ohci->it_context_list[i].context.tasklet);
  1788. iso_event &= ~(1 << i);
  1789. }
  1790. }
  1791. if (unlikely(event & OHCI1394_regAccessFail))
  1792. ohci_err(ohci, "register access failure\n");
  1793. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1794. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1795. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1796. reg_write(ohci, OHCI1394_IntEventClear,
  1797. OHCI1394_postedWriteErr);
  1798. if (printk_ratelimit())
  1799. ohci_err(ohci, "PCI posted write error\n");
  1800. }
  1801. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1802. if (printk_ratelimit())
  1803. ohci_notice(ohci, "isochronous cycle too long\n");
  1804. reg_write(ohci, OHCI1394_LinkControlSet,
  1805. OHCI1394_LinkControl_cycleMaster);
  1806. }
  1807. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1808. /*
  1809. * We need to clear this event bit in order to make
  1810. * cycleMatch isochronous I/O work. In theory we should
  1811. * stop active cycleMatch iso contexts now and restart
  1812. * them at least two cycles later. (FIXME?)
  1813. */
  1814. if (printk_ratelimit())
  1815. ohci_notice(ohci, "isochronous cycle inconsistent\n");
  1816. }
  1817. if (unlikely(event & OHCI1394_unrecoverableError))
  1818. handle_dead_contexts(ohci);
  1819. if (event & OHCI1394_cycle64Seconds) {
  1820. spin_lock(&ohci->lock);
  1821. update_bus_time(ohci);
  1822. spin_unlock(&ohci->lock);
  1823. } else
  1824. flush_writes(ohci);
  1825. return IRQ_HANDLED;
  1826. }
  1827. static int software_reset(struct fw_ohci *ohci)
  1828. {
  1829. u32 val;
  1830. int i;
  1831. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1832. for (i = 0; i < 500; i++) {
  1833. val = reg_read(ohci, OHCI1394_HCControlSet);
  1834. if (!~val)
  1835. return -ENODEV; /* Card was ejected. */
  1836. if (!(val & OHCI1394_HCControl_softReset))
  1837. return 0;
  1838. msleep(1);
  1839. }
  1840. return -EBUSY;
  1841. }
  1842. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1843. {
  1844. size_t size = length * 4;
  1845. memcpy(dest, src, size);
  1846. if (size < CONFIG_ROM_SIZE)
  1847. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1848. }
  1849. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1850. {
  1851. bool enable_1394a;
  1852. int ret, clear, set, offset;
  1853. /* Check if the driver should configure link and PHY. */
  1854. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1855. OHCI1394_HCControl_programPhyEnable))
  1856. return 0;
  1857. /* Paranoia: check whether the PHY supports 1394a, too. */
  1858. enable_1394a = false;
  1859. ret = read_phy_reg(ohci, 2);
  1860. if (ret < 0)
  1861. return ret;
  1862. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1863. ret = read_paged_phy_reg(ohci, 1, 8);
  1864. if (ret < 0)
  1865. return ret;
  1866. if (ret >= 1)
  1867. enable_1394a = true;
  1868. }
  1869. if (ohci->quirks & QUIRK_NO_1394A)
  1870. enable_1394a = false;
  1871. /* Configure PHY and link consistently. */
  1872. if (enable_1394a) {
  1873. clear = 0;
  1874. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1875. } else {
  1876. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1877. set = 0;
  1878. }
  1879. ret = update_phy_reg(ohci, 5, clear, set);
  1880. if (ret < 0)
  1881. return ret;
  1882. if (enable_1394a)
  1883. offset = OHCI1394_HCControlSet;
  1884. else
  1885. offset = OHCI1394_HCControlClear;
  1886. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1887. /* Clean up: configuration has been taken care of. */
  1888. reg_write(ohci, OHCI1394_HCControlClear,
  1889. OHCI1394_HCControl_programPhyEnable);
  1890. return 0;
  1891. }
  1892. static int probe_tsb41ba3d(struct fw_ohci *ohci)
  1893. {
  1894. /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
  1895. static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
  1896. int reg, i;
  1897. reg = read_phy_reg(ohci, 2);
  1898. if (reg < 0)
  1899. return reg;
  1900. if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
  1901. return 0;
  1902. for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
  1903. reg = read_paged_phy_reg(ohci, 1, i + 10);
  1904. if (reg < 0)
  1905. return reg;
  1906. if (reg != id[i])
  1907. return 0;
  1908. }
  1909. return 1;
  1910. }
  1911. static int ohci_enable(struct fw_card *card,
  1912. const __be32 *config_rom, size_t length)
  1913. {
  1914. struct fw_ohci *ohci = fw_ohci(card);
  1915. u32 lps, version, irqs;
  1916. int i, ret;
  1917. ret = software_reset(ohci);
  1918. if (ret < 0) {
  1919. ohci_err(ohci, "failed to reset ohci card\n");
  1920. return ret;
  1921. }
  1922. /*
  1923. * Now enable LPS, which we need in order to start accessing
  1924. * most of the registers. In fact, on some cards (ALI M5251),
  1925. * accessing registers in the SClk domain without LPS enabled
  1926. * will lock up the machine. Wait 50msec to make sure we have
  1927. * full link enabled. However, with some cards (well, at least
  1928. * a JMicron PCIe card), we have to try again sometimes.
  1929. *
  1930. * TI TSB82AA2 + TSB81BA3(A) cards signal LPS enabled early but
  1931. * cannot actually use the phy at that time. These need tens of
  1932. * millisecods pause between LPS write and first phy access too.
  1933. */
  1934. reg_write(ohci, OHCI1394_HCControlSet,
  1935. OHCI1394_HCControl_LPS |
  1936. OHCI1394_HCControl_postedWriteEnable);
  1937. flush_writes(ohci);
  1938. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1939. msleep(50);
  1940. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1941. OHCI1394_HCControl_LPS;
  1942. }
  1943. if (!lps) {
  1944. ohci_err(ohci, "failed to set Link Power Status\n");
  1945. return -EIO;
  1946. }
  1947. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1948. ret = probe_tsb41ba3d(ohci);
  1949. if (ret < 0)
  1950. return ret;
  1951. if (ret)
  1952. ohci_notice(ohci, "local TSB41BA3D phy\n");
  1953. else
  1954. ohci->quirks &= ~QUIRK_TI_SLLZ059;
  1955. }
  1956. reg_write(ohci, OHCI1394_HCControlClear,
  1957. OHCI1394_HCControl_noByteSwapData);
  1958. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1959. reg_write(ohci, OHCI1394_LinkControlSet,
  1960. OHCI1394_LinkControl_cycleTimerEnable |
  1961. OHCI1394_LinkControl_cycleMaster);
  1962. reg_write(ohci, OHCI1394_ATRetries,
  1963. OHCI1394_MAX_AT_REQ_RETRIES |
  1964. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1965. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1966. (200 << 16));
  1967. ohci->bus_time_running = false;
  1968. for (i = 0; i < 32; i++)
  1969. if (ohci->ir_context_support & (1 << i))
  1970. reg_write(ohci, OHCI1394_IsoRcvContextControlClear(i),
  1971. IR_CONTEXT_MULTI_CHANNEL_MODE);
  1972. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1973. if (version >= OHCI_VERSION_1_1) {
  1974. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1975. 0xfffffffe);
  1976. card->broadcast_channel_auto_allocated = true;
  1977. }
  1978. /* Get implemented bits of the priority arbitration request counter. */
  1979. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1980. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1981. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1982. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1983. reg_write(ohci, OHCI1394_PhyUpperBound, FW_MAX_PHYSICAL_RANGE >> 16);
  1984. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1985. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1986. ret = configure_1394a_enhancements(ohci);
  1987. if (ret < 0)
  1988. return ret;
  1989. /* Activate link_on bit and contender bit in our self ID packets.*/
  1990. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1991. if (ret < 0)
  1992. return ret;
  1993. /*
  1994. * When the link is not yet enabled, the atomic config rom
  1995. * update mechanism described below in ohci_set_config_rom()
  1996. * is not active. We have to update ConfigRomHeader and
  1997. * BusOptions manually, and the write to ConfigROMmap takes
  1998. * effect immediately. We tie this to the enabling of the
  1999. * link, so we have a valid config rom before enabling - the
  2000. * OHCI requires that ConfigROMhdr and BusOptions have valid
  2001. * values before enabling.
  2002. *
  2003. * However, when the ConfigROMmap is written, some controllers
  2004. * always read back quadlets 0 and 2 from the config rom to
  2005. * the ConfigRomHeader and BusOptions registers on bus reset.
  2006. * They shouldn't do that in this initial case where the link
  2007. * isn't enabled. This means we have to use the same
  2008. * workaround here, setting the bus header to 0 and then write
  2009. * the right values in the bus reset tasklet.
  2010. */
  2011. if (config_rom) {
  2012. ohci->next_config_rom =
  2013. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2014. &ohci->next_config_rom_bus,
  2015. GFP_KERNEL);
  2016. if (ohci->next_config_rom == NULL)
  2017. return -ENOMEM;
  2018. copy_config_rom(ohci->next_config_rom, config_rom, length);
  2019. } else {
  2020. /*
  2021. * In the suspend case, config_rom is NULL, which
  2022. * means that we just reuse the old config rom.
  2023. */
  2024. ohci->next_config_rom = ohci->config_rom;
  2025. ohci->next_config_rom_bus = ohci->config_rom_bus;
  2026. }
  2027. ohci->next_header = ohci->next_config_rom[0];
  2028. ohci->next_config_rom[0] = 0;
  2029. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  2030. reg_write(ohci, OHCI1394_BusOptions,
  2031. be32_to_cpu(ohci->next_config_rom[2]));
  2032. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  2033. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  2034. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  2035. OHCI1394_RQPkt | OHCI1394_RSPkt |
  2036. OHCI1394_isochTx | OHCI1394_isochRx |
  2037. OHCI1394_postedWriteErr |
  2038. OHCI1394_selfIDComplete |
  2039. OHCI1394_regAccessFail |
  2040. OHCI1394_cycleInconsistent |
  2041. OHCI1394_unrecoverableError |
  2042. OHCI1394_cycleTooLong |
  2043. OHCI1394_masterIntEnable;
  2044. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  2045. irqs |= OHCI1394_busReset;
  2046. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  2047. reg_write(ohci, OHCI1394_HCControlSet,
  2048. OHCI1394_HCControl_linkEnable |
  2049. OHCI1394_HCControl_BIBimageValid);
  2050. reg_write(ohci, OHCI1394_LinkControlSet,
  2051. OHCI1394_LinkControl_rcvSelfID |
  2052. OHCI1394_LinkControl_rcvPhyPkt);
  2053. ar_context_run(&ohci->ar_request_ctx);
  2054. ar_context_run(&ohci->ar_response_ctx);
  2055. flush_writes(ohci);
  2056. /* We are ready to go, reset bus to finish initialization. */
  2057. fw_schedule_bus_reset(&ohci->card, false, true);
  2058. return 0;
  2059. }
  2060. static int ohci_set_config_rom(struct fw_card *card,
  2061. const __be32 *config_rom, size_t length)
  2062. {
  2063. struct fw_ohci *ohci;
  2064. __be32 *next_config_rom;
  2065. dma_addr_t uninitialized_var(next_config_rom_bus);
  2066. ohci = fw_ohci(card);
  2067. /*
  2068. * When the OHCI controller is enabled, the config rom update
  2069. * mechanism is a bit tricky, but easy enough to use. See
  2070. * section 5.5.6 in the OHCI specification.
  2071. *
  2072. * The OHCI controller caches the new config rom address in a
  2073. * shadow register (ConfigROMmapNext) and needs a bus reset
  2074. * for the changes to take place. When the bus reset is
  2075. * detected, the controller loads the new values for the
  2076. * ConfigRomHeader and BusOptions registers from the specified
  2077. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  2078. * shadow register. All automatically and atomically.
  2079. *
  2080. * Now, there's a twist to this story. The automatic load of
  2081. * ConfigRomHeader and BusOptions doesn't honor the
  2082. * noByteSwapData bit, so with a be32 config rom, the
  2083. * controller will load be32 values in to these registers
  2084. * during the atomic update, even on litte endian
  2085. * architectures. The workaround we use is to put a 0 in the
  2086. * header quadlet; 0 is endian agnostic and means that the
  2087. * config rom isn't ready yet. In the bus reset tasklet we
  2088. * then set up the real values for the two registers.
  2089. *
  2090. * We use ohci->lock to avoid racing with the code that sets
  2091. * ohci->next_config_rom to NULL (see bus_reset_work).
  2092. */
  2093. next_config_rom =
  2094. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2095. &next_config_rom_bus, GFP_KERNEL);
  2096. if (next_config_rom == NULL)
  2097. return -ENOMEM;
  2098. spin_lock_irq(&ohci->lock);
  2099. /*
  2100. * If there is not an already pending config_rom update,
  2101. * push our new allocation into the ohci->next_config_rom
  2102. * and then mark the local variable as null so that we
  2103. * won't deallocate the new buffer.
  2104. *
  2105. * OTOH, if there is a pending config_rom update, just
  2106. * use that buffer with the new config_rom data, and
  2107. * let this routine free the unused DMA allocation.
  2108. */
  2109. if (ohci->next_config_rom == NULL) {
  2110. ohci->next_config_rom = next_config_rom;
  2111. ohci->next_config_rom_bus = next_config_rom_bus;
  2112. next_config_rom = NULL;
  2113. }
  2114. copy_config_rom(ohci->next_config_rom, config_rom, length);
  2115. ohci->next_header = config_rom[0];
  2116. ohci->next_config_rom[0] = 0;
  2117. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  2118. spin_unlock_irq(&ohci->lock);
  2119. /* If we didn't use the DMA allocation, delete it. */
  2120. if (next_config_rom != NULL)
  2121. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2122. next_config_rom, next_config_rom_bus);
  2123. /*
  2124. * Now initiate a bus reset to have the changes take
  2125. * effect. We clean up the old config rom memory and DMA
  2126. * mappings in the bus reset tasklet, since the OHCI
  2127. * controller could need to access it before the bus reset
  2128. * takes effect.
  2129. */
  2130. fw_schedule_bus_reset(&ohci->card, true, true);
  2131. return 0;
  2132. }
  2133. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  2134. {
  2135. struct fw_ohci *ohci = fw_ohci(card);
  2136. at_context_transmit(&ohci->at_request_ctx, packet);
  2137. }
  2138. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  2139. {
  2140. struct fw_ohci *ohci = fw_ohci(card);
  2141. at_context_transmit(&ohci->at_response_ctx, packet);
  2142. }
  2143. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  2144. {
  2145. struct fw_ohci *ohci = fw_ohci(card);
  2146. struct context *ctx = &ohci->at_request_ctx;
  2147. struct driver_data *driver_data = packet->driver_data;
  2148. int ret = -ENOENT;
  2149. tasklet_disable(&ctx->tasklet);
  2150. if (packet->ack != 0)
  2151. goto out;
  2152. if (packet->payload_mapped)
  2153. dma_unmap_single(ohci->card.device, packet->payload_bus,
  2154. packet->payload_length, DMA_TO_DEVICE);
  2155. log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
  2156. driver_data->packet = NULL;
  2157. packet->ack = RCODE_CANCELLED;
  2158. packet->callback(packet, &ohci->card, packet->ack);
  2159. ret = 0;
  2160. out:
  2161. tasklet_enable(&ctx->tasklet);
  2162. return ret;
  2163. }
  2164. static int ohci_enable_phys_dma(struct fw_card *card,
  2165. int node_id, int generation)
  2166. {
  2167. struct fw_ohci *ohci = fw_ohci(card);
  2168. unsigned long flags;
  2169. int n, ret = 0;
  2170. if (param_remote_dma)
  2171. return 0;
  2172. /*
  2173. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  2174. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  2175. */
  2176. spin_lock_irqsave(&ohci->lock, flags);
  2177. if (ohci->generation != generation) {
  2178. ret = -ESTALE;
  2179. goto out;
  2180. }
  2181. /*
  2182. * Note, if the node ID contains a non-local bus ID, physical DMA is
  2183. * enabled for _all_ nodes on remote buses.
  2184. */
  2185. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  2186. if (n < 32)
  2187. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  2188. else
  2189. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  2190. flush_writes(ohci);
  2191. out:
  2192. spin_unlock_irqrestore(&ohci->lock, flags);
  2193. return ret;
  2194. }
  2195. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  2196. {
  2197. struct fw_ohci *ohci = fw_ohci(card);
  2198. unsigned long flags;
  2199. u32 value;
  2200. switch (csr_offset) {
  2201. case CSR_STATE_CLEAR:
  2202. case CSR_STATE_SET:
  2203. if (ohci->is_root &&
  2204. (reg_read(ohci, OHCI1394_LinkControlSet) &
  2205. OHCI1394_LinkControl_cycleMaster))
  2206. value = CSR_STATE_BIT_CMSTR;
  2207. else
  2208. value = 0;
  2209. if (ohci->csr_state_setclear_abdicate)
  2210. value |= CSR_STATE_BIT_ABDICATE;
  2211. return value;
  2212. case CSR_NODE_IDS:
  2213. return reg_read(ohci, OHCI1394_NodeID) << 16;
  2214. case CSR_CYCLE_TIME:
  2215. return get_cycle_time(ohci);
  2216. case CSR_BUS_TIME:
  2217. /*
  2218. * We might be called just after the cycle timer has wrapped
  2219. * around but just before the cycle64Seconds handler, so we
  2220. * better check here, too, if the bus time needs to be updated.
  2221. */
  2222. spin_lock_irqsave(&ohci->lock, flags);
  2223. value = update_bus_time(ohci);
  2224. spin_unlock_irqrestore(&ohci->lock, flags);
  2225. return value;
  2226. case CSR_BUSY_TIMEOUT:
  2227. value = reg_read(ohci, OHCI1394_ATRetries);
  2228. return (value >> 4) & 0x0ffff00f;
  2229. case CSR_PRIORITY_BUDGET:
  2230. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  2231. (ohci->pri_req_max << 8);
  2232. default:
  2233. WARN_ON(1);
  2234. return 0;
  2235. }
  2236. }
  2237. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  2238. {
  2239. struct fw_ohci *ohci = fw_ohci(card);
  2240. unsigned long flags;
  2241. switch (csr_offset) {
  2242. case CSR_STATE_CLEAR:
  2243. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2244. reg_write(ohci, OHCI1394_LinkControlClear,
  2245. OHCI1394_LinkControl_cycleMaster);
  2246. flush_writes(ohci);
  2247. }
  2248. if (value & CSR_STATE_BIT_ABDICATE)
  2249. ohci->csr_state_setclear_abdicate = false;
  2250. break;
  2251. case CSR_STATE_SET:
  2252. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2253. reg_write(ohci, OHCI1394_LinkControlSet,
  2254. OHCI1394_LinkControl_cycleMaster);
  2255. flush_writes(ohci);
  2256. }
  2257. if (value & CSR_STATE_BIT_ABDICATE)
  2258. ohci->csr_state_setclear_abdicate = true;
  2259. break;
  2260. case CSR_NODE_IDS:
  2261. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  2262. flush_writes(ohci);
  2263. break;
  2264. case CSR_CYCLE_TIME:
  2265. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  2266. reg_write(ohci, OHCI1394_IntEventSet,
  2267. OHCI1394_cycleInconsistent);
  2268. flush_writes(ohci);
  2269. break;
  2270. case CSR_BUS_TIME:
  2271. spin_lock_irqsave(&ohci->lock, flags);
  2272. ohci->bus_time = (update_bus_time(ohci) & 0x40) |
  2273. (value & ~0x7f);
  2274. spin_unlock_irqrestore(&ohci->lock, flags);
  2275. break;
  2276. case CSR_BUSY_TIMEOUT:
  2277. value = (value & 0xf) | ((value & 0xf) << 4) |
  2278. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  2279. reg_write(ohci, OHCI1394_ATRetries, value);
  2280. flush_writes(ohci);
  2281. break;
  2282. case CSR_PRIORITY_BUDGET:
  2283. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2284. flush_writes(ohci);
  2285. break;
  2286. default:
  2287. WARN_ON(1);
  2288. break;
  2289. }
  2290. }
  2291. static void flush_iso_completions(struct iso_context *ctx)
  2292. {
  2293. ctx->base.callback.sc(&ctx->base, ctx->last_timestamp,
  2294. ctx->header_length, ctx->header,
  2295. ctx->base.callback_data);
  2296. ctx->header_length = 0;
  2297. }
  2298. static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
  2299. {
  2300. u32 *ctx_hdr;
  2301. if (ctx->header_length + ctx->base.header_size > PAGE_SIZE) {
  2302. if (ctx->base.drop_overflow_headers)
  2303. return;
  2304. flush_iso_completions(ctx);
  2305. }
  2306. ctx_hdr = ctx->header + ctx->header_length;
  2307. ctx->last_timestamp = (u16)le32_to_cpu((__force __le32)dma_hdr[0]);
  2308. /*
  2309. * The two iso header quadlets are byteswapped to little
  2310. * endian by the controller, but we want to present them
  2311. * as big endian for consistency with the bus endianness.
  2312. */
  2313. if (ctx->base.header_size > 0)
  2314. ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
  2315. if (ctx->base.header_size > 4)
  2316. ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
  2317. if (ctx->base.header_size > 8)
  2318. memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
  2319. ctx->header_length += ctx->base.header_size;
  2320. }
  2321. static int handle_ir_packet_per_buffer(struct context *context,
  2322. struct descriptor *d,
  2323. struct descriptor *last)
  2324. {
  2325. struct iso_context *ctx =
  2326. container_of(context, struct iso_context, context);
  2327. struct descriptor *pd;
  2328. u32 buffer_dma;
  2329. for (pd = d; pd <= last; pd++)
  2330. if (pd->transfer_status)
  2331. break;
  2332. if (pd > last)
  2333. /* Descriptor(s) not done yet, stop iteration */
  2334. return 0;
  2335. while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
  2336. d++;
  2337. buffer_dma = le32_to_cpu(d->data_address);
  2338. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2339. buffer_dma & PAGE_MASK,
  2340. buffer_dma & ~PAGE_MASK,
  2341. le16_to_cpu(d->req_count),
  2342. DMA_FROM_DEVICE);
  2343. }
  2344. copy_iso_headers(ctx, (u32 *) (last + 1));
  2345. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
  2346. flush_iso_completions(ctx);
  2347. return 1;
  2348. }
  2349. /* d == last because each descriptor block is only a single descriptor. */
  2350. static int handle_ir_buffer_fill(struct context *context,
  2351. struct descriptor *d,
  2352. struct descriptor *last)
  2353. {
  2354. struct iso_context *ctx =
  2355. container_of(context, struct iso_context, context);
  2356. unsigned int req_count, res_count, completed;
  2357. u32 buffer_dma;
  2358. req_count = le16_to_cpu(last->req_count);
  2359. res_count = le16_to_cpu(READ_ONCE(last->res_count));
  2360. completed = req_count - res_count;
  2361. buffer_dma = le32_to_cpu(last->data_address);
  2362. if (completed > 0) {
  2363. ctx->mc_buffer_bus = buffer_dma;
  2364. ctx->mc_completed = completed;
  2365. }
  2366. if (res_count != 0)
  2367. /* Descriptor(s) not done yet, stop iteration */
  2368. return 0;
  2369. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2370. buffer_dma & PAGE_MASK,
  2371. buffer_dma & ~PAGE_MASK,
  2372. completed, DMA_FROM_DEVICE);
  2373. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
  2374. ctx->base.callback.mc(&ctx->base,
  2375. buffer_dma + completed,
  2376. ctx->base.callback_data);
  2377. ctx->mc_completed = 0;
  2378. }
  2379. return 1;
  2380. }
  2381. static void flush_ir_buffer_fill(struct iso_context *ctx)
  2382. {
  2383. dma_sync_single_range_for_cpu(ctx->context.ohci->card.device,
  2384. ctx->mc_buffer_bus & PAGE_MASK,
  2385. ctx->mc_buffer_bus & ~PAGE_MASK,
  2386. ctx->mc_completed, DMA_FROM_DEVICE);
  2387. ctx->base.callback.mc(&ctx->base,
  2388. ctx->mc_buffer_bus + ctx->mc_completed,
  2389. ctx->base.callback_data);
  2390. ctx->mc_completed = 0;
  2391. }
  2392. static inline void sync_it_packet_for_cpu(struct context *context,
  2393. struct descriptor *pd)
  2394. {
  2395. __le16 control;
  2396. u32 buffer_dma;
  2397. /* only packets beginning with OUTPUT_MORE* have data buffers */
  2398. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2399. return;
  2400. /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
  2401. pd += 2;
  2402. /*
  2403. * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
  2404. * data buffer is in the context program's coherent page and must not
  2405. * be synced.
  2406. */
  2407. if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
  2408. (context->current_bus & PAGE_MASK)) {
  2409. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2410. return;
  2411. pd++;
  2412. }
  2413. do {
  2414. buffer_dma = le32_to_cpu(pd->data_address);
  2415. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2416. buffer_dma & PAGE_MASK,
  2417. buffer_dma & ~PAGE_MASK,
  2418. le16_to_cpu(pd->req_count),
  2419. DMA_TO_DEVICE);
  2420. control = pd->control;
  2421. pd++;
  2422. } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
  2423. }
  2424. static int handle_it_packet(struct context *context,
  2425. struct descriptor *d,
  2426. struct descriptor *last)
  2427. {
  2428. struct iso_context *ctx =
  2429. container_of(context, struct iso_context, context);
  2430. struct descriptor *pd;
  2431. __be32 *ctx_hdr;
  2432. for (pd = d; pd <= last; pd++)
  2433. if (pd->transfer_status)
  2434. break;
  2435. if (pd > last)
  2436. /* Descriptor(s) not done yet, stop iteration */
  2437. return 0;
  2438. sync_it_packet_for_cpu(context, d);
  2439. if (ctx->header_length + 4 > PAGE_SIZE) {
  2440. if (ctx->base.drop_overflow_headers)
  2441. return 1;
  2442. flush_iso_completions(ctx);
  2443. }
  2444. ctx_hdr = ctx->header + ctx->header_length;
  2445. ctx->last_timestamp = le16_to_cpu(last->res_count);
  2446. /* Present this value as big-endian to match the receive code */
  2447. *ctx_hdr = cpu_to_be32((le16_to_cpu(pd->transfer_status) << 16) |
  2448. le16_to_cpu(pd->res_count));
  2449. ctx->header_length += 4;
  2450. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
  2451. flush_iso_completions(ctx);
  2452. return 1;
  2453. }
  2454. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2455. {
  2456. u32 hi = channels >> 32, lo = channels;
  2457. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2458. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2459. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2460. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2461. mmiowb();
  2462. ohci->mc_channels = channels;
  2463. }
  2464. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2465. int type, int channel, size_t header_size)
  2466. {
  2467. struct fw_ohci *ohci = fw_ohci(card);
  2468. struct iso_context *uninitialized_var(ctx);
  2469. descriptor_callback_t uninitialized_var(callback);
  2470. u64 *uninitialized_var(channels);
  2471. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2472. int index, ret = -EBUSY;
  2473. spin_lock_irq(&ohci->lock);
  2474. switch (type) {
  2475. case FW_ISO_CONTEXT_TRANSMIT:
  2476. mask = &ohci->it_context_mask;
  2477. callback = handle_it_packet;
  2478. index = ffs(*mask) - 1;
  2479. if (index >= 0) {
  2480. *mask &= ~(1 << index);
  2481. regs = OHCI1394_IsoXmitContextBase(index);
  2482. ctx = &ohci->it_context_list[index];
  2483. }
  2484. break;
  2485. case FW_ISO_CONTEXT_RECEIVE:
  2486. channels = &ohci->ir_context_channels;
  2487. mask = &ohci->ir_context_mask;
  2488. callback = handle_ir_packet_per_buffer;
  2489. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2490. if (index >= 0) {
  2491. *channels &= ~(1ULL << channel);
  2492. *mask &= ~(1 << index);
  2493. regs = OHCI1394_IsoRcvContextBase(index);
  2494. ctx = &ohci->ir_context_list[index];
  2495. }
  2496. break;
  2497. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2498. mask = &ohci->ir_context_mask;
  2499. callback = handle_ir_buffer_fill;
  2500. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2501. if (index >= 0) {
  2502. ohci->mc_allocated = true;
  2503. *mask &= ~(1 << index);
  2504. regs = OHCI1394_IsoRcvContextBase(index);
  2505. ctx = &ohci->ir_context_list[index];
  2506. }
  2507. break;
  2508. default:
  2509. index = -1;
  2510. ret = -ENOSYS;
  2511. }
  2512. spin_unlock_irq(&ohci->lock);
  2513. if (index < 0)
  2514. return ERR_PTR(ret);
  2515. memset(ctx, 0, sizeof(*ctx));
  2516. ctx->header_length = 0;
  2517. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2518. if (ctx->header == NULL) {
  2519. ret = -ENOMEM;
  2520. goto out;
  2521. }
  2522. ret = context_init(&ctx->context, ohci, regs, callback);
  2523. if (ret < 0)
  2524. goto out_with_header;
  2525. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL) {
  2526. set_multichannel_mask(ohci, 0);
  2527. ctx->mc_completed = 0;
  2528. }
  2529. return &ctx->base;
  2530. out_with_header:
  2531. free_page((unsigned long)ctx->header);
  2532. out:
  2533. spin_lock_irq(&ohci->lock);
  2534. switch (type) {
  2535. case FW_ISO_CONTEXT_RECEIVE:
  2536. *channels |= 1ULL << channel;
  2537. break;
  2538. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2539. ohci->mc_allocated = false;
  2540. break;
  2541. }
  2542. *mask |= 1 << index;
  2543. spin_unlock_irq(&ohci->lock);
  2544. return ERR_PTR(ret);
  2545. }
  2546. static int ohci_start_iso(struct fw_iso_context *base,
  2547. s32 cycle, u32 sync, u32 tags)
  2548. {
  2549. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2550. struct fw_ohci *ohci = ctx->context.ohci;
  2551. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2552. int index;
  2553. /* the controller cannot start without any queued packets */
  2554. if (ctx->context.last->branch_address == 0)
  2555. return -ENODATA;
  2556. switch (ctx->base.type) {
  2557. case FW_ISO_CONTEXT_TRANSMIT:
  2558. index = ctx - ohci->it_context_list;
  2559. match = 0;
  2560. if (cycle >= 0)
  2561. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2562. (cycle & 0x7fff) << 16;
  2563. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2564. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2565. context_run(&ctx->context, match);
  2566. break;
  2567. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2568. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2569. /* fall through */
  2570. case FW_ISO_CONTEXT_RECEIVE:
  2571. index = ctx - ohci->ir_context_list;
  2572. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2573. if (cycle >= 0) {
  2574. match |= (cycle & 0x07fff) << 12;
  2575. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2576. }
  2577. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2578. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2579. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2580. context_run(&ctx->context, control);
  2581. ctx->sync = sync;
  2582. ctx->tags = tags;
  2583. break;
  2584. }
  2585. return 0;
  2586. }
  2587. static int ohci_stop_iso(struct fw_iso_context *base)
  2588. {
  2589. struct fw_ohci *ohci = fw_ohci(base->card);
  2590. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2591. int index;
  2592. switch (ctx->base.type) {
  2593. case FW_ISO_CONTEXT_TRANSMIT:
  2594. index = ctx - ohci->it_context_list;
  2595. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2596. break;
  2597. case FW_ISO_CONTEXT_RECEIVE:
  2598. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2599. index = ctx - ohci->ir_context_list;
  2600. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2601. break;
  2602. }
  2603. flush_writes(ohci);
  2604. context_stop(&ctx->context);
  2605. tasklet_kill(&ctx->context.tasklet);
  2606. return 0;
  2607. }
  2608. static void ohci_free_iso_context(struct fw_iso_context *base)
  2609. {
  2610. struct fw_ohci *ohci = fw_ohci(base->card);
  2611. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2612. unsigned long flags;
  2613. int index;
  2614. ohci_stop_iso(base);
  2615. context_release(&ctx->context);
  2616. free_page((unsigned long)ctx->header);
  2617. spin_lock_irqsave(&ohci->lock, flags);
  2618. switch (base->type) {
  2619. case FW_ISO_CONTEXT_TRANSMIT:
  2620. index = ctx - ohci->it_context_list;
  2621. ohci->it_context_mask |= 1 << index;
  2622. break;
  2623. case FW_ISO_CONTEXT_RECEIVE:
  2624. index = ctx - ohci->ir_context_list;
  2625. ohci->ir_context_mask |= 1 << index;
  2626. ohci->ir_context_channels |= 1ULL << base->channel;
  2627. break;
  2628. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2629. index = ctx - ohci->ir_context_list;
  2630. ohci->ir_context_mask |= 1 << index;
  2631. ohci->ir_context_channels |= ohci->mc_channels;
  2632. ohci->mc_channels = 0;
  2633. ohci->mc_allocated = false;
  2634. break;
  2635. }
  2636. spin_unlock_irqrestore(&ohci->lock, flags);
  2637. }
  2638. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2639. {
  2640. struct fw_ohci *ohci = fw_ohci(base->card);
  2641. unsigned long flags;
  2642. int ret;
  2643. switch (base->type) {
  2644. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2645. spin_lock_irqsave(&ohci->lock, flags);
  2646. /* Don't allow multichannel to grab other contexts' channels. */
  2647. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2648. *channels = ohci->ir_context_channels;
  2649. ret = -EBUSY;
  2650. } else {
  2651. set_multichannel_mask(ohci, *channels);
  2652. ret = 0;
  2653. }
  2654. spin_unlock_irqrestore(&ohci->lock, flags);
  2655. break;
  2656. default:
  2657. ret = -EINVAL;
  2658. }
  2659. return ret;
  2660. }
  2661. #ifdef CONFIG_PM
  2662. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2663. {
  2664. int i;
  2665. struct iso_context *ctx;
  2666. for (i = 0 ; i < ohci->n_ir ; i++) {
  2667. ctx = &ohci->ir_context_list[i];
  2668. if (ctx->context.running)
  2669. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2670. }
  2671. for (i = 0 ; i < ohci->n_it ; i++) {
  2672. ctx = &ohci->it_context_list[i];
  2673. if (ctx->context.running)
  2674. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2675. }
  2676. }
  2677. #endif
  2678. static int queue_iso_transmit(struct iso_context *ctx,
  2679. struct fw_iso_packet *packet,
  2680. struct fw_iso_buffer *buffer,
  2681. unsigned long payload)
  2682. {
  2683. struct descriptor *d, *last, *pd;
  2684. struct fw_iso_packet *p;
  2685. __le32 *header;
  2686. dma_addr_t d_bus, page_bus;
  2687. u32 z, header_z, payload_z, irq;
  2688. u32 payload_index, payload_end_index, next_page_index;
  2689. int page, end_page, i, length, offset;
  2690. p = packet;
  2691. payload_index = payload;
  2692. if (p->skip)
  2693. z = 1;
  2694. else
  2695. z = 2;
  2696. if (p->header_length > 0)
  2697. z++;
  2698. /* Determine the first page the payload isn't contained in. */
  2699. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2700. if (p->payload_length > 0)
  2701. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2702. else
  2703. payload_z = 0;
  2704. z += payload_z;
  2705. /* Get header size in number of descriptors. */
  2706. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2707. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2708. if (d == NULL)
  2709. return -ENOMEM;
  2710. if (!p->skip) {
  2711. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2712. d[0].req_count = cpu_to_le16(8);
  2713. /*
  2714. * Link the skip address to this descriptor itself. This causes
  2715. * a context to skip a cycle whenever lost cycles or FIFO
  2716. * overruns occur, without dropping the data. The application
  2717. * should then decide whether this is an error condition or not.
  2718. * FIXME: Make the context's cycle-lost behaviour configurable?
  2719. */
  2720. d[0].branch_address = cpu_to_le32(d_bus | z);
  2721. header = (__le32 *) &d[1];
  2722. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2723. IT_HEADER_TAG(p->tag) |
  2724. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2725. IT_HEADER_CHANNEL(ctx->base.channel) |
  2726. IT_HEADER_SPEED(ctx->base.speed));
  2727. header[1] =
  2728. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2729. p->payload_length));
  2730. }
  2731. if (p->header_length > 0) {
  2732. d[2].req_count = cpu_to_le16(p->header_length);
  2733. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2734. memcpy(&d[z], p->header, p->header_length);
  2735. }
  2736. pd = d + z - payload_z;
  2737. payload_end_index = payload_index + p->payload_length;
  2738. for (i = 0; i < payload_z; i++) {
  2739. page = payload_index >> PAGE_SHIFT;
  2740. offset = payload_index & ~PAGE_MASK;
  2741. next_page_index = (page + 1) << PAGE_SHIFT;
  2742. length =
  2743. min(next_page_index, payload_end_index) - payload_index;
  2744. pd[i].req_count = cpu_to_le16(length);
  2745. page_bus = page_private(buffer->pages[page]);
  2746. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2747. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2748. page_bus, offset, length,
  2749. DMA_TO_DEVICE);
  2750. payload_index += length;
  2751. }
  2752. if (p->interrupt)
  2753. irq = DESCRIPTOR_IRQ_ALWAYS;
  2754. else
  2755. irq = DESCRIPTOR_NO_IRQ;
  2756. last = z == 2 ? d : d + z - 1;
  2757. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2758. DESCRIPTOR_STATUS |
  2759. DESCRIPTOR_BRANCH_ALWAYS |
  2760. irq);
  2761. context_append(&ctx->context, d, z, header_z);
  2762. return 0;
  2763. }
  2764. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2765. struct fw_iso_packet *packet,
  2766. struct fw_iso_buffer *buffer,
  2767. unsigned long payload)
  2768. {
  2769. struct device *device = ctx->context.ohci->card.device;
  2770. struct descriptor *d, *pd;
  2771. dma_addr_t d_bus, page_bus;
  2772. u32 z, header_z, rest;
  2773. int i, j, length;
  2774. int page, offset, packet_count, header_size, payload_per_buffer;
  2775. /*
  2776. * The OHCI controller puts the isochronous header and trailer in the
  2777. * buffer, so we need at least 8 bytes.
  2778. */
  2779. packet_count = packet->header_length / ctx->base.header_size;
  2780. header_size = max(ctx->base.header_size, (size_t)8);
  2781. /* Get header size in number of descriptors. */
  2782. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2783. page = payload >> PAGE_SHIFT;
  2784. offset = payload & ~PAGE_MASK;
  2785. payload_per_buffer = packet->payload_length / packet_count;
  2786. for (i = 0; i < packet_count; i++) {
  2787. /* d points to the header descriptor */
  2788. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2789. d = context_get_descriptors(&ctx->context,
  2790. z + header_z, &d_bus);
  2791. if (d == NULL)
  2792. return -ENOMEM;
  2793. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2794. DESCRIPTOR_INPUT_MORE);
  2795. if (packet->skip && i == 0)
  2796. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2797. d->req_count = cpu_to_le16(header_size);
  2798. d->res_count = d->req_count;
  2799. d->transfer_status = 0;
  2800. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2801. rest = payload_per_buffer;
  2802. pd = d;
  2803. for (j = 1; j < z; j++) {
  2804. pd++;
  2805. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2806. DESCRIPTOR_INPUT_MORE);
  2807. if (offset + rest < PAGE_SIZE)
  2808. length = rest;
  2809. else
  2810. length = PAGE_SIZE - offset;
  2811. pd->req_count = cpu_to_le16(length);
  2812. pd->res_count = pd->req_count;
  2813. pd->transfer_status = 0;
  2814. page_bus = page_private(buffer->pages[page]);
  2815. pd->data_address = cpu_to_le32(page_bus + offset);
  2816. dma_sync_single_range_for_device(device, page_bus,
  2817. offset, length,
  2818. DMA_FROM_DEVICE);
  2819. offset = (offset + length) & ~PAGE_MASK;
  2820. rest -= length;
  2821. if (offset == 0)
  2822. page++;
  2823. }
  2824. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2825. DESCRIPTOR_INPUT_LAST |
  2826. DESCRIPTOR_BRANCH_ALWAYS);
  2827. if (packet->interrupt && i == packet_count - 1)
  2828. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2829. context_append(&ctx->context, d, z, header_z);
  2830. }
  2831. return 0;
  2832. }
  2833. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2834. struct fw_iso_packet *packet,
  2835. struct fw_iso_buffer *buffer,
  2836. unsigned long payload)
  2837. {
  2838. struct descriptor *d;
  2839. dma_addr_t d_bus, page_bus;
  2840. int page, offset, rest, z, i, length;
  2841. page = payload >> PAGE_SHIFT;
  2842. offset = payload & ~PAGE_MASK;
  2843. rest = packet->payload_length;
  2844. /* We need one descriptor for each page in the buffer. */
  2845. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2846. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2847. return -EFAULT;
  2848. for (i = 0; i < z; i++) {
  2849. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2850. if (d == NULL)
  2851. return -ENOMEM;
  2852. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2853. DESCRIPTOR_BRANCH_ALWAYS);
  2854. if (packet->skip && i == 0)
  2855. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2856. if (packet->interrupt && i == z - 1)
  2857. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2858. if (offset + rest < PAGE_SIZE)
  2859. length = rest;
  2860. else
  2861. length = PAGE_SIZE - offset;
  2862. d->req_count = cpu_to_le16(length);
  2863. d->res_count = d->req_count;
  2864. d->transfer_status = 0;
  2865. page_bus = page_private(buffer->pages[page]);
  2866. d->data_address = cpu_to_le32(page_bus + offset);
  2867. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2868. page_bus, offset, length,
  2869. DMA_FROM_DEVICE);
  2870. rest -= length;
  2871. offset = 0;
  2872. page++;
  2873. context_append(&ctx->context, d, 1, 0);
  2874. }
  2875. return 0;
  2876. }
  2877. static int ohci_queue_iso(struct fw_iso_context *base,
  2878. struct fw_iso_packet *packet,
  2879. struct fw_iso_buffer *buffer,
  2880. unsigned long payload)
  2881. {
  2882. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2883. unsigned long flags;
  2884. int ret = -ENOSYS;
  2885. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2886. switch (base->type) {
  2887. case FW_ISO_CONTEXT_TRANSMIT:
  2888. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2889. break;
  2890. case FW_ISO_CONTEXT_RECEIVE:
  2891. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2892. break;
  2893. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2894. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2895. break;
  2896. }
  2897. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2898. return ret;
  2899. }
  2900. static void ohci_flush_queue_iso(struct fw_iso_context *base)
  2901. {
  2902. struct context *ctx =
  2903. &container_of(base, struct iso_context, base)->context;
  2904. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  2905. }
  2906. static int ohci_flush_iso_completions(struct fw_iso_context *base)
  2907. {
  2908. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2909. int ret = 0;
  2910. tasklet_disable(&ctx->context.tasklet);
  2911. if (!test_and_set_bit_lock(0, &ctx->flushing_completions)) {
  2912. context_tasklet((unsigned long)&ctx->context);
  2913. switch (base->type) {
  2914. case FW_ISO_CONTEXT_TRANSMIT:
  2915. case FW_ISO_CONTEXT_RECEIVE:
  2916. if (ctx->header_length != 0)
  2917. flush_iso_completions(ctx);
  2918. break;
  2919. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2920. if (ctx->mc_completed != 0)
  2921. flush_ir_buffer_fill(ctx);
  2922. break;
  2923. default:
  2924. ret = -ENOSYS;
  2925. }
  2926. clear_bit_unlock(0, &ctx->flushing_completions);
  2927. smp_mb__after_atomic();
  2928. }
  2929. tasklet_enable(&ctx->context.tasklet);
  2930. return ret;
  2931. }
  2932. static const struct fw_card_driver ohci_driver = {
  2933. .enable = ohci_enable,
  2934. .read_phy_reg = ohci_read_phy_reg,
  2935. .update_phy_reg = ohci_update_phy_reg,
  2936. .set_config_rom = ohci_set_config_rom,
  2937. .send_request = ohci_send_request,
  2938. .send_response = ohci_send_response,
  2939. .cancel_packet = ohci_cancel_packet,
  2940. .enable_phys_dma = ohci_enable_phys_dma,
  2941. .read_csr = ohci_read_csr,
  2942. .write_csr = ohci_write_csr,
  2943. .allocate_iso_context = ohci_allocate_iso_context,
  2944. .free_iso_context = ohci_free_iso_context,
  2945. .set_iso_channels = ohci_set_iso_channels,
  2946. .queue_iso = ohci_queue_iso,
  2947. .flush_queue_iso = ohci_flush_queue_iso,
  2948. .flush_iso_completions = ohci_flush_iso_completions,
  2949. .start_iso = ohci_start_iso,
  2950. .stop_iso = ohci_stop_iso,
  2951. };
  2952. #ifdef CONFIG_PPC_PMAC
  2953. static void pmac_ohci_on(struct pci_dev *dev)
  2954. {
  2955. if (machine_is(powermac)) {
  2956. struct device_node *ofn = pci_device_to_OF_node(dev);
  2957. if (ofn) {
  2958. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2959. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2960. }
  2961. }
  2962. }
  2963. static void pmac_ohci_off(struct pci_dev *dev)
  2964. {
  2965. if (machine_is(powermac)) {
  2966. struct device_node *ofn = pci_device_to_OF_node(dev);
  2967. if (ofn) {
  2968. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2969. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2970. }
  2971. }
  2972. }
  2973. #else
  2974. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2975. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2976. #endif /* CONFIG_PPC_PMAC */
  2977. static int pci_probe(struct pci_dev *dev,
  2978. const struct pci_device_id *ent)
  2979. {
  2980. struct fw_ohci *ohci;
  2981. u32 bus_options, max_receive, link_speed, version;
  2982. u64 guid;
  2983. int i, err;
  2984. size_t size;
  2985. if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
  2986. dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
  2987. return -ENOSYS;
  2988. }
  2989. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2990. if (ohci == NULL) {
  2991. err = -ENOMEM;
  2992. goto fail;
  2993. }
  2994. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2995. pmac_ohci_on(dev);
  2996. err = pci_enable_device(dev);
  2997. if (err) {
  2998. dev_err(&dev->dev, "failed to enable OHCI hardware\n");
  2999. goto fail_free;
  3000. }
  3001. pci_set_master(dev);
  3002. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  3003. pci_set_drvdata(dev, ohci);
  3004. spin_lock_init(&ohci->lock);
  3005. mutex_init(&ohci->phy_reg_mutex);
  3006. INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
  3007. if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM) ||
  3008. pci_resource_len(dev, 0) < OHCI1394_REGISTER_SIZE) {
  3009. ohci_err(ohci, "invalid MMIO resource\n");
  3010. err = -ENXIO;
  3011. goto fail_disable;
  3012. }
  3013. err = pci_request_region(dev, 0, ohci_driver_name);
  3014. if (err) {
  3015. ohci_err(ohci, "MMIO resource unavailable\n");
  3016. goto fail_disable;
  3017. }
  3018. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  3019. if (ohci->registers == NULL) {
  3020. ohci_err(ohci, "failed to remap registers\n");
  3021. err = -ENXIO;
  3022. goto fail_iomem;
  3023. }
  3024. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  3025. if ((ohci_quirks[i].vendor == dev->vendor) &&
  3026. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  3027. ohci_quirks[i].device == dev->device) &&
  3028. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  3029. ohci_quirks[i].revision >= dev->revision)) {
  3030. ohci->quirks = ohci_quirks[i].flags;
  3031. break;
  3032. }
  3033. if (param_quirks)
  3034. ohci->quirks = param_quirks;
  3035. /*
  3036. * Because dma_alloc_coherent() allocates at least one page,
  3037. * we save space by using a common buffer for the AR request/
  3038. * response descriptors and the self IDs buffer.
  3039. */
  3040. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  3041. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  3042. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  3043. PAGE_SIZE,
  3044. &ohci->misc_buffer_bus,
  3045. GFP_KERNEL);
  3046. if (!ohci->misc_buffer) {
  3047. err = -ENOMEM;
  3048. goto fail_iounmap;
  3049. }
  3050. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  3051. OHCI1394_AsReqRcvContextControlSet);
  3052. if (err < 0)
  3053. goto fail_misc_buf;
  3054. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  3055. OHCI1394_AsRspRcvContextControlSet);
  3056. if (err < 0)
  3057. goto fail_arreq_ctx;
  3058. err = context_init(&ohci->at_request_ctx, ohci,
  3059. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  3060. if (err < 0)
  3061. goto fail_arrsp_ctx;
  3062. err = context_init(&ohci->at_response_ctx, ohci,
  3063. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  3064. if (err < 0)
  3065. goto fail_atreq_ctx;
  3066. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  3067. ohci->ir_context_channels = ~0ULL;
  3068. ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  3069. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  3070. ohci->ir_context_mask = ohci->ir_context_support;
  3071. ohci->n_ir = hweight32(ohci->ir_context_mask);
  3072. size = sizeof(struct iso_context) * ohci->n_ir;
  3073. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  3074. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  3075. ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  3076. /* JMicron JMB38x often shows 0 at first read, just ignore it */
  3077. if (!ohci->it_context_support) {
  3078. ohci_notice(ohci, "overriding IsoXmitIntMask\n");
  3079. ohci->it_context_support = 0xf;
  3080. }
  3081. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  3082. ohci->it_context_mask = ohci->it_context_support;
  3083. ohci->n_it = hweight32(ohci->it_context_mask);
  3084. size = sizeof(struct iso_context) * ohci->n_it;
  3085. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  3086. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  3087. err = -ENOMEM;
  3088. goto fail_contexts;
  3089. }
  3090. ohci->self_id = ohci->misc_buffer + PAGE_SIZE/2;
  3091. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  3092. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  3093. max_receive = (bus_options >> 12) & 0xf;
  3094. link_speed = bus_options & 0x7;
  3095. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  3096. reg_read(ohci, OHCI1394_GUIDLo);
  3097. if (!(ohci->quirks & QUIRK_NO_MSI))
  3098. pci_enable_msi(dev);
  3099. if (request_irq(dev->irq, irq_handler,
  3100. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  3101. ohci_driver_name, ohci)) {
  3102. ohci_err(ohci, "failed to allocate interrupt %d\n", dev->irq);
  3103. err = -EIO;
  3104. goto fail_msi;
  3105. }
  3106. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  3107. if (err)
  3108. goto fail_irq;
  3109. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  3110. ohci_notice(ohci,
  3111. "added OHCI v%x.%x device as card %d, "
  3112. "%d IR + %d IT contexts, quirks 0x%x%s\n",
  3113. version >> 16, version & 0xff, ohci->card.index,
  3114. ohci->n_ir, ohci->n_it, ohci->quirks,
  3115. reg_read(ohci, OHCI1394_PhyUpperBound) ?
  3116. ", physUB" : "");
  3117. return 0;
  3118. fail_irq:
  3119. free_irq(dev->irq, ohci);
  3120. fail_msi:
  3121. pci_disable_msi(dev);
  3122. fail_contexts:
  3123. kfree(ohci->ir_context_list);
  3124. kfree(ohci->it_context_list);
  3125. context_release(&ohci->at_response_ctx);
  3126. fail_atreq_ctx:
  3127. context_release(&ohci->at_request_ctx);
  3128. fail_arrsp_ctx:
  3129. ar_context_release(&ohci->ar_response_ctx);
  3130. fail_arreq_ctx:
  3131. ar_context_release(&ohci->ar_request_ctx);
  3132. fail_misc_buf:
  3133. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3134. ohci->misc_buffer, ohci->misc_buffer_bus);
  3135. fail_iounmap:
  3136. pci_iounmap(dev, ohci->registers);
  3137. fail_iomem:
  3138. pci_release_region(dev, 0);
  3139. fail_disable:
  3140. pci_disable_device(dev);
  3141. fail_free:
  3142. kfree(ohci);
  3143. pmac_ohci_off(dev);
  3144. fail:
  3145. return err;
  3146. }
  3147. static void pci_remove(struct pci_dev *dev)
  3148. {
  3149. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3150. /*
  3151. * If the removal is happening from the suspend state, LPS won't be
  3152. * enabled and host registers (eg., IntMaskClear) won't be accessible.
  3153. */
  3154. if (reg_read(ohci, OHCI1394_HCControlSet) & OHCI1394_HCControl_LPS) {
  3155. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  3156. flush_writes(ohci);
  3157. }
  3158. cancel_work_sync(&ohci->bus_reset_work);
  3159. fw_core_remove_card(&ohci->card);
  3160. /*
  3161. * FIXME: Fail all pending packets here, now that the upper
  3162. * layers can't queue any more.
  3163. */
  3164. software_reset(ohci);
  3165. free_irq(dev->irq, ohci);
  3166. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  3167. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3168. ohci->next_config_rom, ohci->next_config_rom_bus);
  3169. if (ohci->config_rom)
  3170. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3171. ohci->config_rom, ohci->config_rom_bus);
  3172. ar_context_release(&ohci->ar_request_ctx);
  3173. ar_context_release(&ohci->ar_response_ctx);
  3174. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3175. ohci->misc_buffer, ohci->misc_buffer_bus);
  3176. context_release(&ohci->at_request_ctx);
  3177. context_release(&ohci->at_response_ctx);
  3178. kfree(ohci->it_context_list);
  3179. kfree(ohci->ir_context_list);
  3180. pci_disable_msi(dev);
  3181. pci_iounmap(dev, ohci->registers);
  3182. pci_release_region(dev, 0);
  3183. pci_disable_device(dev);
  3184. kfree(ohci);
  3185. pmac_ohci_off(dev);
  3186. dev_notice(&dev->dev, "removed fw-ohci device\n");
  3187. }
  3188. #ifdef CONFIG_PM
  3189. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  3190. {
  3191. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3192. int err;
  3193. software_reset(ohci);
  3194. err = pci_save_state(dev);
  3195. if (err) {
  3196. ohci_err(ohci, "pci_save_state failed\n");
  3197. return err;
  3198. }
  3199. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  3200. if (err)
  3201. ohci_err(ohci, "pci_set_power_state failed with %d\n", err);
  3202. pmac_ohci_off(dev);
  3203. return 0;
  3204. }
  3205. static int pci_resume(struct pci_dev *dev)
  3206. {
  3207. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3208. int err;
  3209. pmac_ohci_on(dev);
  3210. pci_set_power_state(dev, PCI_D0);
  3211. pci_restore_state(dev);
  3212. err = pci_enable_device(dev);
  3213. if (err) {
  3214. ohci_err(ohci, "pci_enable_device failed\n");
  3215. return err;
  3216. }
  3217. /* Some systems don't setup GUID register on resume from ram */
  3218. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  3219. !reg_read(ohci, OHCI1394_GUIDHi)) {
  3220. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  3221. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  3222. }
  3223. err = ohci_enable(&ohci->card, NULL, 0);
  3224. if (err)
  3225. return err;
  3226. ohci_resume_iso_dma(ohci);
  3227. return 0;
  3228. }
  3229. #endif
  3230. static const struct pci_device_id pci_table[] = {
  3231. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  3232. { }
  3233. };
  3234. MODULE_DEVICE_TABLE(pci, pci_table);
  3235. static struct pci_driver fw_ohci_pci_driver = {
  3236. .name = ohci_driver_name,
  3237. .id_table = pci_table,
  3238. .probe = pci_probe,
  3239. .remove = pci_remove,
  3240. #ifdef CONFIG_PM
  3241. .resume = pci_resume,
  3242. .suspend = pci_suspend,
  3243. #endif
  3244. };
  3245. static int __init fw_ohci_init(void)
  3246. {
  3247. selfid_workqueue = alloc_workqueue(KBUILD_MODNAME, WQ_MEM_RECLAIM, 0);
  3248. if (!selfid_workqueue)
  3249. return -ENOMEM;
  3250. return pci_register_driver(&fw_ohci_pci_driver);
  3251. }
  3252. static void __exit fw_ohci_cleanup(void)
  3253. {
  3254. pci_unregister_driver(&fw_ohci_pci_driver);
  3255. destroy_workqueue(selfid_workqueue);
  3256. }
  3257. module_init(fw_ohci_init);
  3258. module_exit(fw_ohci_cleanup);
  3259. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  3260. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  3261. MODULE_LICENSE("GPL");
  3262. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  3263. MODULE_ALIAS("ohci1394");