sun4i-ss-core.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. /*
  2. * sun4i-ss-core.c - hardware cryptographic accelerator for Allwinner A20 SoC
  3. *
  4. * Copyright (C) 2013-2015 Corentin LABBE <clabbe.montjoie@gmail.com>
  5. *
  6. * Core file which registers crypto algorithms supported by the SS.
  7. *
  8. * You could find a link for the datasheet in Documentation/arm/sunxi/README
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/crypto.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/of.h>
  20. #include <linux/platform_device.h>
  21. #include <crypto/scatterwalk.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/delay.h>
  25. #include <linux/reset.h>
  26. #include "sun4i-ss.h"
  27. static struct sun4i_ss_alg_template ss_algs[] = {
  28. { .type = CRYPTO_ALG_TYPE_AHASH,
  29. .mode = SS_OP_MD5,
  30. .alg.hash = {
  31. .init = sun4i_hash_init,
  32. .update = sun4i_hash_update,
  33. .final = sun4i_hash_final,
  34. .finup = sun4i_hash_finup,
  35. .digest = sun4i_hash_digest,
  36. .export = sun4i_hash_export_md5,
  37. .import = sun4i_hash_import_md5,
  38. .halg = {
  39. .digestsize = MD5_DIGEST_SIZE,
  40. .statesize = sizeof(struct md5_state),
  41. .base = {
  42. .cra_name = "md5",
  43. .cra_driver_name = "md5-sun4i-ss",
  44. .cra_priority = 300,
  45. .cra_alignmask = 3,
  46. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  47. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  48. .cra_module = THIS_MODULE,
  49. .cra_init = sun4i_hash_crainit
  50. }
  51. }
  52. }
  53. },
  54. { .type = CRYPTO_ALG_TYPE_AHASH,
  55. .mode = SS_OP_SHA1,
  56. .alg.hash = {
  57. .init = sun4i_hash_init,
  58. .update = sun4i_hash_update,
  59. .final = sun4i_hash_final,
  60. .finup = sun4i_hash_finup,
  61. .digest = sun4i_hash_digest,
  62. .export = sun4i_hash_export_sha1,
  63. .import = sun4i_hash_import_sha1,
  64. .halg = {
  65. .digestsize = SHA1_DIGEST_SIZE,
  66. .statesize = sizeof(struct sha1_state),
  67. .base = {
  68. .cra_name = "sha1",
  69. .cra_driver_name = "sha1-sun4i-ss",
  70. .cra_priority = 300,
  71. .cra_alignmask = 3,
  72. .cra_blocksize = SHA1_BLOCK_SIZE,
  73. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  74. .cra_module = THIS_MODULE,
  75. .cra_init = sun4i_hash_crainit
  76. }
  77. }
  78. }
  79. },
  80. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  81. .alg.crypto = {
  82. .setkey = sun4i_ss_aes_setkey,
  83. .encrypt = sun4i_ss_cbc_aes_encrypt,
  84. .decrypt = sun4i_ss_cbc_aes_decrypt,
  85. .min_keysize = AES_MIN_KEY_SIZE,
  86. .max_keysize = AES_MAX_KEY_SIZE,
  87. .ivsize = AES_BLOCK_SIZE,
  88. .base = {
  89. .cra_name = "cbc(aes)",
  90. .cra_driver_name = "cbc-aes-sun4i-ss",
  91. .cra_priority = 300,
  92. .cra_blocksize = AES_BLOCK_SIZE,
  93. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY,
  94. .cra_ctxsize = sizeof(struct sun4i_tfm_ctx),
  95. .cra_module = THIS_MODULE,
  96. .cra_alignmask = 3,
  97. .cra_init = sun4i_ss_cipher_init,
  98. }
  99. }
  100. },
  101. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  102. .alg.crypto = {
  103. .setkey = sun4i_ss_aes_setkey,
  104. .encrypt = sun4i_ss_ecb_aes_encrypt,
  105. .decrypt = sun4i_ss_ecb_aes_decrypt,
  106. .min_keysize = AES_MIN_KEY_SIZE,
  107. .max_keysize = AES_MAX_KEY_SIZE,
  108. .ivsize = AES_BLOCK_SIZE,
  109. .base = {
  110. .cra_name = "ecb(aes)",
  111. .cra_driver_name = "ecb-aes-sun4i-ss",
  112. .cra_priority = 300,
  113. .cra_blocksize = AES_BLOCK_SIZE,
  114. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY,
  115. .cra_ctxsize = sizeof(struct sun4i_tfm_ctx),
  116. .cra_module = THIS_MODULE,
  117. .cra_alignmask = 3,
  118. .cra_init = sun4i_ss_cipher_init,
  119. }
  120. }
  121. },
  122. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  123. .alg.crypto = {
  124. .setkey = sun4i_ss_des_setkey,
  125. .encrypt = sun4i_ss_cbc_des_encrypt,
  126. .decrypt = sun4i_ss_cbc_des_decrypt,
  127. .min_keysize = DES_KEY_SIZE,
  128. .max_keysize = DES_KEY_SIZE,
  129. .ivsize = DES_BLOCK_SIZE,
  130. .base = {
  131. .cra_name = "cbc(des)",
  132. .cra_driver_name = "cbc-des-sun4i-ss",
  133. .cra_priority = 300,
  134. .cra_blocksize = DES_BLOCK_SIZE,
  135. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY,
  136. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  137. .cra_module = THIS_MODULE,
  138. .cra_alignmask = 3,
  139. .cra_init = sun4i_ss_cipher_init,
  140. }
  141. }
  142. },
  143. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  144. .alg.crypto = {
  145. .setkey = sun4i_ss_des_setkey,
  146. .encrypt = sun4i_ss_ecb_des_encrypt,
  147. .decrypt = sun4i_ss_ecb_des_decrypt,
  148. .min_keysize = DES_KEY_SIZE,
  149. .max_keysize = DES_KEY_SIZE,
  150. .base = {
  151. .cra_name = "ecb(des)",
  152. .cra_driver_name = "ecb-des-sun4i-ss",
  153. .cra_priority = 300,
  154. .cra_blocksize = DES_BLOCK_SIZE,
  155. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY,
  156. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  157. .cra_module = THIS_MODULE,
  158. .cra_alignmask = 3,
  159. .cra_init = sun4i_ss_cipher_init,
  160. }
  161. }
  162. },
  163. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  164. .alg.crypto = {
  165. .setkey = sun4i_ss_des3_setkey,
  166. .encrypt = sun4i_ss_cbc_des3_encrypt,
  167. .decrypt = sun4i_ss_cbc_des3_decrypt,
  168. .min_keysize = DES3_EDE_KEY_SIZE,
  169. .max_keysize = DES3_EDE_KEY_SIZE,
  170. .ivsize = DES3_EDE_BLOCK_SIZE,
  171. .base = {
  172. .cra_name = "cbc(des3_ede)",
  173. .cra_driver_name = "cbc-des3-sun4i-ss",
  174. .cra_priority = 300,
  175. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  176. .cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY,
  177. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  178. .cra_module = THIS_MODULE,
  179. .cra_alignmask = 3,
  180. .cra_init = sun4i_ss_cipher_init,
  181. }
  182. }
  183. },
  184. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  185. .alg.crypto = {
  186. .setkey = sun4i_ss_des3_setkey,
  187. .encrypt = sun4i_ss_ecb_des3_encrypt,
  188. .decrypt = sun4i_ss_ecb_des3_decrypt,
  189. .min_keysize = DES3_EDE_KEY_SIZE,
  190. .max_keysize = DES3_EDE_KEY_SIZE,
  191. .ivsize = DES3_EDE_BLOCK_SIZE,
  192. .base = {
  193. .cra_name = "ecb(des3_ede)",
  194. .cra_driver_name = "ecb-des3-sun4i-ss",
  195. .cra_priority = 300,
  196. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  197. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  198. .cra_module = THIS_MODULE,
  199. .cra_alignmask = 3,
  200. .cra_init = sun4i_ss_cipher_init,
  201. }
  202. }
  203. },
  204. #ifdef CONFIG_CRYPTO_DEV_SUN4I_SS_PRNG
  205. {
  206. .type = CRYPTO_ALG_TYPE_RNG,
  207. .alg.rng = {
  208. .base = {
  209. .cra_name = "stdrng",
  210. .cra_driver_name = "sun4i_ss_rng",
  211. .cra_priority = 300,
  212. .cra_ctxsize = 0,
  213. .cra_module = THIS_MODULE,
  214. },
  215. .generate = sun4i_ss_prng_generate,
  216. .seed = sun4i_ss_prng_seed,
  217. .seedsize = SS_SEED_LEN / BITS_PER_BYTE,
  218. }
  219. },
  220. #endif
  221. };
  222. static int sun4i_ss_probe(struct platform_device *pdev)
  223. {
  224. struct resource *res;
  225. u32 v;
  226. int err, i;
  227. unsigned long cr;
  228. const unsigned long cr_ahb = 24 * 1000 * 1000;
  229. const unsigned long cr_mod = 150 * 1000 * 1000;
  230. struct sun4i_ss_ctx *ss;
  231. if (!pdev->dev.of_node)
  232. return -ENODEV;
  233. ss = devm_kzalloc(&pdev->dev, sizeof(*ss), GFP_KERNEL);
  234. if (!ss)
  235. return -ENOMEM;
  236. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  237. ss->base = devm_ioremap_resource(&pdev->dev, res);
  238. if (IS_ERR(ss->base)) {
  239. dev_err(&pdev->dev, "Cannot request MMIO\n");
  240. return PTR_ERR(ss->base);
  241. }
  242. ss->ssclk = devm_clk_get(&pdev->dev, "mod");
  243. if (IS_ERR(ss->ssclk)) {
  244. err = PTR_ERR(ss->ssclk);
  245. dev_err(&pdev->dev, "Cannot get SS clock err=%d\n", err);
  246. return err;
  247. }
  248. dev_dbg(&pdev->dev, "clock ss acquired\n");
  249. ss->busclk = devm_clk_get(&pdev->dev, "ahb");
  250. if (IS_ERR(ss->busclk)) {
  251. err = PTR_ERR(ss->busclk);
  252. dev_err(&pdev->dev, "Cannot get AHB SS clock err=%d\n", err);
  253. return err;
  254. }
  255. dev_dbg(&pdev->dev, "clock ahb_ss acquired\n");
  256. ss->reset = devm_reset_control_get_optional(&pdev->dev, "ahb");
  257. if (IS_ERR(ss->reset)) {
  258. if (PTR_ERR(ss->reset) == -EPROBE_DEFER)
  259. return PTR_ERR(ss->reset);
  260. dev_info(&pdev->dev, "no reset control found\n");
  261. ss->reset = NULL;
  262. }
  263. /* Enable both clocks */
  264. err = clk_prepare_enable(ss->busclk);
  265. if (err) {
  266. dev_err(&pdev->dev, "Cannot prepare_enable busclk\n");
  267. return err;
  268. }
  269. err = clk_prepare_enable(ss->ssclk);
  270. if (err) {
  271. dev_err(&pdev->dev, "Cannot prepare_enable ssclk\n");
  272. goto error_ssclk;
  273. }
  274. /*
  275. * Check that clock have the correct rates given in the datasheet
  276. * Try to set the clock to the maximum allowed
  277. */
  278. err = clk_set_rate(ss->ssclk, cr_mod);
  279. if (err) {
  280. dev_err(&pdev->dev, "Cannot set clock rate to ssclk\n");
  281. goto error_clk;
  282. }
  283. /* Deassert reset if we have a reset control */
  284. if (ss->reset) {
  285. err = reset_control_deassert(ss->reset);
  286. if (err) {
  287. dev_err(&pdev->dev, "Cannot deassert reset control\n");
  288. goto error_clk;
  289. }
  290. }
  291. /*
  292. * The only impact on clocks below requirement are bad performance,
  293. * so do not print "errors"
  294. * warn on Overclocked clocks
  295. */
  296. cr = clk_get_rate(ss->busclk);
  297. if (cr >= cr_ahb)
  298. dev_dbg(&pdev->dev, "Clock bus %lu (%lu MHz) (must be >= %lu)\n",
  299. cr, cr / 1000000, cr_ahb);
  300. else
  301. dev_warn(&pdev->dev, "Clock bus %lu (%lu MHz) (must be >= %lu)\n",
  302. cr, cr / 1000000, cr_ahb);
  303. cr = clk_get_rate(ss->ssclk);
  304. if (cr <= cr_mod)
  305. if (cr < cr_mod)
  306. dev_warn(&pdev->dev, "Clock ss %lu (%lu MHz) (must be <= %lu)\n",
  307. cr, cr / 1000000, cr_mod);
  308. else
  309. dev_dbg(&pdev->dev, "Clock ss %lu (%lu MHz) (must be <= %lu)\n",
  310. cr, cr / 1000000, cr_mod);
  311. else
  312. dev_warn(&pdev->dev, "Clock ss is at %lu (%lu MHz) (must be <= %lu)\n",
  313. cr, cr / 1000000, cr_mod);
  314. /*
  315. * Datasheet named it "Die Bonding ID"
  316. * I expect to be a sort of Security System Revision number.
  317. * Since the A80 seems to have an other version of SS
  318. * this info could be useful
  319. */
  320. writel(SS_ENABLED, ss->base + SS_CTL);
  321. v = readl(ss->base + SS_CTL);
  322. v >>= 16;
  323. v &= 0x07;
  324. dev_info(&pdev->dev, "Die ID %d\n", v);
  325. writel(0, ss->base + SS_CTL);
  326. ss->dev = &pdev->dev;
  327. spin_lock_init(&ss->slock);
  328. for (i = 0; i < ARRAY_SIZE(ss_algs); i++) {
  329. ss_algs[i].ss = ss;
  330. switch (ss_algs[i].type) {
  331. case CRYPTO_ALG_TYPE_SKCIPHER:
  332. err = crypto_register_skcipher(&ss_algs[i].alg.crypto);
  333. if (err) {
  334. dev_err(ss->dev, "Fail to register %s\n",
  335. ss_algs[i].alg.crypto.base.cra_name);
  336. goto error_alg;
  337. }
  338. break;
  339. case CRYPTO_ALG_TYPE_AHASH:
  340. err = crypto_register_ahash(&ss_algs[i].alg.hash);
  341. if (err) {
  342. dev_err(ss->dev, "Fail to register %s\n",
  343. ss_algs[i].alg.hash.halg.base.cra_name);
  344. goto error_alg;
  345. }
  346. break;
  347. case CRYPTO_ALG_TYPE_RNG:
  348. err = crypto_register_rng(&ss_algs[i].alg.rng);
  349. if (err) {
  350. dev_err(ss->dev, "Fail to register %s\n",
  351. ss_algs[i].alg.rng.base.cra_name);
  352. }
  353. break;
  354. }
  355. }
  356. platform_set_drvdata(pdev, ss);
  357. return 0;
  358. error_alg:
  359. i--;
  360. for (; i >= 0; i--) {
  361. switch (ss_algs[i].type) {
  362. case CRYPTO_ALG_TYPE_SKCIPHER:
  363. crypto_unregister_skcipher(&ss_algs[i].alg.crypto);
  364. break;
  365. case CRYPTO_ALG_TYPE_AHASH:
  366. crypto_unregister_ahash(&ss_algs[i].alg.hash);
  367. break;
  368. case CRYPTO_ALG_TYPE_RNG:
  369. crypto_unregister_rng(&ss_algs[i].alg.rng);
  370. break;
  371. }
  372. }
  373. if (ss->reset)
  374. reset_control_assert(ss->reset);
  375. error_clk:
  376. clk_disable_unprepare(ss->ssclk);
  377. error_ssclk:
  378. clk_disable_unprepare(ss->busclk);
  379. return err;
  380. }
  381. static int sun4i_ss_remove(struct platform_device *pdev)
  382. {
  383. int i;
  384. struct sun4i_ss_ctx *ss = platform_get_drvdata(pdev);
  385. for (i = 0; i < ARRAY_SIZE(ss_algs); i++) {
  386. switch (ss_algs[i].type) {
  387. case CRYPTO_ALG_TYPE_SKCIPHER:
  388. crypto_unregister_skcipher(&ss_algs[i].alg.crypto);
  389. break;
  390. case CRYPTO_ALG_TYPE_AHASH:
  391. crypto_unregister_ahash(&ss_algs[i].alg.hash);
  392. break;
  393. case CRYPTO_ALG_TYPE_RNG:
  394. crypto_unregister_rng(&ss_algs[i].alg.rng);
  395. break;
  396. }
  397. }
  398. writel(0, ss->base + SS_CTL);
  399. if (ss->reset)
  400. reset_control_assert(ss->reset);
  401. clk_disable_unprepare(ss->busclk);
  402. clk_disable_unprepare(ss->ssclk);
  403. return 0;
  404. }
  405. static const struct of_device_id a20ss_crypto_of_match_table[] = {
  406. { .compatible = "allwinner,sun4i-a10-crypto" },
  407. {}
  408. };
  409. MODULE_DEVICE_TABLE(of, a20ss_crypto_of_match_table);
  410. static struct platform_driver sun4i_ss_driver = {
  411. .probe = sun4i_ss_probe,
  412. .remove = sun4i_ss_remove,
  413. .driver = {
  414. .name = "sun4i-ss",
  415. .of_match_table = a20ss_crypto_of_match_table,
  416. },
  417. };
  418. module_platform_driver(sun4i_ss_driver);
  419. MODULE_ALIAS("platform:sun4i-ss");
  420. MODULE_DESCRIPTION("Allwinner Security System cryptographic accelerator");
  421. MODULE_LICENSE("GPL");
  422. MODULE_AUTHOR("Corentin LABBE <clabbe.montjoie@gmail.com>");