caamalg_qi.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847
  1. /*
  2. * Freescale FSL CAAM support for crypto API over QI backend.
  3. * Based on caamalg.c
  4. *
  5. * Copyright 2013-2016 Freescale Semiconductor, Inc.
  6. * Copyright 2016-2017 NXP
  7. */
  8. #include "compat.h"
  9. #include "ctrl.h"
  10. #include "regs.h"
  11. #include "intern.h"
  12. #include "desc_constr.h"
  13. #include "error.h"
  14. #include "sg_sw_qm.h"
  15. #include "key_gen.h"
  16. #include "qi.h"
  17. #include "jr.h"
  18. #include "caamalg_desc.h"
  19. /*
  20. * crypto alg
  21. */
  22. #define CAAM_CRA_PRIORITY 2000
  23. /* max key is sum of AES_MAX_KEY_SIZE, max split key size */
  24. #define CAAM_MAX_KEY_SIZE (AES_MAX_KEY_SIZE + \
  25. SHA512_DIGEST_SIZE * 2)
  26. #define DESC_MAX_USED_BYTES (DESC_QI_AEAD_GIVENC_LEN + \
  27. CAAM_MAX_KEY_SIZE)
  28. #define DESC_MAX_USED_LEN (DESC_MAX_USED_BYTES / CAAM_CMD_SZ)
  29. struct caam_alg_entry {
  30. int class1_alg_type;
  31. int class2_alg_type;
  32. bool rfc3686;
  33. bool geniv;
  34. };
  35. struct caam_aead_alg {
  36. struct aead_alg aead;
  37. struct caam_alg_entry caam;
  38. bool registered;
  39. };
  40. /*
  41. * per-session context
  42. */
  43. struct caam_ctx {
  44. struct device *jrdev;
  45. u32 sh_desc_enc[DESC_MAX_USED_LEN];
  46. u32 sh_desc_dec[DESC_MAX_USED_LEN];
  47. u32 sh_desc_givenc[DESC_MAX_USED_LEN];
  48. u8 key[CAAM_MAX_KEY_SIZE];
  49. dma_addr_t key_dma;
  50. enum dma_data_direction dir;
  51. struct alginfo adata;
  52. struct alginfo cdata;
  53. unsigned int authsize;
  54. struct device *qidev;
  55. spinlock_t lock; /* Protects multiple init of driver context */
  56. struct caam_drv_ctx *drv_ctx[NUM_OP];
  57. };
  58. static int aead_set_sh_desc(struct crypto_aead *aead)
  59. {
  60. struct caam_aead_alg *alg = container_of(crypto_aead_alg(aead),
  61. typeof(*alg), aead);
  62. struct caam_ctx *ctx = crypto_aead_ctx(aead);
  63. unsigned int ivsize = crypto_aead_ivsize(aead);
  64. u32 ctx1_iv_off = 0;
  65. u32 *nonce = NULL;
  66. unsigned int data_len[2];
  67. u32 inl_mask;
  68. const bool ctr_mode = ((ctx->cdata.algtype & OP_ALG_AAI_MASK) ==
  69. OP_ALG_AAI_CTR_MOD128);
  70. const bool is_rfc3686 = alg->caam.rfc3686;
  71. struct caam_drv_private *ctrlpriv = dev_get_drvdata(ctx->jrdev->parent);
  72. if (!ctx->cdata.keylen || !ctx->authsize)
  73. return 0;
  74. /*
  75. * AES-CTR needs to load IV in CONTEXT1 reg
  76. * at an offset of 128bits (16bytes)
  77. * CONTEXT1[255:128] = IV
  78. */
  79. if (ctr_mode)
  80. ctx1_iv_off = 16;
  81. /*
  82. * RFC3686 specific:
  83. * CONTEXT1[255:128] = {NONCE, IV, COUNTER}
  84. */
  85. if (is_rfc3686) {
  86. ctx1_iv_off = 16 + CTR_RFC3686_NONCE_SIZE;
  87. nonce = (u32 *)((void *)ctx->key + ctx->adata.keylen_pad +
  88. ctx->cdata.keylen - CTR_RFC3686_NONCE_SIZE);
  89. }
  90. data_len[0] = ctx->adata.keylen_pad;
  91. data_len[1] = ctx->cdata.keylen;
  92. if (alg->caam.geniv)
  93. goto skip_enc;
  94. /* aead_encrypt shared descriptor */
  95. if (desc_inline_query(DESC_QI_AEAD_ENC_LEN +
  96. (is_rfc3686 ? DESC_AEAD_CTR_RFC3686_LEN : 0),
  97. DESC_JOB_IO_LEN, data_len, &inl_mask,
  98. ARRAY_SIZE(data_len)) < 0)
  99. return -EINVAL;
  100. if (inl_mask & 1)
  101. ctx->adata.key_virt = ctx->key;
  102. else
  103. ctx->adata.key_dma = ctx->key_dma;
  104. if (inl_mask & 2)
  105. ctx->cdata.key_virt = ctx->key + ctx->adata.keylen_pad;
  106. else
  107. ctx->cdata.key_dma = ctx->key_dma + ctx->adata.keylen_pad;
  108. ctx->adata.key_inline = !!(inl_mask & 1);
  109. ctx->cdata.key_inline = !!(inl_mask & 2);
  110. cnstr_shdsc_aead_encap(ctx->sh_desc_enc, &ctx->cdata, &ctx->adata,
  111. ivsize, ctx->authsize, is_rfc3686, nonce,
  112. ctx1_iv_off, true, ctrlpriv->era);
  113. skip_enc:
  114. /* aead_decrypt shared descriptor */
  115. if (desc_inline_query(DESC_QI_AEAD_DEC_LEN +
  116. (is_rfc3686 ? DESC_AEAD_CTR_RFC3686_LEN : 0),
  117. DESC_JOB_IO_LEN, data_len, &inl_mask,
  118. ARRAY_SIZE(data_len)) < 0)
  119. return -EINVAL;
  120. if (inl_mask & 1)
  121. ctx->adata.key_virt = ctx->key;
  122. else
  123. ctx->adata.key_dma = ctx->key_dma;
  124. if (inl_mask & 2)
  125. ctx->cdata.key_virt = ctx->key + ctx->adata.keylen_pad;
  126. else
  127. ctx->cdata.key_dma = ctx->key_dma + ctx->adata.keylen_pad;
  128. ctx->adata.key_inline = !!(inl_mask & 1);
  129. ctx->cdata.key_inline = !!(inl_mask & 2);
  130. cnstr_shdsc_aead_decap(ctx->sh_desc_dec, &ctx->cdata, &ctx->adata,
  131. ivsize, ctx->authsize, alg->caam.geniv,
  132. is_rfc3686, nonce, ctx1_iv_off, true,
  133. ctrlpriv->era);
  134. if (!alg->caam.geniv)
  135. goto skip_givenc;
  136. /* aead_givencrypt shared descriptor */
  137. if (desc_inline_query(DESC_QI_AEAD_GIVENC_LEN +
  138. (is_rfc3686 ? DESC_AEAD_CTR_RFC3686_LEN : 0),
  139. DESC_JOB_IO_LEN, data_len, &inl_mask,
  140. ARRAY_SIZE(data_len)) < 0)
  141. return -EINVAL;
  142. if (inl_mask & 1)
  143. ctx->adata.key_virt = ctx->key;
  144. else
  145. ctx->adata.key_dma = ctx->key_dma;
  146. if (inl_mask & 2)
  147. ctx->cdata.key_virt = ctx->key + ctx->adata.keylen_pad;
  148. else
  149. ctx->cdata.key_dma = ctx->key_dma + ctx->adata.keylen_pad;
  150. ctx->adata.key_inline = !!(inl_mask & 1);
  151. ctx->cdata.key_inline = !!(inl_mask & 2);
  152. cnstr_shdsc_aead_givencap(ctx->sh_desc_enc, &ctx->cdata, &ctx->adata,
  153. ivsize, ctx->authsize, is_rfc3686, nonce,
  154. ctx1_iv_off, true, ctrlpriv->era);
  155. skip_givenc:
  156. return 0;
  157. }
  158. static int aead_setauthsize(struct crypto_aead *authenc, unsigned int authsize)
  159. {
  160. struct caam_ctx *ctx = crypto_aead_ctx(authenc);
  161. ctx->authsize = authsize;
  162. aead_set_sh_desc(authenc);
  163. return 0;
  164. }
  165. static int aead_setkey(struct crypto_aead *aead, const u8 *key,
  166. unsigned int keylen)
  167. {
  168. struct caam_ctx *ctx = crypto_aead_ctx(aead);
  169. struct device *jrdev = ctx->jrdev;
  170. struct caam_drv_private *ctrlpriv = dev_get_drvdata(jrdev->parent);
  171. struct crypto_authenc_keys keys;
  172. int ret = 0;
  173. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  174. goto badkey;
  175. #ifdef DEBUG
  176. dev_err(jrdev, "keylen %d enckeylen %d authkeylen %d\n",
  177. keys.authkeylen + keys.enckeylen, keys.enckeylen,
  178. keys.authkeylen);
  179. print_hex_dump(KERN_ERR, "key in @" __stringify(__LINE__)": ",
  180. DUMP_PREFIX_ADDRESS, 16, 4, key, keylen, 1);
  181. #endif
  182. /*
  183. * If DKP is supported, use it in the shared descriptor to generate
  184. * the split key.
  185. */
  186. if (ctrlpriv->era >= 6) {
  187. ctx->adata.keylen = keys.authkeylen;
  188. ctx->adata.keylen_pad = split_key_len(ctx->adata.algtype &
  189. OP_ALG_ALGSEL_MASK);
  190. if (ctx->adata.keylen_pad + keys.enckeylen > CAAM_MAX_KEY_SIZE)
  191. goto badkey;
  192. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  193. memcpy(ctx->key + ctx->adata.keylen_pad, keys.enckey,
  194. keys.enckeylen);
  195. dma_sync_single_for_device(jrdev, ctx->key_dma,
  196. ctx->adata.keylen_pad +
  197. keys.enckeylen, ctx->dir);
  198. goto skip_split_key;
  199. }
  200. ret = gen_split_key(jrdev, ctx->key, &ctx->adata, keys.authkey,
  201. keys.authkeylen, CAAM_MAX_KEY_SIZE -
  202. keys.enckeylen);
  203. if (ret)
  204. goto badkey;
  205. /* postpend encryption key to auth split key */
  206. memcpy(ctx->key + ctx->adata.keylen_pad, keys.enckey, keys.enckeylen);
  207. dma_sync_single_for_device(jrdev, ctx->key_dma, ctx->adata.keylen_pad +
  208. keys.enckeylen, ctx->dir);
  209. #ifdef DEBUG
  210. print_hex_dump(KERN_ERR, "ctx.key@" __stringify(__LINE__)": ",
  211. DUMP_PREFIX_ADDRESS, 16, 4, ctx->key,
  212. ctx->adata.keylen_pad + keys.enckeylen, 1);
  213. #endif
  214. skip_split_key:
  215. ctx->cdata.keylen = keys.enckeylen;
  216. ret = aead_set_sh_desc(aead);
  217. if (ret)
  218. goto badkey;
  219. /* Now update the driver contexts with the new shared descriptor */
  220. if (ctx->drv_ctx[ENCRYPT]) {
  221. ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
  222. ctx->sh_desc_enc);
  223. if (ret) {
  224. dev_err(jrdev, "driver enc context update failed\n");
  225. goto badkey;
  226. }
  227. }
  228. if (ctx->drv_ctx[DECRYPT]) {
  229. ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
  230. ctx->sh_desc_dec);
  231. if (ret) {
  232. dev_err(jrdev, "driver dec context update failed\n");
  233. goto badkey;
  234. }
  235. }
  236. memzero_explicit(&keys, sizeof(keys));
  237. return ret;
  238. badkey:
  239. crypto_aead_set_flags(aead, CRYPTO_TFM_RES_BAD_KEY_LEN);
  240. memzero_explicit(&keys, sizeof(keys));
  241. return -EINVAL;
  242. }
  243. static int gcm_set_sh_desc(struct crypto_aead *aead)
  244. {
  245. struct caam_ctx *ctx = crypto_aead_ctx(aead);
  246. unsigned int ivsize = crypto_aead_ivsize(aead);
  247. int rem_bytes = CAAM_DESC_BYTES_MAX - DESC_JOB_IO_LEN -
  248. ctx->cdata.keylen;
  249. if (!ctx->cdata.keylen || !ctx->authsize)
  250. return 0;
  251. /*
  252. * Job Descriptor and Shared Descriptor
  253. * must fit into the 64-word Descriptor h/w Buffer
  254. */
  255. if (rem_bytes >= DESC_QI_GCM_ENC_LEN) {
  256. ctx->cdata.key_inline = true;
  257. ctx->cdata.key_virt = ctx->key;
  258. } else {
  259. ctx->cdata.key_inline = false;
  260. ctx->cdata.key_dma = ctx->key_dma;
  261. }
  262. cnstr_shdsc_gcm_encap(ctx->sh_desc_enc, &ctx->cdata, ivsize,
  263. ctx->authsize, true);
  264. /*
  265. * Job Descriptor and Shared Descriptor
  266. * must fit into the 64-word Descriptor h/w Buffer
  267. */
  268. if (rem_bytes >= DESC_QI_GCM_DEC_LEN) {
  269. ctx->cdata.key_inline = true;
  270. ctx->cdata.key_virt = ctx->key;
  271. } else {
  272. ctx->cdata.key_inline = false;
  273. ctx->cdata.key_dma = ctx->key_dma;
  274. }
  275. cnstr_shdsc_gcm_decap(ctx->sh_desc_dec, &ctx->cdata, ivsize,
  276. ctx->authsize, true);
  277. return 0;
  278. }
  279. static int gcm_setauthsize(struct crypto_aead *authenc, unsigned int authsize)
  280. {
  281. struct caam_ctx *ctx = crypto_aead_ctx(authenc);
  282. ctx->authsize = authsize;
  283. gcm_set_sh_desc(authenc);
  284. return 0;
  285. }
  286. static int gcm_setkey(struct crypto_aead *aead,
  287. const u8 *key, unsigned int keylen)
  288. {
  289. struct caam_ctx *ctx = crypto_aead_ctx(aead);
  290. struct device *jrdev = ctx->jrdev;
  291. int ret;
  292. #ifdef DEBUG
  293. print_hex_dump(KERN_ERR, "key in @" __stringify(__LINE__)": ",
  294. DUMP_PREFIX_ADDRESS, 16, 4, key, keylen, 1);
  295. #endif
  296. memcpy(ctx->key, key, keylen);
  297. dma_sync_single_for_device(jrdev, ctx->key_dma, keylen, ctx->dir);
  298. ctx->cdata.keylen = keylen;
  299. ret = gcm_set_sh_desc(aead);
  300. if (ret)
  301. return ret;
  302. /* Now update the driver contexts with the new shared descriptor */
  303. if (ctx->drv_ctx[ENCRYPT]) {
  304. ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
  305. ctx->sh_desc_enc);
  306. if (ret) {
  307. dev_err(jrdev, "driver enc context update failed\n");
  308. return ret;
  309. }
  310. }
  311. if (ctx->drv_ctx[DECRYPT]) {
  312. ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
  313. ctx->sh_desc_dec);
  314. if (ret) {
  315. dev_err(jrdev, "driver dec context update failed\n");
  316. return ret;
  317. }
  318. }
  319. return 0;
  320. }
  321. static int rfc4106_set_sh_desc(struct crypto_aead *aead)
  322. {
  323. struct caam_ctx *ctx = crypto_aead_ctx(aead);
  324. unsigned int ivsize = crypto_aead_ivsize(aead);
  325. int rem_bytes = CAAM_DESC_BYTES_MAX - DESC_JOB_IO_LEN -
  326. ctx->cdata.keylen;
  327. if (!ctx->cdata.keylen || !ctx->authsize)
  328. return 0;
  329. ctx->cdata.key_virt = ctx->key;
  330. /*
  331. * Job Descriptor and Shared Descriptor
  332. * must fit into the 64-word Descriptor h/w Buffer
  333. */
  334. if (rem_bytes >= DESC_QI_RFC4106_ENC_LEN) {
  335. ctx->cdata.key_inline = true;
  336. } else {
  337. ctx->cdata.key_inline = false;
  338. ctx->cdata.key_dma = ctx->key_dma;
  339. }
  340. cnstr_shdsc_rfc4106_encap(ctx->sh_desc_enc, &ctx->cdata, ivsize,
  341. ctx->authsize, true);
  342. /*
  343. * Job Descriptor and Shared Descriptor
  344. * must fit into the 64-word Descriptor h/w Buffer
  345. */
  346. if (rem_bytes >= DESC_QI_RFC4106_DEC_LEN) {
  347. ctx->cdata.key_inline = true;
  348. } else {
  349. ctx->cdata.key_inline = false;
  350. ctx->cdata.key_dma = ctx->key_dma;
  351. }
  352. cnstr_shdsc_rfc4106_decap(ctx->sh_desc_dec, &ctx->cdata, ivsize,
  353. ctx->authsize, true);
  354. return 0;
  355. }
  356. static int rfc4106_setauthsize(struct crypto_aead *authenc,
  357. unsigned int authsize)
  358. {
  359. struct caam_ctx *ctx = crypto_aead_ctx(authenc);
  360. ctx->authsize = authsize;
  361. rfc4106_set_sh_desc(authenc);
  362. return 0;
  363. }
  364. static int rfc4106_setkey(struct crypto_aead *aead,
  365. const u8 *key, unsigned int keylen)
  366. {
  367. struct caam_ctx *ctx = crypto_aead_ctx(aead);
  368. struct device *jrdev = ctx->jrdev;
  369. int ret;
  370. if (keylen < 4)
  371. return -EINVAL;
  372. #ifdef DEBUG
  373. print_hex_dump(KERN_ERR, "key in @" __stringify(__LINE__)": ",
  374. DUMP_PREFIX_ADDRESS, 16, 4, key, keylen, 1);
  375. #endif
  376. memcpy(ctx->key, key, keylen);
  377. /*
  378. * The last four bytes of the key material are used as the salt value
  379. * in the nonce. Update the AES key length.
  380. */
  381. ctx->cdata.keylen = keylen - 4;
  382. dma_sync_single_for_device(jrdev, ctx->key_dma, ctx->cdata.keylen,
  383. ctx->dir);
  384. ret = rfc4106_set_sh_desc(aead);
  385. if (ret)
  386. return ret;
  387. /* Now update the driver contexts with the new shared descriptor */
  388. if (ctx->drv_ctx[ENCRYPT]) {
  389. ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
  390. ctx->sh_desc_enc);
  391. if (ret) {
  392. dev_err(jrdev, "driver enc context update failed\n");
  393. return ret;
  394. }
  395. }
  396. if (ctx->drv_ctx[DECRYPT]) {
  397. ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
  398. ctx->sh_desc_dec);
  399. if (ret) {
  400. dev_err(jrdev, "driver dec context update failed\n");
  401. return ret;
  402. }
  403. }
  404. return 0;
  405. }
  406. static int rfc4543_set_sh_desc(struct crypto_aead *aead)
  407. {
  408. struct caam_ctx *ctx = crypto_aead_ctx(aead);
  409. unsigned int ivsize = crypto_aead_ivsize(aead);
  410. int rem_bytes = CAAM_DESC_BYTES_MAX - DESC_JOB_IO_LEN -
  411. ctx->cdata.keylen;
  412. if (!ctx->cdata.keylen || !ctx->authsize)
  413. return 0;
  414. ctx->cdata.key_virt = ctx->key;
  415. /*
  416. * Job Descriptor and Shared Descriptor
  417. * must fit into the 64-word Descriptor h/w Buffer
  418. */
  419. if (rem_bytes >= DESC_QI_RFC4543_ENC_LEN) {
  420. ctx->cdata.key_inline = true;
  421. } else {
  422. ctx->cdata.key_inline = false;
  423. ctx->cdata.key_dma = ctx->key_dma;
  424. }
  425. cnstr_shdsc_rfc4543_encap(ctx->sh_desc_enc, &ctx->cdata, ivsize,
  426. ctx->authsize, true);
  427. /*
  428. * Job Descriptor and Shared Descriptor
  429. * must fit into the 64-word Descriptor h/w Buffer
  430. */
  431. if (rem_bytes >= DESC_QI_RFC4543_DEC_LEN) {
  432. ctx->cdata.key_inline = true;
  433. } else {
  434. ctx->cdata.key_inline = false;
  435. ctx->cdata.key_dma = ctx->key_dma;
  436. }
  437. cnstr_shdsc_rfc4543_decap(ctx->sh_desc_dec, &ctx->cdata, ivsize,
  438. ctx->authsize, true);
  439. return 0;
  440. }
  441. static int rfc4543_setauthsize(struct crypto_aead *authenc,
  442. unsigned int authsize)
  443. {
  444. struct caam_ctx *ctx = crypto_aead_ctx(authenc);
  445. ctx->authsize = authsize;
  446. rfc4543_set_sh_desc(authenc);
  447. return 0;
  448. }
  449. static int rfc4543_setkey(struct crypto_aead *aead,
  450. const u8 *key, unsigned int keylen)
  451. {
  452. struct caam_ctx *ctx = crypto_aead_ctx(aead);
  453. struct device *jrdev = ctx->jrdev;
  454. int ret;
  455. if (keylen < 4)
  456. return -EINVAL;
  457. #ifdef DEBUG
  458. print_hex_dump(KERN_ERR, "key in @" __stringify(__LINE__)": ",
  459. DUMP_PREFIX_ADDRESS, 16, 4, key, keylen, 1);
  460. #endif
  461. memcpy(ctx->key, key, keylen);
  462. /*
  463. * The last four bytes of the key material are used as the salt value
  464. * in the nonce. Update the AES key length.
  465. */
  466. ctx->cdata.keylen = keylen - 4;
  467. dma_sync_single_for_device(jrdev, ctx->key_dma, ctx->cdata.keylen,
  468. ctx->dir);
  469. ret = rfc4543_set_sh_desc(aead);
  470. if (ret)
  471. return ret;
  472. /* Now update the driver contexts with the new shared descriptor */
  473. if (ctx->drv_ctx[ENCRYPT]) {
  474. ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
  475. ctx->sh_desc_enc);
  476. if (ret) {
  477. dev_err(jrdev, "driver enc context update failed\n");
  478. return ret;
  479. }
  480. }
  481. if (ctx->drv_ctx[DECRYPT]) {
  482. ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
  483. ctx->sh_desc_dec);
  484. if (ret) {
  485. dev_err(jrdev, "driver dec context update failed\n");
  486. return ret;
  487. }
  488. }
  489. return 0;
  490. }
  491. static int ablkcipher_setkey(struct crypto_ablkcipher *ablkcipher,
  492. const u8 *key, unsigned int keylen)
  493. {
  494. struct caam_ctx *ctx = crypto_ablkcipher_ctx(ablkcipher);
  495. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(ablkcipher);
  496. const char *alg_name = crypto_tfm_alg_name(tfm);
  497. struct device *jrdev = ctx->jrdev;
  498. unsigned int ivsize = crypto_ablkcipher_ivsize(ablkcipher);
  499. u32 ctx1_iv_off = 0;
  500. const bool ctr_mode = ((ctx->cdata.algtype & OP_ALG_AAI_MASK) ==
  501. OP_ALG_AAI_CTR_MOD128);
  502. const bool is_rfc3686 = (ctr_mode && strstr(alg_name, "rfc3686"));
  503. int ret = 0;
  504. #ifdef DEBUG
  505. print_hex_dump(KERN_ERR, "key in @" __stringify(__LINE__)": ",
  506. DUMP_PREFIX_ADDRESS, 16, 4, key, keylen, 1);
  507. #endif
  508. /*
  509. * AES-CTR needs to load IV in CONTEXT1 reg
  510. * at an offset of 128bits (16bytes)
  511. * CONTEXT1[255:128] = IV
  512. */
  513. if (ctr_mode)
  514. ctx1_iv_off = 16;
  515. /*
  516. * RFC3686 specific:
  517. * | CONTEXT1[255:128] = {NONCE, IV, COUNTER}
  518. * | *key = {KEY, NONCE}
  519. */
  520. if (is_rfc3686) {
  521. ctx1_iv_off = 16 + CTR_RFC3686_NONCE_SIZE;
  522. keylen -= CTR_RFC3686_NONCE_SIZE;
  523. }
  524. ctx->cdata.keylen = keylen;
  525. ctx->cdata.key_virt = key;
  526. ctx->cdata.key_inline = true;
  527. /* ablkcipher encrypt, decrypt, givencrypt shared descriptors */
  528. cnstr_shdsc_ablkcipher_encap(ctx->sh_desc_enc, &ctx->cdata, ivsize,
  529. is_rfc3686, ctx1_iv_off);
  530. cnstr_shdsc_ablkcipher_decap(ctx->sh_desc_dec, &ctx->cdata, ivsize,
  531. is_rfc3686, ctx1_iv_off);
  532. cnstr_shdsc_ablkcipher_givencap(ctx->sh_desc_givenc, &ctx->cdata,
  533. ivsize, is_rfc3686, ctx1_iv_off);
  534. /* Now update the driver contexts with the new shared descriptor */
  535. if (ctx->drv_ctx[ENCRYPT]) {
  536. ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
  537. ctx->sh_desc_enc);
  538. if (ret) {
  539. dev_err(jrdev, "driver enc context update failed\n");
  540. goto badkey;
  541. }
  542. }
  543. if (ctx->drv_ctx[DECRYPT]) {
  544. ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
  545. ctx->sh_desc_dec);
  546. if (ret) {
  547. dev_err(jrdev, "driver dec context update failed\n");
  548. goto badkey;
  549. }
  550. }
  551. if (ctx->drv_ctx[GIVENCRYPT]) {
  552. ret = caam_drv_ctx_update(ctx->drv_ctx[GIVENCRYPT],
  553. ctx->sh_desc_givenc);
  554. if (ret) {
  555. dev_err(jrdev, "driver givenc context update failed\n");
  556. goto badkey;
  557. }
  558. }
  559. return ret;
  560. badkey:
  561. crypto_ablkcipher_set_flags(ablkcipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  562. return -EINVAL;
  563. }
  564. static int xts_ablkcipher_setkey(struct crypto_ablkcipher *ablkcipher,
  565. const u8 *key, unsigned int keylen)
  566. {
  567. struct caam_ctx *ctx = crypto_ablkcipher_ctx(ablkcipher);
  568. struct device *jrdev = ctx->jrdev;
  569. int ret = 0;
  570. if (keylen != 2 * AES_MIN_KEY_SIZE && keylen != 2 * AES_MAX_KEY_SIZE) {
  571. dev_err(jrdev, "key size mismatch\n");
  572. goto badkey;
  573. }
  574. ctx->cdata.keylen = keylen;
  575. ctx->cdata.key_virt = key;
  576. ctx->cdata.key_inline = true;
  577. /* xts ablkcipher encrypt, decrypt shared descriptors */
  578. cnstr_shdsc_xts_ablkcipher_encap(ctx->sh_desc_enc, &ctx->cdata);
  579. cnstr_shdsc_xts_ablkcipher_decap(ctx->sh_desc_dec, &ctx->cdata);
  580. /* Now update the driver contexts with the new shared descriptor */
  581. if (ctx->drv_ctx[ENCRYPT]) {
  582. ret = caam_drv_ctx_update(ctx->drv_ctx[ENCRYPT],
  583. ctx->sh_desc_enc);
  584. if (ret) {
  585. dev_err(jrdev, "driver enc context update failed\n");
  586. goto badkey;
  587. }
  588. }
  589. if (ctx->drv_ctx[DECRYPT]) {
  590. ret = caam_drv_ctx_update(ctx->drv_ctx[DECRYPT],
  591. ctx->sh_desc_dec);
  592. if (ret) {
  593. dev_err(jrdev, "driver dec context update failed\n");
  594. goto badkey;
  595. }
  596. }
  597. return ret;
  598. badkey:
  599. crypto_ablkcipher_set_flags(ablkcipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  600. return -EINVAL;
  601. }
  602. /*
  603. * aead_edesc - s/w-extended aead descriptor
  604. * @src_nents: number of segments in input scatterlist
  605. * @dst_nents: number of segments in output scatterlist
  606. * @iv_dma: dma address of iv for checking continuity and link table
  607. * @qm_sg_bytes: length of dma mapped h/w link table
  608. * @qm_sg_dma: bus physical mapped address of h/w link table
  609. * @assoclen: associated data length, in CAAM endianness
  610. * @assoclen_dma: bus physical mapped address of req->assoclen
  611. * @drv_req: driver-specific request structure
  612. * @sgt: the h/w link table, followed by IV
  613. */
  614. struct aead_edesc {
  615. int src_nents;
  616. int dst_nents;
  617. dma_addr_t iv_dma;
  618. int qm_sg_bytes;
  619. dma_addr_t qm_sg_dma;
  620. unsigned int assoclen;
  621. dma_addr_t assoclen_dma;
  622. struct caam_drv_req drv_req;
  623. struct qm_sg_entry sgt[0];
  624. };
  625. /*
  626. * ablkcipher_edesc - s/w-extended ablkcipher descriptor
  627. * @src_nents: number of segments in input scatterlist
  628. * @dst_nents: number of segments in output scatterlist
  629. * @iv_dma: dma address of iv for checking continuity and link table
  630. * @qm_sg_bytes: length of dma mapped h/w link table
  631. * @qm_sg_dma: bus physical mapped address of h/w link table
  632. * @drv_req: driver-specific request structure
  633. * @sgt: the h/w link table, followed by IV
  634. */
  635. struct ablkcipher_edesc {
  636. int src_nents;
  637. int dst_nents;
  638. dma_addr_t iv_dma;
  639. int qm_sg_bytes;
  640. dma_addr_t qm_sg_dma;
  641. struct caam_drv_req drv_req;
  642. struct qm_sg_entry sgt[0];
  643. };
  644. static struct caam_drv_ctx *get_drv_ctx(struct caam_ctx *ctx,
  645. enum optype type)
  646. {
  647. /*
  648. * This function is called on the fast path with values of 'type'
  649. * known at compile time. Invalid arguments are not expected and
  650. * thus no checks are made.
  651. */
  652. struct caam_drv_ctx *drv_ctx = ctx->drv_ctx[type];
  653. u32 *desc;
  654. if (unlikely(!drv_ctx)) {
  655. spin_lock(&ctx->lock);
  656. /* Read again to check if some other core init drv_ctx */
  657. drv_ctx = ctx->drv_ctx[type];
  658. if (!drv_ctx) {
  659. int cpu;
  660. if (type == ENCRYPT)
  661. desc = ctx->sh_desc_enc;
  662. else if (type == DECRYPT)
  663. desc = ctx->sh_desc_dec;
  664. else /* (type == GIVENCRYPT) */
  665. desc = ctx->sh_desc_givenc;
  666. cpu = smp_processor_id();
  667. drv_ctx = caam_drv_ctx_init(ctx->qidev, &cpu, desc);
  668. if (likely(!IS_ERR_OR_NULL(drv_ctx)))
  669. drv_ctx->op_type = type;
  670. ctx->drv_ctx[type] = drv_ctx;
  671. }
  672. spin_unlock(&ctx->lock);
  673. }
  674. return drv_ctx;
  675. }
  676. static void caam_unmap(struct device *dev, struct scatterlist *src,
  677. struct scatterlist *dst, int src_nents,
  678. int dst_nents, dma_addr_t iv_dma, int ivsize,
  679. enum optype op_type, dma_addr_t qm_sg_dma,
  680. int qm_sg_bytes)
  681. {
  682. if (dst != src) {
  683. if (src_nents)
  684. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  685. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  686. } else {
  687. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  688. }
  689. if (iv_dma)
  690. dma_unmap_single(dev, iv_dma, ivsize,
  691. op_type == GIVENCRYPT ? DMA_FROM_DEVICE :
  692. DMA_TO_DEVICE);
  693. if (qm_sg_bytes)
  694. dma_unmap_single(dev, qm_sg_dma, qm_sg_bytes, DMA_TO_DEVICE);
  695. }
  696. static void aead_unmap(struct device *dev,
  697. struct aead_edesc *edesc,
  698. struct aead_request *req)
  699. {
  700. struct crypto_aead *aead = crypto_aead_reqtfm(req);
  701. int ivsize = crypto_aead_ivsize(aead);
  702. caam_unmap(dev, req->src, req->dst, edesc->src_nents, edesc->dst_nents,
  703. edesc->iv_dma, ivsize, edesc->drv_req.drv_ctx->op_type,
  704. edesc->qm_sg_dma, edesc->qm_sg_bytes);
  705. dma_unmap_single(dev, edesc->assoclen_dma, 4, DMA_TO_DEVICE);
  706. }
  707. static void ablkcipher_unmap(struct device *dev,
  708. struct ablkcipher_edesc *edesc,
  709. struct ablkcipher_request *req)
  710. {
  711. struct crypto_ablkcipher *ablkcipher = crypto_ablkcipher_reqtfm(req);
  712. int ivsize = crypto_ablkcipher_ivsize(ablkcipher);
  713. caam_unmap(dev, req->src, req->dst, edesc->src_nents, edesc->dst_nents,
  714. edesc->iv_dma, ivsize, edesc->drv_req.drv_ctx->op_type,
  715. edesc->qm_sg_dma, edesc->qm_sg_bytes);
  716. }
  717. static void aead_done(struct caam_drv_req *drv_req, u32 status)
  718. {
  719. struct device *qidev;
  720. struct aead_edesc *edesc;
  721. struct aead_request *aead_req = drv_req->app_ctx;
  722. struct crypto_aead *aead = crypto_aead_reqtfm(aead_req);
  723. struct caam_ctx *caam_ctx = crypto_aead_ctx(aead);
  724. int ecode = 0;
  725. qidev = caam_ctx->qidev;
  726. if (unlikely(status)) {
  727. u32 ssrc = status & JRSTA_SSRC_MASK;
  728. u8 err_id = status & JRSTA_CCBERR_ERRID_MASK;
  729. caam_jr_strstatus(qidev, status);
  730. /*
  731. * verify hw auth check passed else return -EBADMSG
  732. */
  733. if (ssrc == JRSTA_SSRC_CCB_ERROR &&
  734. err_id == JRSTA_CCBERR_ERRID_ICVCHK)
  735. ecode = -EBADMSG;
  736. else
  737. ecode = -EIO;
  738. }
  739. edesc = container_of(drv_req, typeof(*edesc), drv_req);
  740. aead_unmap(qidev, edesc, aead_req);
  741. aead_request_complete(aead_req, ecode);
  742. qi_cache_free(edesc);
  743. }
  744. /*
  745. * allocate and map the aead extended descriptor
  746. */
  747. static struct aead_edesc *aead_edesc_alloc(struct aead_request *req,
  748. bool encrypt)
  749. {
  750. struct crypto_aead *aead = crypto_aead_reqtfm(req);
  751. struct caam_ctx *ctx = crypto_aead_ctx(aead);
  752. struct caam_aead_alg *alg = container_of(crypto_aead_alg(aead),
  753. typeof(*alg), aead);
  754. struct device *qidev = ctx->qidev;
  755. gfp_t flags = (req->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP) ?
  756. GFP_KERNEL : GFP_ATOMIC;
  757. int src_nents, mapped_src_nents, dst_nents = 0, mapped_dst_nents = 0;
  758. struct aead_edesc *edesc;
  759. dma_addr_t qm_sg_dma, iv_dma = 0;
  760. int ivsize = 0;
  761. unsigned int authsize = ctx->authsize;
  762. int qm_sg_index = 0, qm_sg_ents = 0, qm_sg_bytes;
  763. int in_len, out_len;
  764. struct qm_sg_entry *sg_table, *fd_sgt;
  765. struct caam_drv_ctx *drv_ctx;
  766. enum optype op_type = encrypt ? ENCRYPT : DECRYPT;
  767. drv_ctx = get_drv_ctx(ctx, op_type);
  768. if (unlikely(IS_ERR_OR_NULL(drv_ctx)))
  769. return (struct aead_edesc *)drv_ctx;
  770. /* allocate space for base edesc and hw desc commands, link tables */
  771. edesc = qi_cache_alloc(GFP_DMA | flags);
  772. if (unlikely(!edesc)) {
  773. dev_err(qidev, "could not allocate extended descriptor\n");
  774. return ERR_PTR(-ENOMEM);
  775. }
  776. if (likely(req->src == req->dst)) {
  777. src_nents = sg_nents_for_len(req->src, req->assoclen +
  778. req->cryptlen +
  779. (encrypt ? authsize : 0));
  780. if (unlikely(src_nents < 0)) {
  781. dev_err(qidev, "Insufficient bytes (%d) in src S/G\n",
  782. req->assoclen + req->cryptlen +
  783. (encrypt ? authsize : 0));
  784. qi_cache_free(edesc);
  785. return ERR_PTR(src_nents);
  786. }
  787. mapped_src_nents = dma_map_sg(qidev, req->src, src_nents,
  788. DMA_BIDIRECTIONAL);
  789. if (unlikely(!mapped_src_nents)) {
  790. dev_err(qidev, "unable to map source\n");
  791. qi_cache_free(edesc);
  792. return ERR_PTR(-ENOMEM);
  793. }
  794. } else {
  795. src_nents = sg_nents_for_len(req->src, req->assoclen +
  796. req->cryptlen);
  797. if (unlikely(src_nents < 0)) {
  798. dev_err(qidev, "Insufficient bytes (%d) in src S/G\n",
  799. req->assoclen + req->cryptlen);
  800. qi_cache_free(edesc);
  801. return ERR_PTR(src_nents);
  802. }
  803. dst_nents = sg_nents_for_len(req->dst, req->assoclen +
  804. req->cryptlen +
  805. (encrypt ? authsize :
  806. (-authsize)));
  807. if (unlikely(dst_nents < 0)) {
  808. dev_err(qidev, "Insufficient bytes (%d) in dst S/G\n",
  809. req->assoclen + req->cryptlen +
  810. (encrypt ? authsize : (-authsize)));
  811. qi_cache_free(edesc);
  812. return ERR_PTR(dst_nents);
  813. }
  814. if (src_nents) {
  815. mapped_src_nents = dma_map_sg(qidev, req->src,
  816. src_nents, DMA_TO_DEVICE);
  817. if (unlikely(!mapped_src_nents)) {
  818. dev_err(qidev, "unable to map source\n");
  819. qi_cache_free(edesc);
  820. return ERR_PTR(-ENOMEM);
  821. }
  822. } else {
  823. mapped_src_nents = 0;
  824. }
  825. mapped_dst_nents = dma_map_sg(qidev, req->dst, dst_nents,
  826. DMA_FROM_DEVICE);
  827. if (unlikely(!mapped_dst_nents)) {
  828. dev_err(qidev, "unable to map destination\n");
  829. dma_unmap_sg(qidev, req->src, src_nents, DMA_TO_DEVICE);
  830. qi_cache_free(edesc);
  831. return ERR_PTR(-ENOMEM);
  832. }
  833. }
  834. if ((alg->caam.rfc3686 && encrypt) || !alg->caam.geniv)
  835. ivsize = crypto_aead_ivsize(aead);
  836. /*
  837. * Create S/G table: req->assoclen, [IV,] req->src [, req->dst].
  838. * Input is not contiguous.
  839. */
  840. qm_sg_ents = 1 + !!ivsize + mapped_src_nents +
  841. (mapped_dst_nents > 1 ? mapped_dst_nents : 0);
  842. sg_table = &edesc->sgt[0];
  843. qm_sg_bytes = qm_sg_ents * sizeof(*sg_table);
  844. if (unlikely(offsetof(struct aead_edesc, sgt) + qm_sg_bytes + ivsize >
  845. CAAM_QI_MEMCACHE_SIZE)) {
  846. dev_err(qidev, "No space for %d S/G entries and/or %dB IV\n",
  847. qm_sg_ents, ivsize);
  848. caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents, 0,
  849. 0, 0, 0, 0);
  850. qi_cache_free(edesc);
  851. return ERR_PTR(-ENOMEM);
  852. }
  853. if (ivsize) {
  854. u8 *iv = (u8 *)(sg_table + qm_sg_ents);
  855. /* Make sure IV is located in a DMAable area */
  856. memcpy(iv, req->iv, ivsize);
  857. iv_dma = dma_map_single(qidev, iv, ivsize, DMA_TO_DEVICE);
  858. if (dma_mapping_error(qidev, iv_dma)) {
  859. dev_err(qidev, "unable to map IV\n");
  860. caam_unmap(qidev, req->src, req->dst, src_nents,
  861. dst_nents, 0, 0, 0, 0, 0);
  862. qi_cache_free(edesc);
  863. return ERR_PTR(-ENOMEM);
  864. }
  865. }
  866. edesc->src_nents = src_nents;
  867. edesc->dst_nents = dst_nents;
  868. edesc->iv_dma = iv_dma;
  869. edesc->drv_req.app_ctx = req;
  870. edesc->drv_req.cbk = aead_done;
  871. edesc->drv_req.drv_ctx = drv_ctx;
  872. edesc->assoclen = cpu_to_caam32(req->assoclen);
  873. edesc->assoclen_dma = dma_map_single(qidev, &edesc->assoclen, 4,
  874. DMA_TO_DEVICE);
  875. if (dma_mapping_error(qidev, edesc->assoclen_dma)) {
  876. dev_err(qidev, "unable to map assoclen\n");
  877. caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents,
  878. iv_dma, ivsize, op_type, 0, 0);
  879. qi_cache_free(edesc);
  880. return ERR_PTR(-ENOMEM);
  881. }
  882. dma_to_qm_sg_one(sg_table, edesc->assoclen_dma, 4, 0);
  883. qm_sg_index++;
  884. if (ivsize) {
  885. dma_to_qm_sg_one(sg_table + qm_sg_index, iv_dma, ivsize, 0);
  886. qm_sg_index++;
  887. }
  888. sg_to_qm_sg_last(req->src, mapped_src_nents, sg_table + qm_sg_index, 0);
  889. qm_sg_index += mapped_src_nents;
  890. if (mapped_dst_nents > 1)
  891. sg_to_qm_sg_last(req->dst, mapped_dst_nents, sg_table +
  892. qm_sg_index, 0);
  893. qm_sg_dma = dma_map_single(qidev, sg_table, qm_sg_bytes, DMA_TO_DEVICE);
  894. if (dma_mapping_error(qidev, qm_sg_dma)) {
  895. dev_err(qidev, "unable to map S/G table\n");
  896. dma_unmap_single(qidev, edesc->assoclen_dma, 4, DMA_TO_DEVICE);
  897. caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents,
  898. iv_dma, ivsize, op_type, 0, 0);
  899. qi_cache_free(edesc);
  900. return ERR_PTR(-ENOMEM);
  901. }
  902. edesc->qm_sg_dma = qm_sg_dma;
  903. edesc->qm_sg_bytes = qm_sg_bytes;
  904. out_len = req->assoclen + req->cryptlen +
  905. (encrypt ? ctx->authsize : (-ctx->authsize));
  906. in_len = 4 + ivsize + req->assoclen + req->cryptlen;
  907. fd_sgt = &edesc->drv_req.fd_sgt[0];
  908. dma_to_qm_sg_one_last_ext(&fd_sgt[1], qm_sg_dma, in_len, 0);
  909. if (req->dst == req->src) {
  910. if (mapped_src_nents == 1)
  911. dma_to_qm_sg_one(&fd_sgt[0], sg_dma_address(req->src),
  912. out_len, 0);
  913. else
  914. dma_to_qm_sg_one_ext(&fd_sgt[0], qm_sg_dma +
  915. (1 + !!ivsize) * sizeof(*sg_table),
  916. out_len, 0);
  917. } else if (mapped_dst_nents == 1) {
  918. dma_to_qm_sg_one(&fd_sgt[0], sg_dma_address(req->dst), out_len,
  919. 0);
  920. } else {
  921. dma_to_qm_sg_one_ext(&fd_sgt[0], qm_sg_dma + sizeof(*sg_table) *
  922. qm_sg_index, out_len, 0);
  923. }
  924. return edesc;
  925. }
  926. static inline int aead_crypt(struct aead_request *req, bool encrypt)
  927. {
  928. struct aead_edesc *edesc;
  929. struct crypto_aead *aead = crypto_aead_reqtfm(req);
  930. struct caam_ctx *ctx = crypto_aead_ctx(aead);
  931. int ret;
  932. if (unlikely(caam_congested))
  933. return -EAGAIN;
  934. /* allocate extended descriptor */
  935. edesc = aead_edesc_alloc(req, encrypt);
  936. if (IS_ERR_OR_NULL(edesc))
  937. return PTR_ERR(edesc);
  938. /* Create and submit job descriptor */
  939. ret = caam_qi_enqueue(ctx->qidev, &edesc->drv_req);
  940. if (!ret) {
  941. ret = -EINPROGRESS;
  942. } else {
  943. aead_unmap(ctx->qidev, edesc, req);
  944. qi_cache_free(edesc);
  945. }
  946. return ret;
  947. }
  948. static int aead_encrypt(struct aead_request *req)
  949. {
  950. return aead_crypt(req, true);
  951. }
  952. static int aead_decrypt(struct aead_request *req)
  953. {
  954. return aead_crypt(req, false);
  955. }
  956. static int ipsec_gcm_encrypt(struct aead_request *req)
  957. {
  958. if (req->assoclen < 8)
  959. return -EINVAL;
  960. return aead_crypt(req, true);
  961. }
  962. static int ipsec_gcm_decrypt(struct aead_request *req)
  963. {
  964. if (req->assoclen < 8)
  965. return -EINVAL;
  966. return aead_crypt(req, false);
  967. }
  968. static void ablkcipher_done(struct caam_drv_req *drv_req, u32 status)
  969. {
  970. struct ablkcipher_edesc *edesc;
  971. struct ablkcipher_request *req = drv_req->app_ctx;
  972. struct crypto_ablkcipher *ablkcipher = crypto_ablkcipher_reqtfm(req);
  973. struct caam_ctx *caam_ctx = crypto_ablkcipher_ctx(ablkcipher);
  974. struct device *qidev = caam_ctx->qidev;
  975. int ivsize = crypto_ablkcipher_ivsize(ablkcipher);
  976. #ifdef DEBUG
  977. dev_err(qidev, "%s %d: status 0x%x\n", __func__, __LINE__, status);
  978. #endif
  979. edesc = container_of(drv_req, typeof(*edesc), drv_req);
  980. if (status)
  981. caam_jr_strstatus(qidev, status);
  982. #ifdef DEBUG
  983. print_hex_dump(KERN_ERR, "dstiv @" __stringify(__LINE__)": ",
  984. DUMP_PREFIX_ADDRESS, 16, 4, req->info,
  985. edesc->src_nents > 1 ? 100 : ivsize, 1);
  986. caam_dump_sg(KERN_ERR, "dst @" __stringify(__LINE__)": ",
  987. DUMP_PREFIX_ADDRESS, 16, 4, req->dst,
  988. edesc->dst_nents > 1 ? 100 : req->nbytes, 1);
  989. #endif
  990. ablkcipher_unmap(qidev, edesc, req);
  991. /* In case initial IV was generated, copy it in GIVCIPHER request */
  992. if (edesc->drv_req.drv_ctx->op_type == GIVENCRYPT) {
  993. u8 *iv;
  994. struct skcipher_givcrypt_request *greq;
  995. greq = container_of(req, struct skcipher_givcrypt_request,
  996. creq);
  997. iv = (u8 *)edesc->sgt + edesc->qm_sg_bytes;
  998. memcpy(greq->giv, iv, ivsize);
  999. }
  1000. /*
  1001. * The crypto API expects us to set the IV (req->info) to the last
  1002. * ciphertext block. This is used e.g. by the CTS mode.
  1003. */
  1004. if (edesc->drv_req.drv_ctx->op_type != DECRYPT)
  1005. scatterwalk_map_and_copy(req->info, req->dst, req->nbytes -
  1006. ivsize, ivsize, 0);
  1007. qi_cache_free(edesc);
  1008. ablkcipher_request_complete(req, status);
  1009. }
  1010. static struct ablkcipher_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request
  1011. *req, bool encrypt)
  1012. {
  1013. struct crypto_ablkcipher *ablkcipher = crypto_ablkcipher_reqtfm(req);
  1014. struct caam_ctx *ctx = crypto_ablkcipher_ctx(ablkcipher);
  1015. struct device *qidev = ctx->qidev;
  1016. gfp_t flags = (req->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP) ?
  1017. GFP_KERNEL : GFP_ATOMIC;
  1018. int src_nents, mapped_src_nents, dst_nents = 0, mapped_dst_nents = 0;
  1019. struct ablkcipher_edesc *edesc;
  1020. dma_addr_t iv_dma;
  1021. u8 *iv;
  1022. int ivsize = crypto_ablkcipher_ivsize(ablkcipher);
  1023. int dst_sg_idx, qm_sg_ents, qm_sg_bytes;
  1024. struct qm_sg_entry *sg_table, *fd_sgt;
  1025. struct caam_drv_ctx *drv_ctx;
  1026. enum optype op_type = encrypt ? ENCRYPT : DECRYPT;
  1027. drv_ctx = get_drv_ctx(ctx, op_type);
  1028. if (unlikely(IS_ERR_OR_NULL(drv_ctx)))
  1029. return (struct ablkcipher_edesc *)drv_ctx;
  1030. src_nents = sg_nents_for_len(req->src, req->nbytes);
  1031. if (unlikely(src_nents < 0)) {
  1032. dev_err(qidev, "Insufficient bytes (%d) in src S/G\n",
  1033. req->nbytes);
  1034. return ERR_PTR(src_nents);
  1035. }
  1036. if (unlikely(req->src != req->dst)) {
  1037. dst_nents = sg_nents_for_len(req->dst, req->nbytes);
  1038. if (unlikely(dst_nents < 0)) {
  1039. dev_err(qidev, "Insufficient bytes (%d) in dst S/G\n",
  1040. req->nbytes);
  1041. return ERR_PTR(dst_nents);
  1042. }
  1043. mapped_src_nents = dma_map_sg(qidev, req->src, src_nents,
  1044. DMA_TO_DEVICE);
  1045. if (unlikely(!mapped_src_nents)) {
  1046. dev_err(qidev, "unable to map source\n");
  1047. return ERR_PTR(-ENOMEM);
  1048. }
  1049. mapped_dst_nents = dma_map_sg(qidev, req->dst, dst_nents,
  1050. DMA_FROM_DEVICE);
  1051. if (unlikely(!mapped_dst_nents)) {
  1052. dev_err(qidev, "unable to map destination\n");
  1053. dma_unmap_sg(qidev, req->src, src_nents, DMA_TO_DEVICE);
  1054. return ERR_PTR(-ENOMEM);
  1055. }
  1056. } else {
  1057. mapped_src_nents = dma_map_sg(qidev, req->src, src_nents,
  1058. DMA_BIDIRECTIONAL);
  1059. if (unlikely(!mapped_src_nents)) {
  1060. dev_err(qidev, "unable to map source\n");
  1061. return ERR_PTR(-ENOMEM);
  1062. }
  1063. }
  1064. qm_sg_ents = 1 + mapped_src_nents;
  1065. dst_sg_idx = qm_sg_ents;
  1066. qm_sg_ents += mapped_dst_nents > 1 ? mapped_dst_nents : 0;
  1067. qm_sg_bytes = qm_sg_ents * sizeof(struct qm_sg_entry);
  1068. if (unlikely(offsetof(struct ablkcipher_edesc, sgt) + qm_sg_bytes +
  1069. ivsize > CAAM_QI_MEMCACHE_SIZE)) {
  1070. dev_err(qidev, "No space for %d S/G entries and/or %dB IV\n",
  1071. qm_sg_ents, ivsize);
  1072. caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents, 0,
  1073. 0, 0, 0, 0);
  1074. return ERR_PTR(-ENOMEM);
  1075. }
  1076. /* allocate space for base edesc, link tables and IV */
  1077. edesc = qi_cache_alloc(GFP_DMA | flags);
  1078. if (unlikely(!edesc)) {
  1079. dev_err(qidev, "could not allocate extended descriptor\n");
  1080. caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents, 0,
  1081. 0, 0, 0, 0);
  1082. return ERR_PTR(-ENOMEM);
  1083. }
  1084. /* Make sure IV is located in a DMAable area */
  1085. sg_table = &edesc->sgt[0];
  1086. iv = (u8 *)(sg_table + qm_sg_ents);
  1087. memcpy(iv, req->info, ivsize);
  1088. iv_dma = dma_map_single(qidev, iv, ivsize, DMA_TO_DEVICE);
  1089. if (dma_mapping_error(qidev, iv_dma)) {
  1090. dev_err(qidev, "unable to map IV\n");
  1091. caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents, 0,
  1092. 0, 0, 0, 0);
  1093. qi_cache_free(edesc);
  1094. return ERR_PTR(-ENOMEM);
  1095. }
  1096. edesc->src_nents = src_nents;
  1097. edesc->dst_nents = dst_nents;
  1098. edesc->iv_dma = iv_dma;
  1099. edesc->qm_sg_bytes = qm_sg_bytes;
  1100. edesc->drv_req.app_ctx = req;
  1101. edesc->drv_req.cbk = ablkcipher_done;
  1102. edesc->drv_req.drv_ctx = drv_ctx;
  1103. dma_to_qm_sg_one(sg_table, iv_dma, ivsize, 0);
  1104. sg_to_qm_sg_last(req->src, mapped_src_nents, sg_table + 1, 0);
  1105. if (mapped_dst_nents > 1)
  1106. sg_to_qm_sg_last(req->dst, mapped_dst_nents, sg_table +
  1107. dst_sg_idx, 0);
  1108. edesc->qm_sg_dma = dma_map_single(qidev, sg_table, edesc->qm_sg_bytes,
  1109. DMA_TO_DEVICE);
  1110. if (dma_mapping_error(qidev, edesc->qm_sg_dma)) {
  1111. dev_err(qidev, "unable to map S/G table\n");
  1112. caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents,
  1113. iv_dma, ivsize, op_type, 0, 0);
  1114. qi_cache_free(edesc);
  1115. return ERR_PTR(-ENOMEM);
  1116. }
  1117. fd_sgt = &edesc->drv_req.fd_sgt[0];
  1118. dma_to_qm_sg_one_last_ext(&fd_sgt[1], edesc->qm_sg_dma,
  1119. ivsize + req->nbytes, 0);
  1120. if (req->src == req->dst) {
  1121. dma_to_qm_sg_one_ext(&fd_sgt[0], edesc->qm_sg_dma +
  1122. sizeof(*sg_table), req->nbytes, 0);
  1123. } else if (mapped_dst_nents > 1) {
  1124. dma_to_qm_sg_one_ext(&fd_sgt[0], edesc->qm_sg_dma + dst_sg_idx *
  1125. sizeof(*sg_table), req->nbytes, 0);
  1126. } else {
  1127. dma_to_qm_sg_one(&fd_sgt[0], sg_dma_address(req->dst),
  1128. req->nbytes, 0);
  1129. }
  1130. return edesc;
  1131. }
  1132. static struct ablkcipher_edesc *ablkcipher_giv_edesc_alloc(
  1133. struct skcipher_givcrypt_request *creq)
  1134. {
  1135. struct ablkcipher_request *req = &creq->creq;
  1136. struct crypto_ablkcipher *ablkcipher = crypto_ablkcipher_reqtfm(req);
  1137. struct caam_ctx *ctx = crypto_ablkcipher_ctx(ablkcipher);
  1138. struct device *qidev = ctx->qidev;
  1139. gfp_t flags = (req->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP) ?
  1140. GFP_KERNEL : GFP_ATOMIC;
  1141. int src_nents, mapped_src_nents, dst_nents, mapped_dst_nents;
  1142. struct ablkcipher_edesc *edesc;
  1143. dma_addr_t iv_dma;
  1144. u8 *iv;
  1145. int ivsize = crypto_ablkcipher_ivsize(ablkcipher);
  1146. struct qm_sg_entry *sg_table, *fd_sgt;
  1147. int dst_sg_idx, qm_sg_ents, qm_sg_bytes;
  1148. struct caam_drv_ctx *drv_ctx;
  1149. drv_ctx = get_drv_ctx(ctx, GIVENCRYPT);
  1150. if (unlikely(IS_ERR_OR_NULL(drv_ctx)))
  1151. return (struct ablkcipher_edesc *)drv_ctx;
  1152. src_nents = sg_nents_for_len(req->src, req->nbytes);
  1153. if (unlikely(src_nents < 0)) {
  1154. dev_err(qidev, "Insufficient bytes (%d) in src S/G\n",
  1155. req->nbytes);
  1156. return ERR_PTR(src_nents);
  1157. }
  1158. if (unlikely(req->src != req->dst)) {
  1159. dst_nents = sg_nents_for_len(req->dst, req->nbytes);
  1160. if (unlikely(dst_nents < 0)) {
  1161. dev_err(qidev, "Insufficient bytes (%d) in dst S/G\n",
  1162. req->nbytes);
  1163. return ERR_PTR(dst_nents);
  1164. }
  1165. mapped_src_nents = dma_map_sg(qidev, req->src, src_nents,
  1166. DMA_TO_DEVICE);
  1167. if (unlikely(!mapped_src_nents)) {
  1168. dev_err(qidev, "unable to map source\n");
  1169. return ERR_PTR(-ENOMEM);
  1170. }
  1171. mapped_dst_nents = dma_map_sg(qidev, req->dst, dst_nents,
  1172. DMA_FROM_DEVICE);
  1173. if (unlikely(!mapped_dst_nents)) {
  1174. dev_err(qidev, "unable to map destination\n");
  1175. dma_unmap_sg(qidev, req->src, src_nents, DMA_TO_DEVICE);
  1176. return ERR_PTR(-ENOMEM);
  1177. }
  1178. } else {
  1179. mapped_src_nents = dma_map_sg(qidev, req->src, src_nents,
  1180. DMA_BIDIRECTIONAL);
  1181. if (unlikely(!mapped_src_nents)) {
  1182. dev_err(qidev, "unable to map source\n");
  1183. return ERR_PTR(-ENOMEM);
  1184. }
  1185. dst_nents = src_nents;
  1186. mapped_dst_nents = src_nents;
  1187. }
  1188. qm_sg_ents = mapped_src_nents > 1 ? mapped_src_nents : 0;
  1189. dst_sg_idx = qm_sg_ents;
  1190. qm_sg_ents += 1 + mapped_dst_nents;
  1191. qm_sg_bytes = qm_sg_ents * sizeof(struct qm_sg_entry);
  1192. if (unlikely(offsetof(struct ablkcipher_edesc, sgt) + qm_sg_bytes +
  1193. ivsize > CAAM_QI_MEMCACHE_SIZE)) {
  1194. dev_err(qidev, "No space for %d S/G entries and/or %dB IV\n",
  1195. qm_sg_ents, ivsize);
  1196. caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents, 0,
  1197. 0, 0, 0, 0);
  1198. return ERR_PTR(-ENOMEM);
  1199. }
  1200. /* allocate space for base edesc, link tables and IV */
  1201. edesc = qi_cache_alloc(GFP_DMA | flags);
  1202. if (!edesc) {
  1203. dev_err(qidev, "could not allocate extended descriptor\n");
  1204. caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents, 0,
  1205. 0, 0, 0, 0);
  1206. return ERR_PTR(-ENOMEM);
  1207. }
  1208. /* Make sure IV is located in a DMAable area */
  1209. sg_table = &edesc->sgt[0];
  1210. iv = (u8 *)(sg_table + qm_sg_ents);
  1211. iv_dma = dma_map_single(qidev, iv, ivsize, DMA_FROM_DEVICE);
  1212. if (dma_mapping_error(qidev, iv_dma)) {
  1213. dev_err(qidev, "unable to map IV\n");
  1214. caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents, 0,
  1215. 0, 0, 0, 0);
  1216. qi_cache_free(edesc);
  1217. return ERR_PTR(-ENOMEM);
  1218. }
  1219. edesc->src_nents = src_nents;
  1220. edesc->dst_nents = dst_nents;
  1221. edesc->iv_dma = iv_dma;
  1222. edesc->qm_sg_bytes = qm_sg_bytes;
  1223. edesc->drv_req.app_ctx = req;
  1224. edesc->drv_req.cbk = ablkcipher_done;
  1225. edesc->drv_req.drv_ctx = drv_ctx;
  1226. if (mapped_src_nents > 1)
  1227. sg_to_qm_sg_last(req->src, mapped_src_nents, sg_table, 0);
  1228. dma_to_qm_sg_one(sg_table + dst_sg_idx, iv_dma, ivsize, 0);
  1229. sg_to_qm_sg_last(req->dst, mapped_dst_nents, sg_table + dst_sg_idx + 1,
  1230. 0);
  1231. edesc->qm_sg_dma = dma_map_single(qidev, sg_table, edesc->qm_sg_bytes,
  1232. DMA_TO_DEVICE);
  1233. if (dma_mapping_error(qidev, edesc->qm_sg_dma)) {
  1234. dev_err(qidev, "unable to map S/G table\n");
  1235. caam_unmap(qidev, req->src, req->dst, src_nents, dst_nents,
  1236. iv_dma, ivsize, GIVENCRYPT, 0, 0);
  1237. qi_cache_free(edesc);
  1238. return ERR_PTR(-ENOMEM);
  1239. }
  1240. fd_sgt = &edesc->drv_req.fd_sgt[0];
  1241. if (mapped_src_nents > 1)
  1242. dma_to_qm_sg_one_ext(&fd_sgt[1], edesc->qm_sg_dma, req->nbytes,
  1243. 0);
  1244. else
  1245. dma_to_qm_sg_one(&fd_sgt[1], sg_dma_address(req->src),
  1246. req->nbytes, 0);
  1247. dma_to_qm_sg_one_ext(&fd_sgt[0], edesc->qm_sg_dma + dst_sg_idx *
  1248. sizeof(*sg_table), ivsize + req->nbytes, 0);
  1249. return edesc;
  1250. }
  1251. static inline int ablkcipher_crypt(struct ablkcipher_request *req, bool encrypt)
  1252. {
  1253. struct ablkcipher_edesc *edesc;
  1254. struct crypto_ablkcipher *ablkcipher = crypto_ablkcipher_reqtfm(req);
  1255. struct caam_ctx *ctx = crypto_ablkcipher_ctx(ablkcipher);
  1256. int ivsize = crypto_ablkcipher_ivsize(ablkcipher);
  1257. int ret;
  1258. if (unlikely(caam_congested))
  1259. return -EAGAIN;
  1260. /* allocate extended descriptor */
  1261. edesc = ablkcipher_edesc_alloc(req, encrypt);
  1262. if (IS_ERR(edesc))
  1263. return PTR_ERR(edesc);
  1264. /*
  1265. * The crypto API expects us to set the IV (req->info) to the last
  1266. * ciphertext block.
  1267. */
  1268. if (!encrypt)
  1269. scatterwalk_map_and_copy(req->info, req->src, req->nbytes -
  1270. ivsize, ivsize, 0);
  1271. ret = caam_qi_enqueue(ctx->qidev, &edesc->drv_req);
  1272. if (!ret) {
  1273. ret = -EINPROGRESS;
  1274. } else {
  1275. ablkcipher_unmap(ctx->qidev, edesc, req);
  1276. qi_cache_free(edesc);
  1277. }
  1278. return ret;
  1279. }
  1280. static int ablkcipher_encrypt(struct ablkcipher_request *req)
  1281. {
  1282. return ablkcipher_crypt(req, true);
  1283. }
  1284. static int ablkcipher_decrypt(struct ablkcipher_request *req)
  1285. {
  1286. return ablkcipher_crypt(req, false);
  1287. }
  1288. static int ablkcipher_givencrypt(struct skcipher_givcrypt_request *creq)
  1289. {
  1290. struct ablkcipher_request *req = &creq->creq;
  1291. struct ablkcipher_edesc *edesc;
  1292. struct crypto_ablkcipher *ablkcipher = crypto_ablkcipher_reqtfm(req);
  1293. struct caam_ctx *ctx = crypto_ablkcipher_ctx(ablkcipher);
  1294. int ret;
  1295. if (unlikely(caam_congested))
  1296. return -EAGAIN;
  1297. /* allocate extended descriptor */
  1298. edesc = ablkcipher_giv_edesc_alloc(creq);
  1299. if (IS_ERR(edesc))
  1300. return PTR_ERR(edesc);
  1301. ret = caam_qi_enqueue(ctx->qidev, &edesc->drv_req);
  1302. if (!ret) {
  1303. ret = -EINPROGRESS;
  1304. } else {
  1305. ablkcipher_unmap(ctx->qidev, edesc, req);
  1306. qi_cache_free(edesc);
  1307. }
  1308. return ret;
  1309. }
  1310. #define template_ablkcipher template_u.ablkcipher
  1311. struct caam_alg_template {
  1312. char name[CRYPTO_MAX_ALG_NAME];
  1313. char driver_name[CRYPTO_MAX_ALG_NAME];
  1314. unsigned int blocksize;
  1315. u32 type;
  1316. union {
  1317. struct ablkcipher_alg ablkcipher;
  1318. } template_u;
  1319. u32 class1_alg_type;
  1320. u32 class2_alg_type;
  1321. };
  1322. static struct caam_alg_template driver_algs[] = {
  1323. /* ablkcipher descriptor */
  1324. {
  1325. .name = "cbc(aes)",
  1326. .driver_name = "cbc-aes-caam-qi",
  1327. .blocksize = AES_BLOCK_SIZE,
  1328. .type = CRYPTO_ALG_TYPE_GIVCIPHER,
  1329. .template_ablkcipher = {
  1330. .setkey = ablkcipher_setkey,
  1331. .encrypt = ablkcipher_encrypt,
  1332. .decrypt = ablkcipher_decrypt,
  1333. .givencrypt = ablkcipher_givencrypt,
  1334. .geniv = "<built-in>",
  1335. .min_keysize = AES_MIN_KEY_SIZE,
  1336. .max_keysize = AES_MAX_KEY_SIZE,
  1337. .ivsize = AES_BLOCK_SIZE,
  1338. },
  1339. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1340. },
  1341. {
  1342. .name = "cbc(des3_ede)",
  1343. .driver_name = "cbc-3des-caam-qi",
  1344. .blocksize = DES3_EDE_BLOCK_SIZE,
  1345. .type = CRYPTO_ALG_TYPE_GIVCIPHER,
  1346. .template_ablkcipher = {
  1347. .setkey = ablkcipher_setkey,
  1348. .encrypt = ablkcipher_encrypt,
  1349. .decrypt = ablkcipher_decrypt,
  1350. .givencrypt = ablkcipher_givencrypt,
  1351. .geniv = "<built-in>",
  1352. .min_keysize = DES3_EDE_KEY_SIZE,
  1353. .max_keysize = DES3_EDE_KEY_SIZE,
  1354. .ivsize = DES3_EDE_BLOCK_SIZE,
  1355. },
  1356. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1357. },
  1358. {
  1359. .name = "cbc(des)",
  1360. .driver_name = "cbc-des-caam-qi",
  1361. .blocksize = DES_BLOCK_SIZE,
  1362. .type = CRYPTO_ALG_TYPE_GIVCIPHER,
  1363. .template_ablkcipher = {
  1364. .setkey = ablkcipher_setkey,
  1365. .encrypt = ablkcipher_encrypt,
  1366. .decrypt = ablkcipher_decrypt,
  1367. .givencrypt = ablkcipher_givencrypt,
  1368. .geniv = "<built-in>",
  1369. .min_keysize = DES_KEY_SIZE,
  1370. .max_keysize = DES_KEY_SIZE,
  1371. .ivsize = DES_BLOCK_SIZE,
  1372. },
  1373. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  1374. },
  1375. {
  1376. .name = "ctr(aes)",
  1377. .driver_name = "ctr-aes-caam-qi",
  1378. .blocksize = 1,
  1379. .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1380. .template_ablkcipher = {
  1381. .setkey = ablkcipher_setkey,
  1382. .encrypt = ablkcipher_encrypt,
  1383. .decrypt = ablkcipher_decrypt,
  1384. .geniv = "chainiv",
  1385. .min_keysize = AES_MIN_KEY_SIZE,
  1386. .max_keysize = AES_MAX_KEY_SIZE,
  1387. .ivsize = AES_BLOCK_SIZE,
  1388. },
  1389. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CTR_MOD128,
  1390. },
  1391. {
  1392. .name = "rfc3686(ctr(aes))",
  1393. .driver_name = "rfc3686-ctr-aes-caam-qi",
  1394. .blocksize = 1,
  1395. .type = CRYPTO_ALG_TYPE_GIVCIPHER,
  1396. .template_ablkcipher = {
  1397. .setkey = ablkcipher_setkey,
  1398. .encrypt = ablkcipher_encrypt,
  1399. .decrypt = ablkcipher_decrypt,
  1400. .givencrypt = ablkcipher_givencrypt,
  1401. .geniv = "<built-in>",
  1402. .min_keysize = AES_MIN_KEY_SIZE +
  1403. CTR_RFC3686_NONCE_SIZE,
  1404. .max_keysize = AES_MAX_KEY_SIZE +
  1405. CTR_RFC3686_NONCE_SIZE,
  1406. .ivsize = CTR_RFC3686_IV_SIZE,
  1407. },
  1408. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CTR_MOD128,
  1409. },
  1410. {
  1411. .name = "xts(aes)",
  1412. .driver_name = "xts-aes-caam-qi",
  1413. .blocksize = AES_BLOCK_SIZE,
  1414. .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1415. .template_ablkcipher = {
  1416. .setkey = xts_ablkcipher_setkey,
  1417. .encrypt = ablkcipher_encrypt,
  1418. .decrypt = ablkcipher_decrypt,
  1419. .geniv = "eseqiv",
  1420. .min_keysize = 2 * AES_MIN_KEY_SIZE,
  1421. .max_keysize = 2 * AES_MAX_KEY_SIZE,
  1422. .ivsize = AES_BLOCK_SIZE,
  1423. },
  1424. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_XTS,
  1425. },
  1426. };
  1427. static struct caam_aead_alg driver_aeads[] = {
  1428. {
  1429. .aead = {
  1430. .base = {
  1431. .cra_name = "rfc4106(gcm(aes))",
  1432. .cra_driver_name = "rfc4106-gcm-aes-caam-qi",
  1433. .cra_blocksize = 1,
  1434. },
  1435. .setkey = rfc4106_setkey,
  1436. .setauthsize = rfc4106_setauthsize,
  1437. .encrypt = ipsec_gcm_encrypt,
  1438. .decrypt = ipsec_gcm_decrypt,
  1439. .ivsize = 8,
  1440. .maxauthsize = AES_BLOCK_SIZE,
  1441. },
  1442. .caam = {
  1443. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_GCM,
  1444. },
  1445. },
  1446. {
  1447. .aead = {
  1448. .base = {
  1449. .cra_name = "rfc4543(gcm(aes))",
  1450. .cra_driver_name = "rfc4543-gcm-aes-caam-qi",
  1451. .cra_blocksize = 1,
  1452. },
  1453. .setkey = rfc4543_setkey,
  1454. .setauthsize = rfc4543_setauthsize,
  1455. .encrypt = ipsec_gcm_encrypt,
  1456. .decrypt = ipsec_gcm_decrypt,
  1457. .ivsize = 8,
  1458. .maxauthsize = AES_BLOCK_SIZE,
  1459. },
  1460. .caam = {
  1461. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_GCM,
  1462. },
  1463. },
  1464. /* Galois Counter Mode */
  1465. {
  1466. .aead = {
  1467. .base = {
  1468. .cra_name = "gcm(aes)",
  1469. .cra_driver_name = "gcm-aes-caam-qi",
  1470. .cra_blocksize = 1,
  1471. },
  1472. .setkey = gcm_setkey,
  1473. .setauthsize = gcm_setauthsize,
  1474. .encrypt = aead_encrypt,
  1475. .decrypt = aead_decrypt,
  1476. .ivsize = 12,
  1477. .maxauthsize = AES_BLOCK_SIZE,
  1478. },
  1479. .caam = {
  1480. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_GCM,
  1481. }
  1482. },
  1483. /* single-pass ipsec_esp descriptor */
  1484. {
  1485. .aead = {
  1486. .base = {
  1487. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1488. .cra_driver_name = "authenc-hmac-md5-"
  1489. "cbc-aes-caam-qi",
  1490. .cra_blocksize = AES_BLOCK_SIZE,
  1491. },
  1492. .setkey = aead_setkey,
  1493. .setauthsize = aead_setauthsize,
  1494. .encrypt = aead_encrypt,
  1495. .decrypt = aead_decrypt,
  1496. .ivsize = AES_BLOCK_SIZE,
  1497. .maxauthsize = MD5_DIGEST_SIZE,
  1498. },
  1499. .caam = {
  1500. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1501. .class2_alg_type = OP_ALG_ALGSEL_MD5 |
  1502. OP_ALG_AAI_HMAC_PRECOMP,
  1503. }
  1504. },
  1505. {
  1506. .aead = {
  1507. .base = {
  1508. .cra_name = "echainiv(authenc(hmac(md5),"
  1509. "cbc(aes)))",
  1510. .cra_driver_name = "echainiv-authenc-hmac-md5-"
  1511. "cbc-aes-caam-qi",
  1512. .cra_blocksize = AES_BLOCK_SIZE,
  1513. },
  1514. .setkey = aead_setkey,
  1515. .setauthsize = aead_setauthsize,
  1516. .encrypt = aead_encrypt,
  1517. .decrypt = aead_decrypt,
  1518. .ivsize = AES_BLOCK_SIZE,
  1519. .maxauthsize = MD5_DIGEST_SIZE,
  1520. },
  1521. .caam = {
  1522. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1523. .class2_alg_type = OP_ALG_ALGSEL_MD5 |
  1524. OP_ALG_AAI_HMAC_PRECOMP,
  1525. .geniv = true,
  1526. }
  1527. },
  1528. {
  1529. .aead = {
  1530. .base = {
  1531. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1532. .cra_driver_name = "authenc-hmac-sha1-"
  1533. "cbc-aes-caam-qi",
  1534. .cra_blocksize = AES_BLOCK_SIZE,
  1535. },
  1536. .setkey = aead_setkey,
  1537. .setauthsize = aead_setauthsize,
  1538. .encrypt = aead_encrypt,
  1539. .decrypt = aead_decrypt,
  1540. .ivsize = AES_BLOCK_SIZE,
  1541. .maxauthsize = SHA1_DIGEST_SIZE,
  1542. },
  1543. .caam = {
  1544. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1545. .class2_alg_type = OP_ALG_ALGSEL_SHA1 |
  1546. OP_ALG_AAI_HMAC_PRECOMP,
  1547. }
  1548. },
  1549. {
  1550. .aead = {
  1551. .base = {
  1552. .cra_name = "echainiv(authenc(hmac(sha1),"
  1553. "cbc(aes)))",
  1554. .cra_driver_name = "echainiv-authenc-"
  1555. "hmac-sha1-cbc-aes-caam-qi",
  1556. .cra_blocksize = AES_BLOCK_SIZE,
  1557. },
  1558. .setkey = aead_setkey,
  1559. .setauthsize = aead_setauthsize,
  1560. .encrypt = aead_encrypt,
  1561. .decrypt = aead_decrypt,
  1562. .ivsize = AES_BLOCK_SIZE,
  1563. .maxauthsize = SHA1_DIGEST_SIZE,
  1564. },
  1565. .caam = {
  1566. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1567. .class2_alg_type = OP_ALG_ALGSEL_SHA1 |
  1568. OP_ALG_AAI_HMAC_PRECOMP,
  1569. .geniv = true,
  1570. },
  1571. },
  1572. {
  1573. .aead = {
  1574. .base = {
  1575. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1576. .cra_driver_name = "authenc-hmac-sha224-"
  1577. "cbc-aes-caam-qi",
  1578. .cra_blocksize = AES_BLOCK_SIZE,
  1579. },
  1580. .setkey = aead_setkey,
  1581. .setauthsize = aead_setauthsize,
  1582. .encrypt = aead_encrypt,
  1583. .decrypt = aead_decrypt,
  1584. .ivsize = AES_BLOCK_SIZE,
  1585. .maxauthsize = SHA224_DIGEST_SIZE,
  1586. },
  1587. .caam = {
  1588. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1589. .class2_alg_type = OP_ALG_ALGSEL_SHA224 |
  1590. OP_ALG_AAI_HMAC_PRECOMP,
  1591. }
  1592. },
  1593. {
  1594. .aead = {
  1595. .base = {
  1596. .cra_name = "echainiv(authenc(hmac(sha224),"
  1597. "cbc(aes)))",
  1598. .cra_driver_name = "echainiv-authenc-"
  1599. "hmac-sha224-cbc-aes-caam-qi",
  1600. .cra_blocksize = AES_BLOCK_SIZE,
  1601. },
  1602. .setkey = aead_setkey,
  1603. .setauthsize = aead_setauthsize,
  1604. .encrypt = aead_encrypt,
  1605. .decrypt = aead_decrypt,
  1606. .ivsize = AES_BLOCK_SIZE,
  1607. .maxauthsize = SHA224_DIGEST_SIZE,
  1608. },
  1609. .caam = {
  1610. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1611. .class2_alg_type = OP_ALG_ALGSEL_SHA224 |
  1612. OP_ALG_AAI_HMAC_PRECOMP,
  1613. .geniv = true,
  1614. }
  1615. },
  1616. {
  1617. .aead = {
  1618. .base = {
  1619. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1620. .cra_driver_name = "authenc-hmac-sha256-"
  1621. "cbc-aes-caam-qi",
  1622. .cra_blocksize = AES_BLOCK_SIZE,
  1623. },
  1624. .setkey = aead_setkey,
  1625. .setauthsize = aead_setauthsize,
  1626. .encrypt = aead_encrypt,
  1627. .decrypt = aead_decrypt,
  1628. .ivsize = AES_BLOCK_SIZE,
  1629. .maxauthsize = SHA256_DIGEST_SIZE,
  1630. },
  1631. .caam = {
  1632. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1633. .class2_alg_type = OP_ALG_ALGSEL_SHA256 |
  1634. OP_ALG_AAI_HMAC_PRECOMP,
  1635. }
  1636. },
  1637. {
  1638. .aead = {
  1639. .base = {
  1640. .cra_name = "echainiv(authenc(hmac(sha256),"
  1641. "cbc(aes)))",
  1642. .cra_driver_name = "echainiv-authenc-"
  1643. "hmac-sha256-cbc-aes-"
  1644. "caam-qi",
  1645. .cra_blocksize = AES_BLOCK_SIZE,
  1646. },
  1647. .setkey = aead_setkey,
  1648. .setauthsize = aead_setauthsize,
  1649. .encrypt = aead_encrypt,
  1650. .decrypt = aead_decrypt,
  1651. .ivsize = AES_BLOCK_SIZE,
  1652. .maxauthsize = SHA256_DIGEST_SIZE,
  1653. },
  1654. .caam = {
  1655. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1656. .class2_alg_type = OP_ALG_ALGSEL_SHA256 |
  1657. OP_ALG_AAI_HMAC_PRECOMP,
  1658. .geniv = true,
  1659. }
  1660. },
  1661. {
  1662. .aead = {
  1663. .base = {
  1664. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1665. .cra_driver_name = "authenc-hmac-sha384-"
  1666. "cbc-aes-caam-qi",
  1667. .cra_blocksize = AES_BLOCK_SIZE,
  1668. },
  1669. .setkey = aead_setkey,
  1670. .setauthsize = aead_setauthsize,
  1671. .encrypt = aead_encrypt,
  1672. .decrypt = aead_decrypt,
  1673. .ivsize = AES_BLOCK_SIZE,
  1674. .maxauthsize = SHA384_DIGEST_SIZE,
  1675. },
  1676. .caam = {
  1677. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1678. .class2_alg_type = OP_ALG_ALGSEL_SHA384 |
  1679. OP_ALG_AAI_HMAC_PRECOMP,
  1680. }
  1681. },
  1682. {
  1683. .aead = {
  1684. .base = {
  1685. .cra_name = "echainiv(authenc(hmac(sha384),"
  1686. "cbc(aes)))",
  1687. .cra_driver_name = "echainiv-authenc-"
  1688. "hmac-sha384-cbc-aes-"
  1689. "caam-qi",
  1690. .cra_blocksize = AES_BLOCK_SIZE,
  1691. },
  1692. .setkey = aead_setkey,
  1693. .setauthsize = aead_setauthsize,
  1694. .encrypt = aead_encrypt,
  1695. .decrypt = aead_decrypt,
  1696. .ivsize = AES_BLOCK_SIZE,
  1697. .maxauthsize = SHA384_DIGEST_SIZE,
  1698. },
  1699. .caam = {
  1700. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1701. .class2_alg_type = OP_ALG_ALGSEL_SHA384 |
  1702. OP_ALG_AAI_HMAC_PRECOMP,
  1703. .geniv = true,
  1704. }
  1705. },
  1706. {
  1707. .aead = {
  1708. .base = {
  1709. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1710. .cra_driver_name = "authenc-hmac-sha512-"
  1711. "cbc-aes-caam-qi",
  1712. .cra_blocksize = AES_BLOCK_SIZE,
  1713. },
  1714. .setkey = aead_setkey,
  1715. .setauthsize = aead_setauthsize,
  1716. .encrypt = aead_encrypt,
  1717. .decrypt = aead_decrypt,
  1718. .ivsize = AES_BLOCK_SIZE,
  1719. .maxauthsize = SHA512_DIGEST_SIZE,
  1720. },
  1721. .caam = {
  1722. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1723. .class2_alg_type = OP_ALG_ALGSEL_SHA512 |
  1724. OP_ALG_AAI_HMAC_PRECOMP,
  1725. }
  1726. },
  1727. {
  1728. .aead = {
  1729. .base = {
  1730. .cra_name = "echainiv(authenc(hmac(sha512),"
  1731. "cbc(aes)))",
  1732. .cra_driver_name = "echainiv-authenc-"
  1733. "hmac-sha512-cbc-aes-"
  1734. "caam-qi",
  1735. .cra_blocksize = AES_BLOCK_SIZE,
  1736. },
  1737. .setkey = aead_setkey,
  1738. .setauthsize = aead_setauthsize,
  1739. .encrypt = aead_encrypt,
  1740. .decrypt = aead_decrypt,
  1741. .ivsize = AES_BLOCK_SIZE,
  1742. .maxauthsize = SHA512_DIGEST_SIZE,
  1743. },
  1744. .caam = {
  1745. .class1_alg_type = OP_ALG_ALGSEL_AES | OP_ALG_AAI_CBC,
  1746. .class2_alg_type = OP_ALG_ALGSEL_SHA512 |
  1747. OP_ALG_AAI_HMAC_PRECOMP,
  1748. .geniv = true,
  1749. }
  1750. },
  1751. {
  1752. .aead = {
  1753. .base = {
  1754. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1755. .cra_driver_name = "authenc-hmac-md5-"
  1756. "cbc-des3_ede-caam-qi",
  1757. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1758. },
  1759. .setkey = aead_setkey,
  1760. .setauthsize = aead_setauthsize,
  1761. .encrypt = aead_encrypt,
  1762. .decrypt = aead_decrypt,
  1763. .ivsize = DES3_EDE_BLOCK_SIZE,
  1764. .maxauthsize = MD5_DIGEST_SIZE,
  1765. },
  1766. .caam = {
  1767. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1768. .class2_alg_type = OP_ALG_ALGSEL_MD5 |
  1769. OP_ALG_AAI_HMAC_PRECOMP,
  1770. }
  1771. },
  1772. {
  1773. .aead = {
  1774. .base = {
  1775. .cra_name = "echainiv(authenc(hmac(md5),"
  1776. "cbc(des3_ede)))",
  1777. .cra_driver_name = "echainiv-authenc-hmac-md5-"
  1778. "cbc-des3_ede-caam-qi",
  1779. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1780. },
  1781. .setkey = aead_setkey,
  1782. .setauthsize = aead_setauthsize,
  1783. .encrypt = aead_encrypt,
  1784. .decrypt = aead_decrypt,
  1785. .ivsize = DES3_EDE_BLOCK_SIZE,
  1786. .maxauthsize = MD5_DIGEST_SIZE,
  1787. },
  1788. .caam = {
  1789. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1790. .class2_alg_type = OP_ALG_ALGSEL_MD5 |
  1791. OP_ALG_AAI_HMAC_PRECOMP,
  1792. .geniv = true,
  1793. }
  1794. },
  1795. {
  1796. .aead = {
  1797. .base = {
  1798. .cra_name = "authenc(hmac(sha1),"
  1799. "cbc(des3_ede))",
  1800. .cra_driver_name = "authenc-hmac-sha1-"
  1801. "cbc-des3_ede-caam-qi",
  1802. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1803. },
  1804. .setkey = aead_setkey,
  1805. .setauthsize = aead_setauthsize,
  1806. .encrypt = aead_encrypt,
  1807. .decrypt = aead_decrypt,
  1808. .ivsize = DES3_EDE_BLOCK_SIZE,
  1809. .maxauthsize = SHA1_DIGEST_SIZE,
  1810. },
  1811. .caam = {
  1812. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1813. .class2_alg_type = OP_ALG_ALGSEL_SHA1 |
  1814. OP_ALG_AAI_HMAC_PRECOMP,
  1815. },
  1816. },
  1817. {
  1818. .aead = {
  1819. .base = {
  1820. .cra_name = "echainiv(authenc(hmac(sha1),"
  1821. "cbc(des3_ede)))",
  1822. .cra_driver_name = "echainiv-authenc-"
  1823. "hmac-sha1-"
  1824. "cbc-des3_ede-caam-qi",
  1825. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1826. },
  1827. .setkey = aead_setkey,
  1828. .setauthsize = aead_setauthsize,
  1829. .encrypt = aead_encrypt,
  1830. .decrypt = aead_decrypt,
  1831. .ivsize = DES3_EDE_BLOCK_SIZE,
  1832. .maxauthsize = SHA1_DIGEST_SIZE,
  1833. },
  1834. .caam = {
  1835. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1836. .class2_alg_type = OP_ALG_ALGSEL_SHA1 |
  1837. OP_ALG_AAI_HMAC_PRECOMP,
  1838. .geniv = true,
  1839. }
  1840. },
  1841. {
  1842. .aead = {
  1843. .base = {
  1844. .cra_name = "authenc(hmac(sha224),"
  1845. "cbc(des3_ede))",
  1846. .cra_driver_name = "authenc-hmac-sha224-"
  1847. "cbc-des3_ede-caam-qi",
  1848. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1849. },
  1850. .setkey = aead_setkey,
  1851. .setauthsize = aead_setauthsize,
  1852. .encrypt = aead_encrypt,
  1853. .decrypt = aead_decrypt,
  1854. .ivsize = DES3_EDE_BLOCK_SIZE,
  1855. .maxauthsize = SHA224_DIGEST_SIZE,
  1856. },
  1857. .caam = {
  1858. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1859. .class2_alg_type = OP_ALG_ALGSEL_SHA224 |
  1860. OP_ALG_AAI_HMAC_PRECOMP,
  1861. },
  1862. },
  1863. {
  1864. .aead = {
  1865. .base = {
  1866. .cra_name = "echainiv(authenc(hmac(sha224),"
  1867. "cbc(des3_ede)))",
  1868. .cra_driver_name = "echainiv-authenc-"
  1869. "hmac-sha224-"
  1870. "cbc-des3_ede-caam-qi",
  1871. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1872. },
  1873. .setkey = aead_setkey,
  1874. .setauthsize = aead_setauthsize,
  1875. .encrypt = aead_encrypt,
  1876. .decrypt = aead_decrypt,
  1877. .ivsize = DES3_EDE_BLOCK_SIZE,
  1878. .maxauthsize = SHA224_DIGEST_SIZE,
  1879. },
  1880. .caam = {
  1881. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1882. .class2_alg_type = OP_ALG_ALGSEL_SHA224 |
  1883. OP_ALG_AAI_HMAC_PRECOMP,
  1884. .geniv = true,
  1885. }
  1886. },
  1887. {
  1888. .aead = {
  1889. .base = {
  1890. .cra_name = "authenc(hmac(sha256),"
  1891. "cbc(des3_ede))",
  1892. .cra_driver_name = "authenc-hmac-sha256-"
  1893. "cbc-des3_ede-caam-qi",
  1894. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1895. },
  1896. .setkey = aead_setkey,
  1897. .setauthsize = aead_setauthsize,
  1898. .encrypt = aead_encrypt,
  1899. .decrypt = aead_decrypt,
  1900. .ivsize = DES3_EDE_BLOCK_SIZE,
  1901. .maxauthsize = SHA256_DIGEST_SIZE,
  1902. },
  1903. .caam = {
  1904. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1905. .class2_alg_type = OP_ALG_ALGSEL_SHA256 |
  1906. OP_ALG_AAI_HMAC_PRECOMP,
  1907. },
  1908. },
  1909. {
  1910. .aead = {
  1911. .base = {
  1912. .cra_name = "echainiv(authenc(hmac(sha256),"
  1913. "cbc(des3_ede)))",
  1914. .cra_driver_name = "echainiv-authenc-"
  1915. "hmac-sha256-"
  1916. "cbc-des3_ede-caam-qi",
  1917. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1918. },
  1919. .setkey = aead_setkey,
  1920. .setauthsize = aead_setauthsize,
  1921. .encrypt = aead_encrypt,
  1922. .decrypt = aead_decrypt,
  1923. .ivsize = DES3_EDE_BLOCK_SIZE,
  1924. .maxauthsize = SHA256_DIGEST_SIZE,
  1925. },
  1926. .caam = {
  1927. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1928. .class2_alg_type = OP_ALG_ALGSEL_SHA256 |
  1929. OP_ALG_AAI_HMAC_PRECOMP,
  1930. .geniv = true,
  1931. }
  1932. },
  1933. {
  1934. .aead = {
  1935. .base = {
  1936. .cra_name = "authenc(hmac(sha384),"
  1937. "cbc(des3_ede))",
  1938. .cra_driver_name = "authenc-hmac-sha384-"
  1939. "cbc-des3_ede-caam-qi",
  1940. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1941. },
  1942. .setkey = aead_setkey,
  1943. .setauthsize = aead_setauthsize,
  1944. .encrypt = aead_encrypt,
  1945. .decrypt = aead_decrypt,
  1946. .ivsize = DES3_EDE_BLOCK_SIZE,
  1947. .maxauthsize = SHA384_DIGEST_SIZE,
  1948. },
  1949. .caam = {
  1950. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1951. .class2_alg_type = OP_ALG_ALGSEL_SHA384 |
  1952. OP_ALG_AAI_HMAC_PRECOMP,
  1953. },
  1954. },
  1955. {
  1956. .aead = {
  1957. .base = {
  1958. .cra_name = "echainiv(authenc(hmac(sha384),"
  1959. "cbc(des3_ede)))",
  1960. .cra_driver_name = "echainiv-authenc-"
  1961. "hmac-sha384-"
  1962. "cbc-des3_ede-caam-qi",
  1963. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1964. },
  1965. .setkey = aead_setkey,
  1966. .setauthsize = aead_setauthsize,
  1967. .encrypt = aead_encrypt,
  1968. .decrypt = aead_decrypt,
  1969. .ivsize = DES3_EDE_BLOCK_SIZE,
  1970. .maxauthsize = SHA384_DIGEST_SIZE,
  1971. },
  1972. .caam = {
  1973. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1974. .class2_alg_type = OP_ALG_ALGSEL_SHA384 |
  1975. OP_ALG_AAI_HMAC_PRECOMP,
  1976. .geniv = true,
  1977. }
  1978. },
  1979. {
  1980. .aead = {
  1981. .base = {
  1982. .cra_name = "authenc(hmac(sha512),"
  1983. "cbc(des3_ede))",
  1984. .cra_driver_name = "authenc-hmac-sha512-"
  1985. "cbc-des3_ede-caam-qi",
  1986. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1987. },
  1988. .setkey = aead_setkey,
  1989. .setauthsize = aead_setauthsize,
  1990. .encrypt = aead_encrypt,
  1991. .decrypt = aead_decrypt,
  1992. .ivsize = DES3_EDE_BLOCK_SIZE,
  1993. .maxauthsize = SHA512_DIGEST_SIZE,
  1994. },
  1995. .caam = {
  1996. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  1997. .class2_alg_type = OP_ALG_ALGSEL_SHA512 |
  1998. OP_ALG_AAI_HMAC_PRECOMP,
  1999. },
  2000. },
  2001. {
  2002. .aead = {
  2003. .base = {
  2004. .cra_name = "echainiv(authenc(hmac(sha512),"
  2005. "cbc(des3_ede)))",
  2006. .cra_driver_name = "echainiv-authenc-"
  2007. "hmac-sha512-"
  2008. "cbc-des3_ede-caam-qi",
  2009. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2010. },
  2011. .setkey = aead_setkey,
  2012. .setauthsize = aead_setauthsize,
  2013. .encrypt = aead_encrypt,
  2014. .decrypt = aead_decrypt,
  2015. .ivsize = DES3_EDE_BLOCK_SIZE,
  2016. .maxauthsize = SHA512_DIGEST_SIZE,
  2017. },
  2018. .caam = {
  2019. .class1_alg_type = OP_ALG_ALGSEL_3DES | OP_ALG_AAI_CBC,
  2020. .class2_alg_type = OP_ALG_ALGSEL_SHA512 |
  2021. OP_ALG_AAI_HMAC_PRECOMP,
  2022. .geniv = true,
  2023. }
  2024. },
  2025. {
  2026. .aead = {
  2027. .base = {
  2028. .cra_name = "authenc(hmac(md5),cbc(des))",
  2029. .cra_driver_name = "authenc-hmac-md5-"
  2030. "cbc-des-caam-qi",
  2031. .cra_blocksize = DES_BLOCK_SIZE,
  2032. },
  2033. .setkey = aead_setkey,
  2034. .setauthsize = aead_setauthsize,
  2035. .encrypt = aead_encrypt,
  2036. .decrypt = aead_decrypt,
  2037. .ivsize = DES_BLOCK_SIZE,
  2038. .maxauthsize = MD5_DIGEST_SIZE,
  2039. },
  2040. .caam = {
  2041. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2042. .class2_alg_type = OP_ALG_ALGSEL_MD5 |
  2043. OP_ALG_AAI_HMAC_PRECOMP,
  2044. },
  2045. },
  2046. {
  2047. .aead = {
  2048. .base = {
  2049. .cra_name = "echainiv(authenc(hmac(md5),"
  2050. "cbc(des)))",
  2051. .cra_driver_name = "echainiv-authenc-hmac-md5-"
  2052. "cbc-des-caam-qi",
  2053. .cra_blocksize = DES_BLOCK_SIZE,
  2054. },
  2055. .setkey = aead_setkey,
  2056. .setauthsize = aead_setauthsize,
  2057. .encrypt = aead_encrypt,
  2058. .decrypt = aead_decrypt,
  2059. .ivsize = DES_BLOCK_SIZE,
  2060. .maxauthsize = MD5_DIGEST_SIZE,
  2061. },
  2062. .caam = {
  2063. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2064. .class2_alg_type = OP_ALG_ALGSEL_MD5 |
  2065. OP_ALG_AAI_HMAC_PRECOMP,
  2066. .geniv = true,
  2067. }
  2068. },
  2069. {
  2070. .aead = {
  2071. .base = {
  2072. .cra_name = "authenc(hmac(sha1),cbc(des))",
  2073. .cra_driver_name = "authenc-hmac-sha1-"
  2074. "cbc-des-caam-qi",
  2075. .cra_blocksize = DES_BLOCK_SIZE,
  2076. },
  2077. .setkey = aead_setkey,
  2078. .setauthsize = aead_setauthsize,
  2079. .encrypt = aead_encrypt,
  2080. .decrypt = aead_decrypt,
  2081. .ivsize = DES_BLOCK_SIZE,
  2082. .maxauthsize = SHA1_DIGEST_SIZE,
  2083. },
  2084. .caam = {
  2085. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2086. .class2_alg_type = OP_ALG_ALGSEL_SHA1 |
  2087. OP_ALG_AAI_HMAC_PRECOMP,
  2088. },
  2089. },
  2090. {
  2091. .aead = {
  2092. .base = {
  2093. .cra_name = "echainiv(authenc(hmac(sha1),"
  2094. "cbc(des)))",
  2095. .cra_driver_name = "echainiv-authenc-"
  2096. "hmac-sha1-cbc-des-caam-qi",
  2097. .cra_blocksize = DES_BLOCK_SIZE,
  2098. },
  2099. .setkey = aead_setkey,
  2100. .setauthsize = aead_setauthsize,
  2101. .encrypt = aead_encrypt,
  2102. .decrypt = aead_decrypt,
  2103. .ivsize = DES_BLOCK_SIZE,
  2104. .maxauthsize = SHA1_DIGEST_SIZE,
  2105. },
  2106. .caam = {
  2107. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2108. .class2_alg_type = OP_ALG_ALGSEL_SHA1 |
  2109. OP_ALG_AAI_HMAC_PRECOMP,
  2110. .geniv = true,
  2111. }
  2112. },
  2113. {
  2114. .aead = {
  2115. .base = {
  2116. .cra_name = "authenc(hmac(sha224),cbc(des))",
  2117. .cra_driver_name = "authenc-hmac-sha224-"
  2118. "cbc-des-caam-qi",
  2119. .cra_blocksize = DES_BLOCK_SIZE,
  2120. },
  2121. .setkey = aead_setkey,
  2122. .setauthsize = aead_setauthsize,
  2123. .encrypt = aead_encrypt,
  2124. .decrypt = aead_decrypt,
  2125. .ivsize = DES_BLOCK_SIZE,
  2126. .maxauthsize = SHA224_DIGEST_SIZE,
  2127. },
  2128. .caam = {
  2129. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2130. .class2_alg_type = OP_ALG_ALGSEL_SHA224 |
  2131. OP_ALG_AAI_HMAC_PRECOMP,
  2132. },
  2133. },
  2134. {
  2135. .aead = {
  2136. .base = {
  2137. .cra_name = "echainiv(authenc(hmac(sha224),"
  2138. "cbc(des)))",
  2139. .cra_driver_name = "echainiv-authenc-"
  2140. "hmac-sha224-cbc-des-"
  2141. "caam-qi",
  2142. .cra_blocksize = DES_BLOCK_SIZE,
  2143. },
  2144. .setkey = aead_setkey,
  2145. .setauthsize = aead_setauthsize,
  2146. .encrypt = aead_encrypt,
  2147. .decrypt = aead_decrypt,
  2148. .ivsize = DES_BLOCK_SIZE,
  2149. .maxauthsize = SHA224_DIGEST_SIZE,
  2150. },
  2151. .caam = {
  2152. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2153. .class2_alg_type = OP_ALG_ALGSEL_SHA224 |
  2154. OP_ALG_AAI_HMAC_PRECOMP,
  2155. .geniv = true,
  2156. }
  2157. },
  2158. {
  2159. .aead = {
  2160. .base = {
  2161. .cra_name = "authenc(hmac(sha256),cbc(des))",
  2162. .cra_driver_name = "authenc-hmac-sha256-"
  2163. "cbc-des-caam-qi",
  2164. .cra_blocksize = DES_BLOCK_SIZE,
  2165. },
  2166. .setkey = aead_setkey,
  2167. .setauthsize = aead_setauthsize,
  2168. .encrypt = aead_encrypt,
  2169. .decrypt = aead_decrypt,
  2170. .ivsize = DES_BLOCK_SIZE,
  2171. .maxauthsize = SHA256_DIGEST_SIZE,
  2172. },
  2173. .caam = {
  2174. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2175. .class2_alg_type = OP_ALG_ALGSEL_SHA256 |
  2176. OP_ALG_AAI_HMAC_PRECOMP,
  2177. },
  2178. },
  2179. {
  2180. .aead = {
  2181. .base = {
  2182. .cra_name = "echainiv(authenc(hmac(sha256),"
  2183. "cbc(des)))",
  2184. .cra_driver_name = "echainiv-authenc-"
  2185. "hmac-sha256-cbc-des-"
  2186. "caam-qi",
  2187. .cra_blocksize = DES_BLOCK_SIZE,
  2188. },
  2189. .setkey = aead_setkey,
  2190. .setauthsize = aead_setauthsize,
  2191. .encrypt = aead_encrypt,
  2192. .decrypt = aead_decrypt,
  2193. .ivsize = DES_BLOCK_SIZE,
  2194. .maxauthsize = SHA256_DIGEST_SIZE,
  2195. },
  2196. .caam = {
  2197. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2198. .class2_alg_type = OP_ALG_ALGSEL_SHA256 |
  2199. OP_ALG_AAI_HMAC_PRECOMP,
  2200. .geniv = true,
  2201. },
  2202. },
  2203. {
  2204. .aead = {
  2205. .base = {
  2206. .cra_name = "authenc(hmac(sha384),cbc(des))",
  2207. .cra_driver_name = "authenc-hmac-sha384-"
  2208. "cbc-des-caam-qi",
  2209. .cra_blocksize = DES_BLOCK_SIZE,
  2210. },
  2211. .setkey = aead_setkey,
  2212. .setauthsize = aead_setauthsize,
  2213. .encrypt = aead_encrypt,
  2214. .decrypt = aead_decrypt,
  2215. .ivsize = DES_BLOCK_SIZE,
  2216. .maxauthsize = SHA384_DIGEST_SIZE,
  2217. },
  2218. .caam = {
  2219. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2220. .class2_alg_type = OP_ALG_ALGSEL_SHA384 |
  2221. OP_ALG_AAI_HMAC_PRECOMP,
  2222. },
  2223. },
  2224. {
  2225. .aead = {
  2226. .base = {
  2227. .cra_name = "echainiv(authenc(hmac(sha384),"
  2228. "cbc(des)))",
  2229. .cra_driver_name = "echainiv-authenc-"
  2230. "hmac-sha384-cbc-des-"
  2231. "caam-qi",
  2232. .cra_blocksize = DES_BLOCK_SIZE,
  2233. },
  2234. .setkey = aead_setkey,
  2235. .setauthsize = aead_setauthsize,
  2236. .encrypt = aead_encrypt,
  2237. .decrypt = aead_decrypt,
  2238. .ivsize = DES_BLOCK_SIZE,
  2239. .maxauthsize = SHA384_DIGEST_SIZE,
  2240. },
  2241. .caam = {
  2242. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2243. .class2_alg_type = OP_ALG_ALGSEL_SHA384 |
  2244. OP_ALG_AAI_HMAC_PRECOMP,
  2245. .geniv = true,
  2246. }
  2247. },
  2248. {
  2249. .aead = {
  2250. .base = {
  2251. .cra_name = "authenc(hmac(sha512),cbc(des))",
  2252. .cra_driver_name = "authenc-hmac-sha512-"
  2253. "cbc-des-caam-qi",
  2254. .cra_blocksize = DES_BLOCK_SIZE,
  2255. },
  2256. .setkey = aead_setkey,
  2257. .setauthsize = aead_setauthsize,
  2258. .encrypt = aead_encrypt,
  2259. .decrypt = aead_decrypt,
  2260. .ivsize = DES_BLOCK_SIZE,
  2261. .maxauthsize = SHA512_DIGEST_SIZE,
  2262. },
  2263. .caam = {
  2264. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2265. .class2_alg_type = OP_ALG_ALGSEL_SHA512 |
  2266. OP_ALG_AAI_HMAC_PRECOMP,
  2267. }
  2268. },
  2269. {
  2270. .aead = {
  2271. .base = {
  2272. .cra_name = "echainiv(authenc(hmac(sha512),"
  2273. "cbc(des)))",
  2274. .cra_driver_name = "echainiv-authenc-"
  2275. "hmac-sha512-cbc-des-"
  2276. "caam-qi",
  2277. .cra_blocksize = DES_BLOCK_SIZE,
  2278. },
  2279. .setkey = aead_setkey,
  2280. .setauthsize = aead_setauthsize,
  2281. .encrypt = aead_encrypt,
  2282. .decrypt = aead_decrypt,
  2283. .ivsize = DES_BLOCK_SIZE,
  2284. .maxauthsize = SHA512_DIGEST_SIZE,
  2285. },
  2286. .caam = {
  2287. .class1_alg_type = OP_ALG_ALGSEL_DES | OP_ALG_AAI_CBC,
  2288. .class2_alg_type = OP_ALG_ALGSEL_SHA512 |
  2289. OP_ALG_AAI_HMAC_PRECOMP,
  2290. .geniv = true,
  2291. }
  2292. },
  2293. };
  2294. struct caam_crypto_alg {
  2295. struct list_head entry;
  2296. struct crypto_alg crypto_alg;
  2297. struct caam_alg_entry caam;
  2298. };
  2299. static int caam_init_common(struct caam_ctx *ctx, struct caam_alg_entry *caam,
  2300. bool uses_dkp)
  2301. {
  2302. struct caam_drv_private *priv;
  2303. /*
  2304. * distribute tfms across job rings to ensure in-order
  2305. * crypto request processing per tfm
  2306. */
  2307. ctx->jrdev = caam_jr_alloc();
  2308. if (IS_ERR(ctx->jrdev)) {
  2309. pr_err("Job Ring Device allocation for transform failed\n");
  2310. return PTR_ERR(ctx->jrdev);
  2311. }
  2312. priv = dev_get_drvdata(ctx->jrdev->parent);
  2313. if (priv->era >= 6 && uses_dkp)
  2314. ctx->dir = DMA_BIDIRECTIONAL;
  2315. else
  2316. ctx->dir = DMA_TO_DEVICE;
  2317. ctx->key_dma = dma_map_single(ctx->jrdev, ctx->key, sizeof(ctx->key),
  2318. ctx->dir);
  2319. if (dma_mapping_error(ctx->jrdev, ctx->key_dma)) {
  2320. dev_err(ctx->jrdev, "unable to map key\n");
  2321. caam_jr_free(ctx->jrdev);
  2322. return -ENOMEM;
  2323. }
  2324. /* copy descriptor header template value */
  2325. ctx->cdata.algtype = OP_TYPE_CLASS1_ALG | caam->class1_alg_type;
  2326. ctx->adata.algtype = OP_TYPE_CLASS2_ALG | caam->class2_alg_type;
  2327. ctx->qidev = priv->qidev;
  2328. spin_lock_init(&ctx->lock);
  2329. ctx->drv_ctx[ENCRYPT] = NULL;
  2330. ctx->drv_ctx[DECRYPT] = NULL;
  2331. ctx->drv_ctx[GIVENCRYPT] = NULL;
  2332. return 0;
  2333. }
  2334. static int caam_cra_init(struct crypto_tfm *tfm)
  2335. {
  2336. struct crypto_alg *alg = tfm->__crt_alg;
  2337. struct caam_crypto_alg *caam_alg = container_of(alg, typeof(*caam_alg),
  2338. crypto_alg);
  2339. struct caam_ctx *ctx = crypto_tfm_ctx(tfm);
  2340. return caam_init_common(ctx, &caam_alg->caam, false);
  2341. }
  2342. static int caam_aead_init(struct crypto_aead *tfm)
  2343. {
  2344. struct aead_alg *alg = crypto_aead_alg(tfm);
  2345. struct caam_aead_alg *caam_alg = container_of(alg, typeof(*caam_alg),
  2346. aead);
  2347. struct caam_ctx *ctx = crypto_aead_ctx(tfm);
  2348. return caam_init_common(ctx, &caam_alg->caam,
  2349. alg->setkey == aead_setkey);
  2350. }
  2351. static void caam_exit_common(struct caam_ctx *ctx)
  2352. {
  2353. caam_drv_ctx_rel(ctx->drv_ctx[ENCRYPT]);
  2354. caam_drv_ctx_rel(ctx->drv_ctx[DECRYPT]);
  2355. caam_drv_ctx_rel(ctx->drv_ctx[GIVENCRYPT]);
  2356. dma_unmap_single(ctx->jrdev, ctx->key_dma, sizeof(ctx->key), ctx->dir);
  2357. caam_jr_free(ctx->jrdev);
  2358. }
  2359. static void caam_cra_exit(struct crypto_tfm *tfm)
  2360. {
  2361. caam_exit_common(crypto_tfm_ctx(tfm));
  2362. }
  2363. static void caam_aead_exit(struct crypto_aead *tfm)
  2364. {
  2365. caam_exit_common(crypto_aead_ctx(tfm));
  2366. }
  2367. static struct list_head alg_list;
  2368. static void __exit caam_qi_algapi_exit(void)
  2369. {
  2370. struct caam_crypto_alg *t_alg, *n;
  2371. int i;
  2372. for (i = 0; i < ARRAY_SIZE(driver_aeads); i++) {
  2373. struct caam_aead_alg *t_alg = driver_aeads + i;
  2374. if (t_alg->registered)
  2375. crypto_unregister_aead(&t_alg->aead);
  2376. }
  2377. if (!alg_list.next)
  2378. return;
  2379. list_for_each_entry_safe(t_alg, n, &alg_list, entry) {
  2380. crypto_unregister_alg(&t_alg->crypto_alg);
  2381. list_del(&t_alg->entry);
  2382. kfree(t_alg);
  2383. }
  2384. }
  2385. static struct caam_crypto_alg *caam_alg_alloc(struct caam_alg_template
  2386. *template)
  2387. {
  2388. struct caam_crypto_alg *t_alg;
  2389. struct crypto_alg *alg;
  2390. t_alg = kzalloc(sizeof(*t_alg), GFP_KERNEL);
  2391. if (!t_alg)
  2392. return ERR_PTR(-ENOMEM);
  2393. alg = &t_alg->crypto_alg;
  2394. snprintf(alg->cra_name, CRYPTO_MAX_ALG_NAME, "%s", template->name);
  2395. snprintf(alg->cra_driver_name, CRYPTO_MAX_ALG_NAME, "%s",
  2396. template->driver_name);
  2397. alg->cra_module = THIS_MODULE;
  2398. alg->cra_init = caam_cra_init;
  2399. alg->cra_exit = caam_cra_exit;
  2400. alg->cra_priority = CAAM_CRA_PRIORITY;
  2401. alg->cra_blocksize = template->blocksize;
  2402. alg->cra_alignmask = 0;
  2403. alg->cra_ctxsize = sizeof(struct caam_ctx);
  2404. alg->cra_flags = CRYPTO_ALG_ASYNC | CRYPTO_ALG_KERN_DRIVER_ONLY |
  2405. template->type;
  2406. switch (template->type) {
  2407. case CRYPTO_ALG_TYPE_GIVCIPHER:
  2408. alg->cra_type = &crypto_givcipher_type;
  2409. alg->cra_ablkcipher = template->template_ablkcipher;
  2410. break;
  2411. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2412. alg->cra_type = &crypto_ablkcipher_type;
  2413. alg->cra_ablkcipher = template->template_ablkcipher;
  2414. break;
  2415. }
  2416. t_alg->caam.class1_alg_type = template->class1_alg_type;
  2417. t_alg->caam.class2_alg_type = template->class2_alg_type;
  2418. return t_alg;
  2419. }
  2420. static void caam_aead_alg_init(struct caam_aead_alg *t_alg)
  2421. {
  2422. struct aead_alg *alg = &t_alg->aead;
  2423. alg->base.cra_module = THIS_MODULE;
  2424. alg->base.cra_priority = CAAM_CRA_PRIORITY;
  2425. alg->base.cra_ctxsize = sizeof(struct caam_ctx);
  2426. alg->base.cra_flags = CRYPTO_ALG_ASYNC | CRYPTO_ALG_KERN_DRIVER_ONLY;
  2427. alg->init = caam_aead_init;
  2428. alg->exit = caam_aead_exit;
  2429. }
  2430. static int __init caam_qi_algapi_init(void)
  2431. {
  2432. struct device_node *dev_node;
  2433. struct platform_device *pdev;
  2434. struct device *ctrldev;
  2435. struct caam_drv_private *priv;
  2436. int i = 0, err = 0;
  2437. u32 cha_vid, cha_inst, des_inst, aes_inst, md_inst;
  2438. unsigned int md_limit = SHA512_DIGEST_SIZE;
  2439. bool registered = false;
  2440. dev_node = of_find_compatible_node(NULL, NULL, "fsl,sec-v4.0");
  2441. if (!dev_node) {
  2442. dev_node = of_find_compatible_node(NULL, NULL, "fsl,sec4.0");
  2443. if (!dev_node)
  2444. return -ENODEV;
  2445. }
  2446. pdev = of_find_device_by_node(dev_node);
  2447. of_node_put(dev_node);
  2448. if (!pdev)
  2449. return -ENODEV;
  2450. ctrldev = &pdev->dev;
  2451. priv = dev_get_drvdata(ctrldev);
  2452. /*
  2453. * If priv is NULL, it's probably because the caam driver wasn't
  2454. * properly initialized (e.g. RNG4 init failed). Thus, bail out here.
  2455. */
  2456. if (!priv || !priv->qi_present)
  2457. return -ENODEV;
  2458. if (caam_dpaa2) {
  2459. dev_info(ctrldev, "caam/qi frontend driver not suitable for DPAA 2.x, aborting...\n");
  2460. return -ENODEV;
  2461. }
  2462. INIT_LIST_HEAD(&alg_list);
  2463. /*
  2464. * Register crypto algorithms the device supports.
  2465. * First, detect presence and attributes of DES, AES, and MD blocks.
  2466. */
  2467. cha_vid = rd_reg32(&priv->ctrl->perfmon.cha_id_ls);
  2468. cha_inst = rd_reg32(&priv->ctrl->perfmon.cha_num_ls);
  2469. des_inst = (cha_inst & CHA_ID_LS_DES_MASK) >> CHA_ID_LS_DES_SHIFT;
  2470. aes_inst = (cha_inst & CHA_ID_LS_AES_MASK) >> CHA_ID_LS_AES_SHIFT;
  2471. md_inst = (cha_inst & CHA_ID_LS_MD_MASK) >> CHA_ID_LS_MD_SHIFT;
  2472. /* If MD is present, limit digest size based on LP256 */
  2473. if (md_inst && ((cha_vid & CHA_ID_LS_MD_MASK) == CHA_ID_LS_MD_LP256))
  2474. md_limit = SHA256_DIGEST_SIZE;
  2475. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2476. struct caam_crypto_alg *t_alg;
  2477. struct caam_alg_template *alg = driver_algs + i;
  2478. u32 alg_sel = alg->class1_alg_type & OP_ALG_ALGSEL_MASK;
  2479. /* Skip DES algorithms if not supported by device */
  2480. if (!des_inst &&
  2481. ((alg_sel == OP_ALG_ALGSEL_3DES) ||
  2482. (alg_sel == OP_ALG_ALGSEL_DES)))
  2483. continue;
  2484. /* Skip AES algorithms if not supported by device */
  2485. if (!aes_inst && (alg_sel == OP_ALG_ALGSEL_AES))
  2486. continue;
  2487. t_alg = caam_alg_alloc(alg);
  2488. if (IS_ERR(t_alg)) {
  2489. err = PTR_ERR(t_alg);
  2490. dev_warn(priv->qidev, "%s alg allocation failed\n",
  2491. alg->driver_name);
  2492. continue;
  2493. }
  2494. err = crypto_register_alg(&t_alg->crypto_alg);
  2495. if (err) {
  2496. dev_warn(priv->qidev, "%s alg registration failed\n",
  2497. t_alg->crypto_alg.cra_driver_name);
  2498. kfree(t_alg);
  2499. continue;
  2500. }
  2501. list_add_tail(&t_alg->entry, &alg_list);
  2502. registered = true;
  2503. }
  2504. for (i = 0; i < ARRAY_SIZE(driver_aeads); i++) {
  2505. struct caam_aead_alg *t_alg = driver_aeads + i;
  2506. u32 c1_alg_sel = t_alg->caam.class1_alg_type &
  2507. OP_ALG_ALGSEL_MASK;
  2508. u32 c2_alg_sel = t_alg->caam.class2_alg_type &
  2509. OP_ALG_ALGSEL_MASK;
  2510. u32 alg_aai = t_alg->caam.class1_alg_type & OP_ALG_AAI_MASK;
  2511. /* Skip DES algorithms if not supported by device */
  2512. if (!des_inst &&
  2513. ((c1_alg_sel == OP_ALG_ALGSEL_3DES) ||
  2514. (c1_alg_sel == OP_ALG_ALGSEL_DES)))
  2515. continue;
  2516. /* Skip AES algorithms if not supported by device */
  2517. if (!aes_inst && (c1_alg_sel == OP_ALG_ALGSEL_AES))
  2518. continue;
  2519. /*
  2520. * Check support for AES algorithms not available
  2521. * on LP devices.
  2522. */
  2523. if (((cha_vid & CHA_ID_LS_AES_MASK) == CHA_ID_LS_AES_LP) &&
  2524. (alg_aai == OP_ALG_AAI_GCM))
  2525. continue;
  2526. /*
  2527. * Skip algorithms requiring message digests
  2528. * if MD or MD size is not supported by device.
  2529. */
  2530. if (c2_alg_sel &&
  2531. (!md_inst || (t_alg->aead.maxauthsize > md_limit)))
  2532. continue;
  2533. caam_aead_alg_init(t_alg);
  2534. err = crypto_register_aead(&t_alg->aead);
  2535. if (err) {
  2536. pr_warn("%s alg registration failed\n",
  2537. t_alg->aead.base.cra_driver_name);
  2538. continue;
  2539. }
  2540. t_alg->registered = true;
  2541. registered = true;
  2542. }
  2543. if (registered)
  2544. dev_info(priv->qidev, "algorithms registered in /proc/crypto\n");
  2545. return err;
  2546. }
  2547. module_init(caam_qi_algapi_init);
  2548. module_exit(caam_qi_algapi_exit);
  2549. MODULE_LICENSE("GPL");
  2550. MODULE_DESCRIPTION("Support for crypto API using CAAM-QI backend");
  2551. MODULE_AUTHOR("Freescale Semiconductor");