skd_s1120.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * Copyright 2012 STEC, Inc.
  3. * Copyright (c) 2017 Western Digital Corporation or its affiliates.
  4. *
  5. * This file is part of the Linux kernel, and is made available under
  6. * the terms of the GNU General Public License version 2.
  7. */
  8. #ifndef SKD_S1120_H
  9. #define SKD_S1120_H
  10. /*
  11. * Q-channel, 64-bit r/w
  12. */
  13. #define FIT_Q_COMMAND 0x400u
  14. #define FIT_QCMD_QID_MASK (0x3 << 1)
  15. #define FIT_QCMD_QID0 (0x0 << 1)
  16. #define FIT_QCMD_QID_NORMAL FIT_QCMD_QID0
  17. #define FIT_QCMD_QID1 (0x1 << 1)
  18. #define FIT_QCMD_QID2 (0x2 << 1)
  19. #define FIT_QCMD_QID3 (0x3 << 1)
  20. #define FIT_QCMD_FLUSH_QUEUE (0ull) /* add QID */
  21. #define FIT_QCMD_MSGSIZE_MASK (0x3 << 4)
  22. #define FIT_QCMD_MSGSIZE_64 (0x0 << 4)
  23. #define FIT_QCMD_MSGSIZE_128 (0x1 << 4)
  24. #define FIT_QCMD_MSGSIZE_256 (0x2 << 4)
  25. #define FIT_QCMD_MSGSIZE_512 (0x3 << 4)
  26. #define FIT_QCMD_ALIGN L1_CACHE_BYTES
  27. /*
  28. * Control, 32-bit r/w
  29. */
  30. #define FIT_CONTROL 0x500u
  31. #define FIT_CR_HARD_RESET (1u << 0u)
  32. #define FIT_CR_SOFT_RESET (1u << 1u)
  33. #define FIT_CR_DIS_TIMESTAMPS (1u << 6u)
  34. #define FIT_CR_ENABLE_INTERRUPTS (1u << 7u)
  35. /*
  36. * Status, 32-bit, r/o
  37. */
  38. #define FIT_STATUS 0x510u
  39. #define FIT_SR_DRIVE_STATE_MASK 0x000000FFu
  40. #define FIT_SR_SIGNATURE (0xFF << 8)
  41. #define FIT_SR_PIO_DMA (1 << 16)
  42. #define FIT_SR_DRIVE_OFFLINE 0x00
  43. #define FIT_SR_DRIVE_INIT 0x01
  44. /* #define FIT_SR_DRIVE_READY 0x02 */
  45. #define FIT_SR_DRIVE_ONLINE 0x03
  46. #define FIT_SR_DRIVE_BUSY 0x04
  47. #define FIT_SR_DRIVE_FAULT 0x05
  48. #define FIT_SR_DRIVE_DEGRADED 0x06
  49. #define FIT_SR_PCIE_LINK_DOWN 0x07
  50. #define FIT_SR_DRIVE_SOFT_RESET 0x08
  51. #define FIT_SR_DRIVE_INIT_FAULT 0x09
  52. #define FIT_SR_DRIVE_BUSY_SANITIZE 0x0A
  53. #define FIT_SR_DRIVE_BUSY_ERASE 0x0B
  54. #define FIT_SR_DRIVE_FW_BOOTING 0x0C
  55. #define FIT_SR_DRIVE_NEED_FW_DOWNLOAD 0xFE
  56. #define FIT_SR_DEVICE_MISSING 0xFF
  57. #define FIT_SR__RESERVED 0xFFFFFF00u
  58. /*
  59. * FIT_STATUS - Status register data definition
  60. */
  61. #define FIT_SR_STATE_MASK (0xFF << 0)
  62. #define FIT_SR_SIGNATURE (0xFF << 8)
  63. #define FIT_SR_PIO_DMA (1 << 16)
  64. /*
  65. * Interrupt status, 32-bit r/w1c (w1c ==> write 1 to clear)
  66. */
  67. #define FIT_INT_STATUS_HOST 0x520u
  68. #define FIT_ISH_FW_STATE_CHANGE (1u << 0u)
  69. #define FIT_ISH_COMPLETION_POSTED (1u << 1u)
  70. #define FIT_ISH_MSG_FROM_DEV (1u << 2u)
  71. #define FIT_ISH_UNDEFINED_3 (1u << 3u)
  72. #define FIT_ISH_UNDEFINED_4 (1u << 4u)
  73. #define FIT_ISH_Q0_FULL (1u << 5u)
  74. #define FIT_ISH_Q1_FULL (1u << 6u)
  75. #define FIT_ISH_Q2_FULL (1u << 7u)
  76. #define FIT_ISH_Q3_FULL (1u << 8u)
  77. #define FIT_ISH_QCMD_FIFO_OVERRUN (1u << 9u)
  78. #define FIT_ISH_BAD_EXP_ROM_READ (1u << 10u)
  79. #define FIT_INT_DEF_MASK \
  80. (FIT_ISH_FW_STATE_CHANGE | \
  81. FIT_ISH_COMPLETION_POSTED | \
  82. FIT_ISH_MSG_FROM_DEV | \
  83. FIT_ISH_Q0_FULL | \
  84. FIT_ISH_Q1_FULL | \
  85. FIT_ISH_Q2_FULL | \
  86. FIT_ISH_Q3_FULL | \
  87. FIT_ISH_QCMD_FIFO_OVERRUN | \
  88. FIT_ISH_BAD_EXP_ROM_READ)
  89. #define FIT_INT_QUEUE_FULL \
  90. (FIT_ISH_Q0_FULL | \
  91. FIT_ISH_Q1_FULL | \
  92. FIT_ISH_Q2_FULL | \
  93. FIT_ISH_Q3_FULL)
  94. #define MSI_MSG_NWL_ERROR_0 0x00000000
  95. #define MSI_MSG_NWL_ERROR_1 0x00000001
  96. #define MSI_MSG_NWL_ERROR_2 0x00000002
  97. #define MSI_MSG_NWL_ERROR_3 0x00000003
  98. #define MSI_MSG_STATE_CHANGE 0x00000004
  99. #define MSI_MSG_COMPLETION_POSTED 0x00000005
  100. #define MSI_MSG_MSG_FROM_DEV 0x00000006
  101. #define MSI_MSG_RESERVED_0 0x00000007
  102. #define MSI_MSG_RESERVED_1 0x00000008
  103. #define MSI_MSG_QUEUE_0_FULL 0x00000009
  104. #define MSI_MSG_QUEUE_1_FULL 0x0000000A
  105. #define MSI_MSG_QUEUE_2_FULL 0x0000000B
  106. #define MSI_MSG_QUEUE_3_FULL 0x0000000C
  107. #define FIT_INT_RESERVED_MASK \
  108. (FIT_ISH_UNDEFINED_3 | \
  109. FIT_ISH_UNDEFINED_4)
  110. /*
  111. * Interrupt mask, 32-bit r/w
  112. * Bit definitions are the same as FIT_INT_STATUS_HOST
  113. */
  114. #define FIT_INT_MASK_HOST 0x528u
  115. /*
  116. * Message to device, 32-bit r/w
  117. */
  118. #define FIT_MSG_TO_DEVICE 0x540u
  119. /*
  120. * Message from device, 32-bit, r/o
  121. */
  122. #define FIT_MSG_FROM_DEVICE 0x548u
  123. /*
  124. * 32-bit messages to/from device, composition/extraction macros
  125. */
  126. #define FIT_MXD_CONS(TYPE, PARAM, DATA) \
  127. ((((TYPE) & 0xFFu) << 24u) | \
  128. (((PARAM) & 0xFFu) << 16u) | \
  129. (((DATA) & 0xFFFFu) << 0u))
  130. #define FIT_MXD_TYPE(MXD) (((MXD) >> 24u) & 0xFFu)
  131. #define FIT_MXD_PARAM(MXD) (((MXD) >> 16u) & 0xFFu)
  132. #define FIT_MXD_DATA(MXD) (((MXD) >> 0u) & 0xFFFFu)
  133. /*
  134. * Types of messages to/from device
  135. */
  136. #define FIT_MTD_FITFW_INIT 0x01u
  137. #define FIT_MTD_GET_CMDQ_DEPTH 0x02u
  138. #define FIT_MTD_SET_COMPQ_DEPTH 0x03u
  139. #define FIT_MTD_SET_COMPQ_ADDR 0x04u
  140. #define FIT_MTD_ARM_QUEUE 0x05u
  141. #define FIT_MTD_CMD_LOG_HOST_ID 0x07u
  142. #define FIT_MTD_CMD_LOG_TIME_STAMP_LO 0x08u
  143. #define FIT_MTD_CMD_LOG_TIME_STAMP_HI 0x09u
  144. #define FIT_MFD_SMART_EXCEEDED 0x10u
  145. #define FIT_MFD_POWER_DOWN 0x11u
  146. #define FIT_MFD_OFFLINE 0x12u
  147. #define FIT_MFD_ONLINE 0x13u
  148. #define FIT_MFD_FW_RESTARTING 0x14u
  149. #define FIT_MFD_PM_ACTIVE 0x15u
  150. #define FIT_MFD_PM_STANDBY 0x16u
  151. #define FIT_MFD_PM_SLEEP 0x17u
  152. #define FIT_MFD_CMD_PROGRESS 0x18u
  153. #define FIT_MTD_DEBUG 0xFEu
  154. #define FIT_MFD_DEBUG 0xFFu
  155. #define FIT_MFD_MASK (0xFFu)
  156. #define FIT_MFD_DATA_MASK (0xFFu)
  157. #define FIT_MFD_MSG(x) (((x) >> 24) & FIT_MFD_MASK)
  158. #define FIT_MFD_DATA(x) ((x) & FIT_MFD_MASK)
  159. /*
  160. * Extra arg to FIT_MSG_TO_DEVICE, 64-bit r/w
  161. * Used to set completion queue address (FIT_MTD_SET_COMPQ_ADDR)
  162. * (was Response buffer in docs)
  163. */
  164. #define FIT_MSG_TO_DEVICE_ARG 0x580u
  165. /*
  166. * Hardware (ASIC) version, 32-bit r/o
  167. */
  168. #define FIT_HW_VERSION 0x588u
  169. /*
  170. * Scatter/gather list descriptor.
  171. * 32-bytes and must be aligned on a 32-byte boundary.
  172. * All fields are in little endian order.
  173. */
  174. struct fit_sg_descriptor {
  175. uint32_t control;
  176. uint32_t byte_count;
  177. uint64_t host_side_addr;
  178. uint64_t dev_side_addr;
  179. uint64_t next_desc_ptr;
  180. };
  181. #define FIT_SGD_CONTROL_NOT_LAST 0x000u
  182. #define FIT_SGD_CONTROL_LAST 0x40Eu
  183. /*
  184. * Header at the beginning of a FIT message. The header
  185. * is followed by SSDI requests each 64 bytes.
  186. * A FIT message can be up to 512 bytes long and must start
  187. * on a 64-byte boundary.
  188. */
  189. struct fit_msg_hdr {
  190. uint8_t protocol_id;
  191. uint8_t num_protocol_cmds_coalesced;
  192. uint8_t _reserved[62];
  193. };
  194. #define FIT_PROTOCOL_ID_FIT 1
  195. #define FIT_PROTOCOL_ID_SSDI 2
  196. #define FIT_PROTOCOL_ID_SOFIT 3
  197. #define FIT_PROTOCOL_MINOR_VER(mtd_val) ((mtd_val >> 16) & 0xF)
  198. #define FIT_PROTOCOL_MAJOR_VER(mtd_val) ((mtd_val >> 20) & 0xF)
  199. /*
  200. * Format of a completion entry. The completion queue is circular
  201. * and must have at least as many entries as the maximum number
  202. * of commands that may be issued to the device.
  203. *
  204. * There are no head/tail pointers. The cycle value is used to
  205. * infer the presence of new completion records.
  206. * Initially the cycle in all entries is 0, the index is 0, and
  207. * the cycle value to expect is 1. When completions are added
  208. * their cycle values are set to 1. When the index wraps the
  209. * cycle value to expect is incremented.
  210. *
  211. * Command_context is opaque and taken verbatim from the SSDI command.
  212. * All other fields are big endian.
  213. */
  214. #define FIT_PROTOCOL_VERSION_0 0
  215. /*
  216. * Protocol major version 1 completion entry.
  217. * The major protocol version is found in bits
  218. * 20-23 of the FIT_MTD_FITFW_INIT response.
  219. */
  220. struct fit_completion_entry_v1 {
  221. __be32 num_returned_bytes;
  222. uint16_t tag;
  223. uint8_t status; /* SCSI status */
  224. uint8_t cycle;
  225. };
  226. #define FIT_PROTOCOL_VERSION_1 1
  227. #define FIT_PROTOCOL_VERSION_CURRENT FIT_PROTOCOL_VERSION_1
  228. struct fit_comp_error_info {
  229. uint8_t type:7; /* 00: Bits0-6 indicates the type of sense data. */
  230. uint8_t valid:1; /* 00: Bit 7 := 1 ==> info field is valid. */
  231. uint8_t reserved0; /* 01: Obsolete field */
  232. uint8_t key:4; /* 02: Bits0-3 indicate the sense key. */
  233. uint8_t reserved2:1; /* 02: Reserved bit. */
  234. uint8_t bad_length:1; /* 02: Incorrect Length Indicator */
  235. uint8_t end_medium:1; /* 02: End of Medium */
  236. uint8_t file_mark:1; /* 02: Filemark */
  237. uint8_t info[4]; /* 03: */
  238. uint8_t reserved1; /* 07: Additional Sense Length */
  239. uint8_t cmd_spec[4]; /* 08: Command Specific Information */
  240. uint8_t code; /* 0C: Additional Sense Code */
  241. uint8_t qual; /* 0D: Additional Sense Code Qualifier */
  242. uint8_t fruc; /* 0E: Field Replaceable Unit Code */
  243. uint8_t sks_high:7; /* 0F: Sense Key Specific (MSB) */
  244. uint8_t sks_valid:1; /* 0F: Sense Key Specific Valid */
  245. uint16_t sks_low; /* 10: Sense Key Specific (LSW) */
  246. uint16_t reserved3; /* 12: Part of additional sense bytes (unused) */
  247. uint16_t uec; /* 14: Additional Sense Bytes */
  248. uint64_t per __packed; /* 16: Additional Sense Bytes */
  249. uint8_t reserved4[2]; /* 1E: Additional Sense Bytes (unused) */
  250. };
  251. /* Task management constants */
  252. #define SOFT_TASK_SIMPLE 0x00
  253. #define SOFT_TASK_HEAD_OF_QUEUE 0x01
  254. #define SOFT_TASK_ORDERED 0x02
  255. /* Version zero has the last 32 bits reserved,
  256. * Version one has the last 32 bits sg_list_len_bytes;
  257. */
  258. struct skd_command_header {
  259. __be64 sg_list_dma_address;
  260. uint16_t tag;
  261. uint8_t attribute;
  262. uint8_t add_cdb_len; /* In 32 bit words */
  263. __be32 sg_list_len_bytes;
  264. };
  265. struct skd_scsi_request {
  266. struct skd_command_header hdr;
  267. unsigned char cdb[16];
  268. /* unsigned char _reserved[16]; */
  269. };
  270. struct driver_inquiry_data {
  271. uint8_t peripheral_device_type:5;
  272. uint8_t qualifier:3;
  273. uint8_t page_code;
  274. __be16 page_length;
  275. __be16 pcie_bus_number;
  276. uint8_t pcie_device_number;
  277. uint8_t pcie_function_number;
  278. uint8_t pcie_link_speed;
  279. uint8_t pcie_link_lanes;
  280. __be16 pcie_vendor_id;
  281. __be16 pcie_device_id;
  282. __be16 pcie_subsystem_vendor_id;
  283. __be16 pcie_subsystem_device_id;
  284. uint8_t reserved1[2];
  285. uint8_t reserved2[3];
  286. uint8_t driver_version_length;
  287. uint8_t driver_version[0x14];
  288. };
  289. #endif /* SKD_S1120_H */