MC68EZ328.h 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* include/asm-m68knommu/MC68EZ328.h: 'EZ328 control registers
  3. *
  4. * Copyright (C) 1999 Vladimir Gurevich <vgurevic@cisco.com>
  5. * Bear & Hare Software, Inc.
  6. *
  7. * Based on include/asm-m68knommu/MC68332.h
  8. * Copyright (C) 1998 Kenneth Albanowski <kjahds@kjahds.com>,
  9. * The Silver Hammer Group, Ltd.
  10. *
  11. */
  12. #include <linux/compiler.h>
  13. #ifndef _MC68EZ328_H_
  14. #define _MC68EZ328_H_
  15. #define BYTE_REF(addr) (*((volatile unsigned char*)addr))
  16. #define WORD_REF(addr) (*((volatile unsigned short*)addr))
  17. #define LONG_REF(addr) (*((volatile unsigned long*)addr))
  18. #define PUT_FIELD(field, val) (((val) << field##_SHIFT) & field##_MASK)
  19. #define GET_FIELD(reg, field) (((reg) & field##_MASK) >> field##_SHIFT)
  20. /**********
  21. *
  22. * 0xFFFFF0xx -- System Control
  23. *
  24. **********/
  25. /*
  26. * System Control Register (SCR)
  27. */
  28. #define SCR_ADDR 0xfffff000
  29. #define SCR BYTE_REF(SCR_ADDR)
  30. #define SCR_WDTH8 0x01 /* 8-Bit Width Select */
  31. #define SCR_DMAP 0x04 /* Double Map */
  32. #define SCR_SO 0x08 /* Supervisor Only */
  33. #define SCR_BETEN 0x10 /* Bus-Error Time-Out Enable */
  34. #define SCR_PRV 0x20 /* Privilege Violation */
  35. #define SCR_WPV 0x40 /* Write Protect Violation */
  36. #define SCR_BETO 0x80 /* Bus-Error TimeOut */
  37. /*
  38. * Silicon ID Register (Mask Revision Register (MRR) for '328 Compatibility)
  39. */
  40. #define MRR_ADDR 0xfffff004
  41. #define MRR LONG_REF(MRR_ADDR)
  42. /**********
  43. *
  44. * 0xFFFFF1xx -- Chip-Select logic
  45. *
  46. **********/
  47. /*
  48. * Chip Select Group Base Registers
  49. */
  50. #define CSGBA_ADDR 0xfffff100
  51. #define CSGBB_ADDR 0xfffff102
  52. #define CSGBC_ADDR 0xfffff104
  53. #define CSGBD_ADDR 0xfffff106
  54. #define CSGBA WORD_REF(CSGBA_ADDR)
  55. #define CSGBB WORD_REF(CSGBB_ADDR)
  56. #define CSGBC WORD_REF(CSGBC_ADDR)
  57. #define CSGBD WORD_REF(CSGBD_ADDR)
  58. /*
  59. * Chip Select Registers
  60. */
  61. #define CSA_ADDR 0xfffff110
  62. #define CSB_ADDR 0xfffff112
  63. #define CSC_ADDR 0xfffff114
  64. #define CSD_ADDR 0xfffff116
  65. #define CSA WORD_REF(CSA_ADDR)
  66. #define CSB WORD_REF(CSB_ADDR)
  67. #define CSC WORD_REF(CSC_ADDR)
  68. #define CSD WORD_REF(CSD_ADDR)
  69. #define CSA_EN 0x0001 /* Chip-Select Enable */
  70. #define CSA_SIZ_MASK 0x000e /* Chip-Select Size */
  71. #define CSA_SIZ_SHIFT 1
  72. #define CSA_WS_MASK 0x0070 /* Wait State */
  73. #define CSA_WS_SHIFT 4
  74. #define CSA_BSW 0x0080 /* Data Bus Width */
  75. #define CSA_FLASH 0x0100 /* FLASH Memory Support */
  76. #define CSA_RO 0x8000 /* Read-Only */
  77. #define CSB_EN 0x0001 /* Chip-Select Enable */
  78. #define CSB_SIZ_MASK 0x000e /* Chip-Select Size */
  79. #define CSB_SIZ_SHIFT 1
  80. #define CSB_WS_MASK 0x0070 /* Wait State */
  81. #define CSB_WS_SHIFT 4
  82. #define CSB_BSW 0x0080 /* Data Bus Width */
  83. #define CSB_FLASH 0x0100 /* FLASH Memory Support */
  84. #define CSB_UPSIZ_MASK 0x1800 /* Unprotected memory block size */
  85. #define CSB_UPSIZ_SHIFT 11
  86. #define CSB_ROP 0x2000 /* Readonly if protected */
  87. #define CSB_SOP 0x4000 /* Supervisor only if protected */
  88. #define CSB_RO 0x8000 /* Read-Only */
  89. #define CSC_EN 0x0001 /* Chip-Select Enable */
  90. #define CSC_SIZ_MASK 0x000e /* Chip-Select Size */
  91. #define CSC_SIZ_SHIFT 1
  92. #define CSC_WS_MASK 0x0070 /* Wait State */
  93. #define CSC_WS_SHIFT 4
  94. #define CSC_BSW 0x0080 /* Data Bus Width */
  95. #define CSC_FLASH 0x0100 /* FLASH Memory Support */
  96. #define CSC_UPSIZ_MASK 0x1800 /* Unprotected memory block size */
  97. #define CSC_UPSIZ_SHIFT 11
  98. #define CSC_ROP 0x2000 /* Readonly if protected */
  99. #define CSC_SOP 0x4000 /* Supervisor only if protected */
  100. #define CSC_RO 0x8000 /* Read-Only */
  101. #define CSD_EN 0x0001 /* Chip-Select Enable */
  102. #define CSD_SIZ_MASK 0x000e /* Chip-Select Size */
  103. #define CSD_SIZ_SHIFT 1
  104. #define CSD_WS_MASK 0x0070 /* Wait State */
  105. #define CSD_WS_SHIFT 4
  106. #define CSD_BSW 0x0080 /* Data Bus Width */
  107. #define CSD_FLASH 0x0100 /* FLASH Memory Support */
  108. #define CSD_DRAM 0x0200 /* Dram Selection */
  109. #define CSD_COMB 0x0400 /* Combining */
  110. #define CSD_UPSIZ_MASK 0x1800 /* Unprotected memory block size */
  111. #define CSD_UPSIZ_SHIFT 11
  112. #define CSD_ROP 0x2000 /* Readonly if protected */
  113. #define CSD_SOP 0x4000 /* Supervisor only if protected */
  114. #define CSD_RO 0x8000 /* Read-Only */
  115. /*
  116. * Emulation Chip-Select Register
  117. */
  118. #define EMUCS_ADDR 0xfffff118
  119. #define EMUCS WORD_REF(EMUCS_ADDR)
  120. #define EMUCS_WS_MASK 0x0070
  121. #define EMUCS_WS_SHIFT 4
  122. /**********
  123. *
  124. * 0xFFFFF2xx -- Phase Locked Loop (PLL) & Power Control
  125. *
  126. **********/
  127. /*
  128. * PLL Control Register
  129. */
  130. #define PLLCR_ADDR 0xfffff200
  131. #define PLLCR WORD_REF(PLLCR_ADDR)
  132. #define PLLCR_DISPLL 0x0008 /* Disable PLL */
  133. #define PLLCR_CLKEN 0x0010 /* Clock (CLKO pin) enable */
  134. #define PLLCR_PRESC 0x0020 /* VCO prescaler */
  135. #define PLLCR_SYSCLK_SEL_MASK 0x0700 /* System Clock Selection */
  136. #define PLLCR_SYSCLK_SEL_SHIFT 8
  137. #define PLLCR_LCDCLK_SEL_MASK 0x3800 /* LCD Clock Selection */
  138. #define PLLCR_LCDCLK_SEL_SHIFT 11
  139. /* '328-compatible definitions */
  140. #define PLLCR_PIXCLK_SEL_MASK PLLCR_LCDCLK_SEL_MASK
  141. #define PLLCR_PIXCLK_SEL_SHIFT PLLCR_LCDCLK_SEL_SHIFT
  142. /*
  143. * PLL Frequency Select Register
  144. */
  145. #define PLLFSR_ADDR 0xfffff202
  146. #define PLLFSR WORD_REF(PLLFSR_ADDR)
  147. #define PLLFSR_PC_MASK 0x00ff /* P Count */
  148. #define PLLFSR_PC_SHIFT 0
  149. #define PLLFSR_QC_MASK 0x0f00 /* Q Count */
  150. #define PLLFSR_QC_SHIFT 8
  151. #define PLLFSR_PROT 0x4000 /* Protect P & Q */
  152. #define PLLFSR_CLK32 0x8000 /* Clock 32 (kHz) */
  153. /*
  154. * Power Control Register
  155. */
  156. #define PCTRL_ADDR 0xfffff207
  157. #define PCTRL BYTE_REF(PCTRL_ADDR)
  158. #define PCTRL_WIDTH_MASK 0x1f /* CPU Clock bursts width */
  159. #define PCTRL_WIDTH_SHIFT 0
  160. #define PCTRL_PCEN 0x80 /* Power Control Enable */
  161. /**********
  162. *
  163. * 0xFFFFF3xx -- Interrupt Controller
  164. *
  165. **********/
  166. /*
  167. * Interrupt Vector Register
  168. */
  169. #define IVR_ADDR 0xfffff300
  170. #define IVR BYTE_REF(IVR_ADDR)
  171. #define IVR_VECTOR_MASK 0xF8
  172. /*
  173. * Interrupt control Register
  174. */
  175. #define ICR_ADDR 0xfffff302
  176. #define ICR WORD_REF(ICR_ADDR)
  177. #define ICR_POL5 0x0080 /* Polarity Control for IRQ5 */
  178. #define ICR_ET6 0x0100 /* Edge Trigger Select for IRQ6 */
  179. #define ICR_ET3 0x0200 /* Edge Trigger Select for IRQ3 */
  180. #define ICR_ET2 0x0400 /* Edge Trigger Select for IRQ2 */
  181. #define ICR_ET1 0x0800 /* Edge Trigger Select for IRQ1 */
  182. #define ICR_POL6 0x1000 /* Polarity Control for IRQ6 */
  183. #define ICR_POL3 0x2000 /* Polarity Control for IRQ3 */
  184. #define ICR_POL2 0x4000 /* Polarity Control for IRQ2 */
  185. #define ICR_POL1 0x8000 /* Polarity Control for IRQ1 */
  186. /*
  187. * Interrupt Mask Register
  188. */
  189. #define IMR_ADDR 0xfffff304
  190. #define IMR LONG_REF(IMR_ADDR)
  191. /*
  192. * Define the names for bit positions first. This is useful for
  193. * request_irq
  194. */
  195. #define SPI_IRQ_NUM 0 /* SPI interrupt */
  196. #define TMR_IRQ_NUM 1 /* Timer interrupt */
  197. #define UART_IRQ_NUM 2 /* UART interrupt */
  198. #define WDT_IRQ_NUM 3 /* Watchdog Timer interrupt */
  199. #define RTC_IRQ_NUM 4 /* RTC interrupt */
  200. #define KB_IRQ_NUM 6 /* Keyboard Interrupt */
  201. #define PWM_IRQ_NUM 7 /* Pulse-Width Modulator int. */
  202. #define INT0_IRQ_NUM 8 /* External INT0 */
  203. #define INT1_IRQ_NUM 9 /* External INT1 */
  204. #define INT2_IRQ_NUM 10 /* External INT2 */
  205. #define INT3_IRQ_NUM 11 /* External INT3 */
  206. #define IRQ1_IRQ_NUM 16 /* IRQ1 */
  207. #define IRQ2_IRQ_NUM 17 /* IRQ2 */
  208. #define IRQ3_IRQ_NUM 18 /* IRQ3 */
  209. #define IRQ6_IRQ_NUM 19 /* IRQ6 */
  210. #define IRQ5_IRQ_NUM 20 /* IRQ5 */
  211. #define SAM_IRQ_NUM 22 /* Sampling Timer for RTC */
  212. #define EMIQ_IRQ_NUM 23 /* Emulator Interrupt */
  213. /* '328-compatible definitions */
  214. #define SPIM_IRQ_NUM SPI_IRQ_NUM
  215. #define TMR1_IRQ_NUM TMR_IRQ_NUM
  216. /*
  217. * Here go the bitmasks themselves
  218. */
  219. #define IMR_MSPI (1 << SPI_IRQ_NUM) /* Mask SPI interrupt */
  220. #define IMR_MTMR (1 << TMR_IRQ_NUM) /* Mask Timer interrupt */
  221. #define IMR_MUART (1 << UART_IRQ_NUM) /* Mask UART interrupt */
  222. #define IMR_MWDT (1 << WDT_IRQ_NUM) /* Mask Watchdog Timer interrupt */
  223. #define IMR_MRTC (1 << RTC_IRQ_NUM) /* Mask RTC interrupt */
  224. #define IMR_MKB (1 << KB_IRQ_NUM) /* Mask Keyboard Interrupt */
  225. #define IMR_MPWM (1 << PWM_IRQ_NUM) /* Mask Pulse-Width Modulator int. */
  226. #define IMR_MINT0 (1 << INT0_IRQ_NUM) /* Mask External INT0 */
  227. #define IMR_MINT1 (1 << INT1_IRQ_NUM) /* Mask External INT1 */
  228. #define IMR_MINT2 (1 << INT2_IRQ_NUM) /* Mask External INT2 */
  229. #define IMR_MINT3 (1 << INT3_IRQ_NUM) /* Mask External INT3 */
  230. #define IMR_MIRQ1 (1 << IRQ1_IRQ_NUM) /* Mask IRQ1 */
  231. #define IMR_MIRQ2 (1 << IRQ2_IRQ_NUM) /* Mask IRQ2 */
  232. #define IMR_MIRQ3 (1 << IRQ3_IRQ_NUM) /* Mask IRQ3 */
  233. #define IMR_MIRQ6 (1 << IRQ6_IRQ_NUM) /* Mask IRQ6 */
  234. #define IMR_MIRQ5 (1 << IRQ5_IRQ_NUM) /* Mask IRQ5 */
  235. #define IMR_MSAM (1 << SAM_IRQ_NUM) /* Mask Sampling Timer for RTC */
  236. #define IMR_MEMIQ (1 << EMIQ_IRQ_NUM) /* Mask Emulator Interrupt */
  237. /* '328-compatible definitions */
  238. #define IMR_MSPIM IMR_MSPI
  239. #define IMR_MTMR1 IMR_MTMR
  240. /*
  241. * Interrupt Status Register
  242. */
  243. #define ISR_ADDR 0xfffff30c
  244. #define ISR LONG_REF(ISR_ADDR)
  245. #define ISR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */
  246. #define ISR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */
  247. #define ISR_UART (1 << UART_IRQ_NUM) /* UART interrupt */
  248. #define ISR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */
  249. #define ISR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */
  250. #define ISR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */
  251. #define ISR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */
  252. #define ISR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */
  253. #define ISR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */
  254. #define ISR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */
  255. #define ISR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */
  256. #define ISR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */
  257. #define ISR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */
  258. #define ISR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */
  259. #define ISR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */
  260. #define ISR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */
  261. #define ISR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */
  262. #define ISR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */
  263. /* '328-compatible definitions */
  264. #define ISR_SPIM ISR_SPI
  265. #define ISR_TMR1 ISR_TMR
  266. /*
  267. * Interrupt Pending Register
  268. */
  269. #define IPR_ADDR 0xfffff30c
  270. #define IPR LONG_REF(IPR_ADDR)
  271. #define IPR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */
  272. #define IPR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */
  273. #define IPR_UART (1 << UART_IRQ_NUM) /* UART interrupt */
  274. #define IPR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */
  275. #define IPR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */
  276. #define IPR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */
  277. #define IPR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */
  278. #define IPR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */
  279. #define IPR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */
  280. #define IPR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */
  281. #define IPR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */
  282. #define IPR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */
  283. #define IPR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */
  284. #define IPR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */
  285. #define IPR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */
  286. #define IPR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */
  287. #define IPR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */
  288. #define IPR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */
  289. /* '328-compatible definitions */
  290. #define IPR_SPIM IPR_SPI
  291. #define IPR_TMR1 IPR_TMR
  292. /**********
  293. *
  294. * 0xFFFFF4xx -- Parallel Ports
  295. *
  296. **********/
  297. /*
  298. * Port A
  299. */
  300. #define PADIR_ADDR 0xfffff400 /* Port A direction reg */
  301. #define PADATA_ADDR 0xfffff401 /* Port A data register */
  302. #define PAPUEN_ADDR 0xfffff402 /* Port A Pull-Up enable reg */
  303. #define PADIR BYTE_REF(PADIR_ADDR)
  304. #define PADATA BYTE_REF(PADATA_ADDR)
  305. #define PAPUEN BYTE_REF(PAPUEN_ADDR)
  306. #define PA(x) (1 << (x))
  307. /*
  308. * Port B
  309. */
  310. #define PBDIR_ADDR 0xfffff408 /* Port B direction reg */
  311. #define PBDATA_ADDR 0xfffff409 /* Port B data register */
  312. #define PBPUEN_ADDR 0xfffff40a /* Port B Pull-Up enable reg */
  313. #define PBSEL_ADDR 0xfffff40b /* Port B Select Register */
  314. #define PBDIR BYTE_REF(PBDIR_ADDR)
  315. #define PBDATA BYTE_REF(PBDATA_ADDR)
  316. #define PBPUEN BYTE_REF(PBPUEN_ADDR)
  317. #define PBSEL BYTE_REF(PBSEL_ADDR)
  318. #define PB(x) (1 << (x))
  319. #define PB_CSB0 0x01 /* Use CSB0 as PB[0] */
  320. #define PB_CSB1 0x02 /* Use CSB1 as PB[1] */
  321. #define PB_CSC0_RAS0 0x04 /* Use CSC0/RAS0 as PB[2] */
  322. #define PB_CSC1_RAS1 0x08 /* Use CSC1/RAS1 as PB[3] */
  323. #define PB_CSD0_CAS0 0x10 /* Use CSD0/CAS0 as PB[4] */
  324. #define PB_CSD1_CAS1 0x20 /* Use CSD1/CAS1 as PB[5] */
  325. #define PB_TIN_TOUT 0x40 /* Use TIN/TOUT as PB[6] */
  326. #define PB_PWMO 0x80 /* Use PWMO as PB[7] */
  327. /*
  328. * Port C
  329. */
  330. #define PCDIR_ADDR 0xfffff410 /* Port C direction reg */
  331. #define PCDATA_ADDR 0xfffff411 /* Port C data register */
  332. #define PCPDEN_ADDR 0xfffff412 /* Port C Pull-Down enb. reg */
  333. #define PCSEL_ADDR 0xfffff413 /* Port C Select Register */
  334. #define PCDIR BYTE_REF(PCDIR_ADDR)
  335. #define PCDATA BYTE_REF(PCDATA_ADDR)
  336. #define PCPDEN BYTE_REF(PCPDEN_ADDR)
  337. #define PCSEL BYTE_REF(PCSEL_ADDR)
  338. #define PC(x) (1 << (x))
  339. #define PC_LD0 0x01 /* Use LD0 as PC[0] */
  340. #define PC_LD1 0x02 /* Use LD1 as PC[1] */
  341. #define PC_LD2 0x04 /* Use LD2 as PC[2] */
  342. #define PC_LD3 0x08 /* Use LD3 as PC[3] */
  343. #define PC_LFLM 0x10 /* Use LFLM as PC[4] */
  344. #define PC_LLP 0x20 /* Use LLP as PC[5] */
  345. #define PC_LCLK 0x40 /* Use LCLK as PC[6] */
  346. #define PC_LACD 0x80 /* Use LACD as PC[7] */
  347. /*
  348. * Port D
  349. */
  350. #define PDDIR_ADDR 0xfffff418 /* Port D direction reg */
  351. #define PDDATA_ADDR 0xfffff419 /* Port D data register */
  352. #define PDPUEN_ADDR 0xfffff41a /* Port D Pull-Up enable reg */
  353. #define PDSEL_ADDR 0xfffff41b /* Port D Select Register */
  354. #define PDPOL_ADDR 0xfffff41c /* Port D Polarity Register */
  355. #define PDIRQEN_ADDR 0xfffff41d /* Port D IRQ enable register */
  356. #define PDKBEN_ADDR 0xfffff41e /* Port D Keyboard Enable reg */
  357. #define PDIQEG_ADDR 0xfffff41f /* Port D IRQ Edge Register */
  358. #define PDDIR BYTE_REF(PDDIR_ADDR)
  359. #define PDDATA BYTE_REF(PDDATA_ADDR)
  360. #define PDPUEN BYTE_REF(PDPUEN_ADDR)
  361. #define PDSEL BYTE_REF(PDSEL_ADDR)
  362. #define PDPOL BYTE_REF(PDPOL_ADDR)
  363. #define PDIRQEN BYTE_REF(PDIRQEN_ADDR)
  364. #define PDKBEN BYTE_REF(PDKBEN_ADDR)
  365. #define PDIQEG BYTE_REF(PDIQEG_ADDR)
  366. #define PD(x) (1 << (x))
  367. #define PD_INT0 0x01 /* Use INT0 as PD[0] */
  368. #define PD_INT1 0x02 /* Use INT1 as PD[1] */
  369. #define PD_INT2 0x04 /* Use INT2 as PD[2] */
  370. #define PD_INT3 0x08 /* Use INT3 as PD[3] */
  371. #define PD_IRQ1 0x10 /* Use IRQ1 as PD[4] */
  372. #define PD_IRQ2 0x20 /* Use IRQ2 as PD[5] */
  373. #define PD_IRQ3 0x40 /* Use IRQ3 as PD[6] */
  374. #define PD_IRQ6 0x80 /* Use IRQ6 as PD[7] */
  375. /*
  376. * Port E
  377. */
  378. #define PEDIR_ADDR 0xfffff420 /* Port E direction reg */
  379. #define PEDATA_ADDR 0xfffff421 /* Port E data register */
  380. #define PEPUEN_ADDR 0xfffff422 /* Port E Pull-Up enable reg */
  381. #define PESEL_ADDR 0xfffff423 /* Port E Select Register */
  382. #define PEDIR BYTE_REF(PEDIR_ADDR)
  383. #define PEDATA BYTE_REF(PEDATA_ADDR)
  384. #define PEPUEN BYTE_REF(PEPUEN_ADDR)
  385. #define PESEL BYTE_REF(PESEL_ADDR)
  386. #define PE(x) (1 << (x))
  387. #define PE_SPMTXD 0x01 /* Use SPMTXD as PE[0] */
  388. #define PE_SPMRXD 0x02 /* Use SPMRXD as PE[1] */
  389. #define PE_SPMCLK 0x04 /* Use SPMCLK as PE[2] */
  390. #define PE_DWE 0x08 /* Use DWE as PE[3] */
  391. #define PE_RXD 0x10 /* Use RXD as PE[4] */
  392. #define PE_TXD 0x20 /* Use TXD as PE[5] */
  393. #define PE_RTS 0x40 /* Use RTS as PE[6] */
  394. #define PE_CTS 0x80 /* Use CTS as PE[7] */
  395. /*
  396. * Port F
  397. */
  398. #define PFDIR_ADDR 0xfffff428 /* Port F direction reg */
  399. #define PFDATA_ADDR 0xfffff429 /* Port F data register */
  400. #define PFPUEN_ADDR 0xfffff42a /* Port F Pull-Up enable reg */
  401. #define PFSEL_ADDR 0xfffff42b /* Port F Select Register */
  402. #define PFDIR BYTE_REF(PFDIR_ADDR)
  403. #define PFDATA BYTE_REF(PFDATA_ADDR)
  404. #define PFPUEN BYTE_REF(PFPUEN_ADDR)
  405. #define PFSEL BYTE_REF(PFSEL_ADDR)
  406. #define PF(x) (1 << (x))
  407. #define PF_LCONTRAST 0x01 /* Use LCONTRAST as PF[0] */
  408. #define PF_IRQ5 0x02 /* Use IRQ5 as PF[1] */
  409. #define PF_CLKO 0x04 /* Use CLKO as PF[2] */
  410. #define PF_A20 0x08 /* Use A20 as PF[3] */
  411. #define PF_A21 0x10 /* Use A21 as PF[4] */
  412. #define PF_A22 0x20 /* Use A22 as PF[5] */
  413. #define PF_A23 0x40 /* Use A23 as PF[6] */
  414. #define PF_CSA1 0x80 /* Use CSA1 as PF[7] */
  415. /*
  416. * Port G
  417. */
  418. #define PGDIR_ADDR 0xfffff430 /* Port G direction reg */
  419. #define PGDATA_ADDR 0xfffff431 /* Port G data register */
  420. #define PGPUEN_ADDR 0xfffff432 /* Port G Pull-Up enable reg */
  421. #define PGSEL_ADDR 0xfffff433 /* Port G Select Register */
  422. #define PGDIR BYTE_REF(PGDIR_ADDR)
  423. #define PGDATA BYTE_REF(PGDATA_ADDR)
  424. #define PGPUEN BYTE_REF(PGPUEN_ADDR)
  425. #define PGSEL BYTE_REF(PGSEL_ADDR)
  426. #define PG(x) (1 << (x))
  427. #define PG_BUSW_DTACK 0x01 /* Use BUSW/DTACK as PG[0] */
  428. #define PG_A0 0x02 /* Use A0 as PG[1] */
  429. #define PG_EMUIRQ 0x04 /* Use EMUIRQ as PG[2] */
  430. #define PG_HIZ_P_D 0x08 /* Use HIZ/P/D as PG[3] */
  431. #define PG_EMUCS 0x10 /* Use EMUCS as PG[4] */
  432. #define PG_EMUBRK 0x20 /* Use EMUBRK as PG[5] */
  433. /**********
  434. *
  435. * 0xFFFFF5xx -- Pulse-Width Modulator (PWM)
  436. *
  437. **********/
  438. /*
  439. * PWM Control Register
  440. */
  441. #define PWMC_ADDR 0xfffff500
  442. #define PWMC WORD_REF(PWMC_ADDR)
  443. #define PWMC_CLKSEL_MASK 0x0003 /* Clock Selection */
  444. #define PWMC_CLKSEL_SHIFT 0
  445. #define PWMC_REPEAT_MASK 0x000c /* Sample Repeats */
  446. #define PWMC_REPEAT_SHIFT 2
  447. #define PWMC_EN 0x0010 /* Enable PWM */
  448. #define PMNC_FIFOAV 0x0020 /* FIFO Available */
  449. #define PWMC_IRQEN 0x0040 /* Interrupt Request Enable */
  450. #define PWMC_IRQ 0x0080 /* Interrupt Request (FIFO empty) */
  451. #define PWMC_PRESCALER_MASK 0x7f00 /* Incoming Clock prescaler */
  452. #define PWMC_PRESCALER_SHIFT 8
  453. #define PWMC_CLKSRC 0x8000 /* Clock Source Select */
  454. /* '328-compatible definitions */
  455. #define PWMC_PWMEN PWMC_EN
  456. /*
  457. * PWM Sample Register
  458. */
  459. #define PWMS_ADDR 0xfffff502
  460. #define PWMS WORD_REF(PWMS_ADDR)
  461. /*
  462. * PWM Period Register
  463. */
  464. #define PWMP_ADDR 0xfffff504
  465. #define PWMP BYTE_REF(PWMP_ADDR)
  466. /*
  467. * PWM Counter Register
  468. */
  469. #define PWMCNT_ADDR 0xfffff505
  470. #define PWMCNT BYTE_REF(PWMCNT_ADDR)
  471. /**********
  472. *
  473. * 0xFFFFF6xx -- General-Purpose Timer
  474. *
  475. **********/
  476. /*
  477. * Timer Control register
  478. */
  479. #define TCTL_ADDR 0xfffff600
  480. #define TCTL WORD_REF(TCTL_ADDR)
  481. #define TCTL_TEN 0x0001 /* Timer Enable */
  482. #define TCTL_CLKSOURCE_MASK 0x000e /* Clock Source: */
  483. #define TCTL_CLKSOURCE_STOP 0x0000 /* Stop count (disabled) */
  484. #define TCTL_CLKSOURCE_SYSCLK 0x0002 /* SYSCLK to prescaler */
  485. #define TCTL_CLKSOURCE_SYSCLK_16 0x0004 /* SYSCLK/16 to prescaler */
  486. #define TCTL_CLKSOURCE_TIN 0x0006 /* TIN to prescaler */
  487. #define TCTL_CLKSOURCE_32KHZ 0x0008 /* 32kHz clock to prescaler */
  488. #define TCTL_IRQEN 0x0010 /* IRQ Enable */
  489. #define TCTL_OM 0x0020 /* Output Mode */
  490. #define TCTL_CAP_MASK 0x00c0 /* Capture Edge: */
  491. #define TCTL_CAP_RE 0x0040 /* Capture on rizing edge */
  492. #define TCTL_CAP_FE 0x0080 /* Capture on falling edge */
  493. #define TCTL_FRR 0x0010 /* Free-Run Mode */
  494. /* '328-compatible definitions */
  495. #define TCTL1_ADDR TCTL_ADDR
  496. #define TCTL1 TCTL
  497. /*
  498. * Timer Prescaler Register
  499. */
  500. #define TPRER_ADDR 0xfffff602
  501. #define TPRER WORD_REF(TPRER_ADDR)
  502. /* '328-compatible definitions */
  503. #define TPRER1_ADDR TPRER_ADDR
  504. #define TPRER1 TPRER
  505. /*
  506. * Timer Compare Register
  507. */
  508. #define TCMP_ADDR 0xfffff604
  509. #define TCMP WORD_REF(TCMP_ADDR)
  510. /* '328-compatible definitions */
  511. #define TCMP1_ADDR TCMP_ADDR
  512. #define TCMP1 TCMP
  513. /*
  514. * Timer Capture register
  515. */
  516. #define TCR_ADDR 0xfffff606
  517. #define TCR WORD_REF(TCR_ADDR)
  518. /* '328-compatible definitions */
  519. #define TCR1_ADDR TCR_ADDR
  520. #define TCR1 TCR
  521. /*
  522. * Timer Counter Register
  523. */
  524. #define TCN_ADDR 0xfffff608
  525. #define TCN WORD_REF(TCN_ADDR)
  526. /* '328-compatible definitions */
  527. #define TCN1_ADDR TCN_ADDR
  528. #define TCN1 TCN
  529. /*
  530. * Timer Status Register
  531. */
  532. #define TSTAT_ADDR 0xfffff60a
  533. #define TSTAT WORD_REF(TSTAT_ADDR)
  534. #define TSTAT_COMP 0x0001 /* Compare Event occurred */
  535. #define TSTAT_CAPT 0x0001 /* Capture Event occurred */
  536. /* '328-compatible definitions */
  537. #define TSTAT1_ADDR TSTAT_ADDR
  538. #define TSTAT1 TSTAT
  539. /**********
  540. *
  541. * 0xFFFFF8xx -- Serial Peripheral Interface Master (SPIM)
  542. *
  543. **********/
  544. /*
  545. * SPIM Data Register
  546. */
  547. #define SPIMDATA_ADDR 0xfffff800
  548. #define SPIMDATA WORD_REF(SPIMDATA_ADDR)
  549. /*
  550. * SPIM Control/Status Register
  551. */
  552. #define SPIMCONT_ADDR 0xfffff802
  553. #define SPIMCONT WORD_REF(SPIMCONT_ADDR)
  554. #define SPIMCONT_BIT_COUNT_MASK 0x000f /* Transfer Length in Bytes */
  555. #define SPIMCONT_BIT_COUNT_SHIFT 0
  556. #define SPIMCONT_POL 0x0010 /* SPMCLK Signel Polarity */
  557. #define SPIMCONT_PHA 0x0020 /* Clock/Data phase relationship */
  558. #define SPIMCONT_IRQEN 0x0040 /* IRQ Enable */
  559. #define SPIMCONT_IRQ 0x0080 /* Interrupt Request */
  560. #define SPIMCONT_XCH 0x0100 /* Exchange */
  561. #define SPIMCONT_ENABLE 0x0200 /* Enable SPIM */
  562. #define SPIMCONT_DATA_RATE_MASK 0xe000 /* SPIM Data Rate */
  563. #define SPIMCONT_DATA_RATE_SHIFT 13
  564. /* '328-compatible definitions */
  565. #define SPIMCONT_SPIMIRQ SPIMCONT_IRQ
  566. #define SPIMCONT_SPIMEN SPIMCONT_ENABLE
  567. /**********
  568. *
  569. * 0xFFFFF9xx -- UART
  570. *
  571. **********/
  572. /*
  573. * UART Status/Control Register
  574. */
  575. #define USTCNT_ADDR 0xfffff900
  576. #define USTCNT WORD_REF(USTCNT_ADDR)
  577. #define USTCNT_TXAE 0x0001 /* Transmitter Available Interrupt Enable */
  578. #define USTCNT_TXHE 0x0002 /* Transmitter Half Empty Enable */
  579. #define USTCNT_TXEE 0x0004 /* Transmitter Empty Interrupt Enable */
  580. #define USTCNT_RXRE 0x0008 /* Receiver Ready Interrupt Enable */
  581. #define USTCNT_RXHE 0x0010 /* Receiver Half-Full Interrupt Enable */
  582. #define USTCNT_RXFE 0x0020 /* Receiver Full Interrupt Enable */
  583. #define USTCNT_CTSD 0x0040 /* CTS Delta Interrupt Enable */
  584. #define USTCNT_ODEN 0x0080 /* Old Data Interrupt Enable */
  585. #define USTCNT_8_7 0x0100 /* Eight or seven-bit transmission */
  586. #define USTCNT_STOP 0x0200 /* Stop bit transmission */
  587. #define USTCNT_ODD 0x0400 /* Odd Parity */
  588. #define USTCNT_PEN 0x0800 /* Parity Enable */
  589. #define USTCNT_CLKM 0x1000 /* Clock Mode Select */
  590. #define USTCNT_TXEN 0x2000 /* Transmitter Enable */
  591. #define USTCNT_RXEN 0x4000 /* Receiver Enable */
  592. #define USTCNT_UEN 0x8000 /* UART Enable */
  593. /* '328-compatible definitions */
  594. #define USTCNT_TXAVAILEN USTCNT_TXAE
  595. #define USTCNT_TXHALFEN USTCNT_TXHE
  596. #define USTCNT_TXEMPTYEN USTCNT_TXEE
  597. #define USTCNT_RXREADYEN USTCNT_RXRE
  598. #define USTCNT_RXHALFEN USTCNT_RXHE
  599. #define USTCNT_RXFULLEN USTCNT_RXFE
  600. #define USTCNT_CTSDELTAEN USTCNT_CTSD
  601. #define USTCNT_ODD_EVEN USTCNT_ODD
  602. #define USTCNT_PARITYEN USTCNT_PEN
  603. #define USTCNT_CLKMODE USTCNT_CLKM
  604. #define USTCNT_UARTEN USTCNT_UEN
  605. /*
  606. * UART Baud Control Register
  607. */
  608. #define UBAUD_ADDR 0xfffff902
  609. #define UBAUD WORD_REF(UBAUD_ADDR)
  610. #define UBAUD_PRESCALER_MASK 0x003f /* Actual divisor is 65 - PRESCALER */
  611. #define UBAUD_PRESCALER_SHIFT 0
  612. #define UBAUD_DIVIDE_MASK 0x0700 /* Baud Rate freq. divisor */
  613. #define UBAUD_DIVIDE_SHIFT 8
  614. #define UBAUD_BAUD_SRC 0x0800 /* Baud Rate Source */
  615. #define UBAUD_UCLKDIR 0x2000 /* UCLK Direction */
  616. /*
  617. * UART Receiver Register
  618. */
  619. #define URX_ADDR 0xfffff904
  620. #define URX WORD_REF(URX_ADDR)
  621. #define URX_RXDATA_ADDR 0xfffff905
  622. #define URX_RXDATA BYTE_REF(URX_RXDATA_ADDR)
  623. #define URX_RXDATA_MASK 0x00ff /* Received data */
  624. #define URX_RXDATA_SHIFT 0
  625. #define URX_PARITY_ERROR 0x0100 /* Parity Error */
  626. #define URX_BREAK 0x0200 /* Break Detected */
  627. #define URX_FRAME_ERROR 0x0400 /* Framing Error */
  628. #define URX_OVRUN 0x0800 /* Serial Overrun */
  629. #define URX_OLD_DATA 0x1000 /* Old data in FIFO */
  630. #define URX_DATA_READY 0x2000 /* Data Ready (FIFO not empty) */
  631. #define URX_FIFO_HALF 0x4000 /* FIFO is Half-Full */
  632. #define URX_FIFO_FULL 0x8000 /* FIFO is Full */
  633. /*
  634. * UART Transmitter Register
  635. */
  636. #define UTX_ADDR 0xfffff906
  637. #define UTX WORD_REF(UTX_ADDR)
  638. #define UTX_TXDATA_ADDR 0xfffff907
  639. #define UTX_TXDATA BYTE_REF(UTX_TXDATA_ADDR)
  640. #define UTX_TXDATA_MASK 0x00ff /* Data to be transmitted */
  641. #define UTX_TXDATA_SHIFT 0
  642. #define UTX_CTS_DELTA 0x0100 /* CTS changed */
  643. #define UTX_CTS_STAT 0x0200 /* CTS State */
  644. #define UTX_BUSY 0x0400 /* FIFO is busy, sending a character */
  645. #define UTX_NOCTS 0x0800 /* Ignore CTS */
  646. #define UTX_SEND_BREAK 0x1000 /* Send a BREAK */
  647. #define UTX_TX_AVAIL 0x2000 /* Transmit FIFO has a slot available */
  648. #define UTX_FIFO_HALF 0x4000 /* Transmit FIFO is half empty */
  649. #define UTX_FIFO_EMPTY 0x8000 /* Transmit FIFO is empty */
  650. /* '328-compatible definitions */
  651. #define UTX_CTS_STATUS UTX_CTS_STAT
  652. #define UTX_IGNORE_CTS UTX_NOCTS
  653. /*
  654. * UART Miscellaneous Register
  655. */
  656. #define UMISC_ADDR 0xfffff908
  657. #define UMISC WORD_REF(UMISC_ADDR)
  658. #define UMISC_TX_POL 0x0004 /* Transmit Polarity */
  659. #define UMISC_RX_POL 0x0008 /* Receive Polarity */
  660. #define UMISC_IRDA_LOOP 0x0010 /* IrDA Loopback Enable */
  661. #define UMISC_IRDA_EN 0x0020 /* Infra-Red Enable */
  662. #define UMISC_RTS 0x0040 /* Set RTS status */
  663. #define UMISC_RTSCONT 0x0080 /* Choose RTS control */
  664. #define UMISC_IR_TEST 0x0400 /* IRDA Test Enable */
  665. #define UMISC_BAUD_RESET 0x0800 /* Reset Baud Rate Generation Counters */
  666. #define UMISC_LOOP 0x1000 /* Serial Loopback Enable */
  667. #define UMISC_FORCE_PERR 0x2000 /* Force Parity Error */
  668. #define UMISC_CLKSRC 0x4000 /* Clock Source */
  669. #define UMISC_BAUD_TEST 0x8000 /* Enable Baud Test Mode */
  670. /*
  671. * UART Non-integer Prescaler Register
  672. */
  673. #define NIPR_ADDR 0xfffff90a
  674. #define NIPR WORD_REF(NIPR_ADDR)
  675. #define NIPR_STEP_VALUE_MASK 0x00ff /* NI prescaler step value */
  676. #define NIPR_STEP_VALUE_SHIFT 0
  677. #define NIPR_SELECT_MASK 0x0700 /* Tap Selection */
  678. #define NIPR_SELECT_SHIFT 8
  679. #define NIPR_PRE_SEL 0x8000 /* Non-integer prescaler select */
  680. /* generalization of uart control registers to support multiple ports: */
  681. typedef volatile struct {
  682. volatile unsigned short int ustcnt;
  683. volatile unsigned short int ubaud;
  684. union {
  685. volatile unsigned short int w;
  686. struct {
  687. volatile unsigned char status;
  688. volatile unsigned char rxdata;
  689. } b;
  690. } urx;
  691. union {
  692. volatile unsigned short int w;
  693. struct {
  694. volatile unsigned char status;
  695. volatile unsigned char txdata;
  696. } b;
  697. } utx;
  698. volatile unsigned short int umisc;
  699. volatile unsigned short int nipr;
  700. volatile unsigned short int pad1;
  701. volatile unsigned short int pad2;
  702. } __packed m68328_uart;
  703. /**********
  704. *
  705. * 0xFFFFFAxx -- LCD Controller
  706. *
  707. **********/
  708. /*
  709. * LCD Screen Starting Address Register
  710. */
  711. #define LSSA_ADDR 0xfffffa00
  712. #define LSSA LONG_REF(LSSA_ADDR)
  713. #define LSSA_SSA_MASK 0x1ffffffe /* Bits 0 and 29-31 are reserved */
  714. /*
  715. * LCD Virtual Page Width Register
  716. */
  717. #define LVPW_ADDR 0xfffffa05
  718. #define LVPW BYTE_REF(LVPW_ADDR)
  719. /*
  720. * LCD Screen Width Register (not compatible with '328 !!!)
  721. */
  722. #define LXMAX_ADDR 0xfffffa08
  723. #define LXMAX WORD_REF(LXMAX_ADDR)
  724. #define LXMAX_XM_MASK 0x02f0 /* Bits 0-3 and 10-15 are reserved */
  725. /*
  726. * LCD Screen Height Register
  727. */
  728. #define LYMAX_ADDR 0xfffffa0a
  729. #define LYMAX WORD_REF(LYMAX_ADDR)
  730. #define LYMAX_YM_MASK 0x01ff /* Bits 9-15 are reserved */
  731. /*
  732. * LCD Cursor X Position Register
  733. */
  734. #define LCXP_ADDR 0xfffffa18
  735. #define LCXP WORD_REF(LCXP_ADDR)
  736. #define LCXP_CC_MASK 0xc000 /* Cursor Control */
  737. #define LCXP_CC_TRAMSPARENT 0x0000
  738. #define LCXP_CC_BLACK 0x4000
  739. #define LCXP_CC_REVERSED 0x8000
  740. #define LCXP_CC_WHITE 0xc000
  741. #define LCXP_CXP_MASK 0x02ff /* Cursor X position */
  742. /*
  743. * LCD Cursor Y Position Register
  744. */
  745. #define LCYP_ADDR 0xfffffa1a
  746. #define LCYP WORD_REF(LCYP_ADDR)
  747. #define LCYP_CYP_MASK 0x01ff /* Cursor Y Position */
  748. /*
  749. * LCD Cursor Width and Heigth Register
  750. */
  751. #define LCWCH_ADDR 0xfffffa1c
  752. #define LCWCH WORD_REF(LCWCH_ADDR)
  753. #define LCWCH_CH_MASK 0x001f /* Cursor Height */
  754. #define LCWCH_CH_SHIFT 0
  755. #define LCWCH_CW_MASK 0x1f00 /* Cursor Width */
  756. #define LCWCH_CW_SHIFT 8
  757. /*
  758. * LCD Blink Control Register
  759. */
  760. #define LBLKC_ADDR 0xfffffa1f
  761. #define LBLKC BYTE_REF(LBLKC_ADDR)
  762. #define LBLKC_BD_MASK 0x7f /* Blink Divisor */
  763. #define LBLKC_BD_SHIFT 0
  764. #define LBLKC_BKEN 0x80 /* Blink Enabled */
  765. /*
  766. * LCD Panel Interface Configuration Register
  767. */
  768. #define LPICF_ADDR 0xfffffa20
  769. #define LPICF BYTE_REF(LPICF_ADDR)
  770. #define LPICF_GS_MASK 0x03 /* Gray-Scale Mode */
  771. #define LPICF_GS_BW 0x00
  772. #define LPICF_GS_GRAY_4 0x01
  773. #define LPICF_GS_GRAY_16 0x02
  774. #define LPICF_PBSIZ_MASK 0x0c /* Panel Bus Width */
  775. #define LPICF_PBSIZ_1 0x00
  776. #define LPICF_PBSIZ_2 0x04
  777. #define LPICF_PBSIZ_4 0x08
  778. /*
  779. * LCD Polarity Configuration Register
  780. */
  781. #define LPOLCF_ADDR 0xfffffa21
  782. #define LPOLCF BYTE_REF(LPOLCF_ADDR)
  783. #define LPOLCF_PIXPOL 0x01 /* Pixel Polarity */
  784. #define LPOLCF_LPPOL 0x02 /* Line Pulse Polarity */
  785. #define LPOLCF_FLMPOL 0x04 /* Frame Marker Polarity */
  786. #define LPOLCF_LCKPOL 0x08 /* LCD Shift Lock Polarity */
  787. /*
  788. * LACD (LCD Alternate Crystal Direction) Rate Control Register
  789. */
  790. #define LACDRC_ADDR 0xfffffa23
  791. #define LACDRC BYTE_REF(LACDRC_ADDR)
  792. #define LACDRC_ACDSLT 0x80 /* Signal Source Select */
  793. #define LACDRC_ACD_MASK 0x0f /* Alternate Crystal Direction Control */
  794. #define LACDRC_ACD_SHIFT 0
  795. /*
  796. * LCD Pixel Clock Divider Register
  797. */
  798. #define LPXCD_ADDR 0xfffffa25
  799. #define LPXCD BYTE_REF(LPXCD_ADDR)
  800. #define LPXCD_PCD_MASK 0x3f /* Pixel Clock Divider */
  801. #define LPXCD_PCD_SHIFT 0
  802. /*
  803. * LCD Clocking Control Register
  804. */
  805. #define LCKCON_ADDR 0xfffffa27
  806. #define LCKCON BYTE_REF(LCKCON_ADDR)
  807. #define LCKCON_DWS_MASK 0x0f /* Display Wait-State */
  808. #define LCKCON_DWS_SHIFT 0
  809. #define LCKCON_DWIDTH 0x40 /* Display Memory Width */
  810. #define LCKCON_LCDON 0x80 /* Enable LCD Controller */
  811. /* '328-compatible definitions */
  812. #define LCKCON_DW_MASK LCKCON_DWS_MASK
  813. #define LCKCON_DW_SHIFT LCKCON_DWS_SHIFT
  814. /*
  815. * LCD Refresh Rate Adjustment Register
  816. */
  817. #define LRRA_ADDR 0xfffffa29
  818. #define LRRA BYTE_REF(LRRA_ADDR)
  819. /*
  820. * LCD Panning Offset Register
  821. */
  822. #define LPOSR_ADDR 0xfffffa2d
  823. #define LPOSR BYTE_REF(LPOSR_ADDR)
  824. #define LPOSR_POS_MASK 0x0f /* Pixel Offset Code */
  825. #define LPOSR_POS_SHIFT 0
  826. /*
  827. * LCD Frame Rate Control Modulation Register
  828. */
  829. #define LFRCM_ADDR 0xfffffa31
  830. #define LFRCM BYTE_REF(LFRCM_ADDR)
  831. #define LFRCM_YMOD_MASK 0x0f /* Vertical Modulation */
  832. #define LFRCM_YMOD_SHIFT 0
  833. #define LFRCM_XMOD_MASK 0xf0 /* Horizontal Modulation */
  834. #define LFRCM_XMOD_SHIFT 4
  835. /*
  836. * LCD Gray Palette Mapping Register
  837. */
  838. #define LGPMR_ADDR 0xfffffa33
  839. #define LGPMR BYTE_REF(LGPMR_ADDR)
  840. #define LGPMR_G1_MASK 0x0f
  841. #define LGPMR_G1_SHIFT 0
  842. #define LGPMR_G2_MASK 0xf0
  843. #define LGPMR_G2_SHIFT 4
  844. /*
  845. * PWM Contrast Control Register
  846. */
  847. #define PWMR_ADDR 0xfffffa36
  848. #define PWMR WORD_REF(PWMR_ADDR)
  849. #define PWMR_PW_MASK 0x00ff /* Pulse Width */
  850. #define PWMR_PW_SHIFT 0
  851. #define PWMR_CCPEN 0x0100 /* Contrast Control Enable */
  852. #define PWMR_SRC_MASK 0x0600 /* Input Clock Source */
  853. #define PWMR_SRC_LINE 0x0000 /* Line Pulse */
  854. #define PWMR_SRC_PIXEL 0x0200 /* Pixel Clock */
  855. #define PWMR_SRC_LCD 0x4000 /* LCD clock */
  856. /**********
  857. *
  858. * 0xFFFFFBxx -- Real-Time Clock (RTC)
  859. *
  860. **********/
  861. /*
  862. * RTC Hours Minutes and Seconds Register
  863. */
  864. #define RTCTIME_ADDR 0xfffffb00
  865. #define RTCTIME LONG_REF(RTCTIME_ADDR)
  866. #define RTCTIME_SECONDS_MASK 0x0000003f /* Seconds */
  867. #define RTCTIME_SECONDS_SHIFT 0
  868. #define RTCTIME_MINUTES_MASK 0x003f0000 /* Minutes */
  869. #define RTCTIME_MINUTES_SHIFT 16
  870. #define RTCTIME_HOURS_MASK 0x1f000000 /* Hours */
  871. #define RTCTIME_HOURS_SHIFT 24
  872. /*
  873. * RTC Alarm Register
  874. */
  875. #define RTCALRM_ADDR 0xfffffb04
  876. #define RTCALRM LONG_REF(RTCALRM_ADDR)
  877. #define RTCALRM_SECONDS_MASK 0x0000003f /* Seconds */
  878. #define RTCALRM_SECONDS_SHIFT 0
  879. #define RTCALRM_MINUTES_MASK 0x003f0000 /* Minutes */
  880. #define RTCALRM_MINUTES_SHIFT 16
  881. #define RTCALRM_HOURS_MASK 0x1f000000 /* Hours */
  882. #define RTCALRM_HOURS_SHIFT 24
  883. /*
  884. * Watchdog Timer Register
  885. */
  886. #define WATCHDOG_ADDR 0xfffffb0a
  887. #define WATCHDOG WORD_REF(WATCHDOG_ADDR)
  888. #define WATCHDOG_EN 0x0001 /* Watchdog Enabled */
  889. #define WATCHDOG_ISEL 0x0002 /* Select the watchdog interrupt */
  890. #define WATCHDOG_INTF 0x0080 /* Watchdog interrupt occurred */
  891. #define WATCHDOG_CNT_MASK 0x0300 /* Watchdog Counter */
  892. #define WATCHDOG_CNT_SHIFT 8
  893. /*
  894. * RTC Control Register
  895. */
  896. #define RTCCTL_ADDR 0xfffffb0c
  897. #define RTCCTL WORD_REF(RTCCTL_ADDR)
  898. #define RTCCTL_XTL 0x0020 /* Crystal Selection */
  899. #define RTCCTL_EN 0x0080 /* RTC Enable */
  900. /* '328-compatible definitions */
  901. #define RTCCTL_384 RTCCTL_XTL
  902. #define RTCCTL_ENABLE RTCCTL_EN
  903. /*
  904. * RTC Interrupt Status Register
  905. */
  906. #define RTCISR_ADDR 0xfffffb0e
  907. #define RTCISR WORD_REF(RTCISR_ADDR)
  908. #define RTCISR_SW 0x0001 /* Stopwatch timed out */
  909. #define RTCISR_MIN 0x0002 /* 1-minute interrupt has occurred */
  910. #define RTCISR_ALM 0x0004 /* Alarm interrupt has occurred */
  911. #define RTCISR_DAY 0x0008 /* 24-hour rollover interrupt has occurred */
  912. #define RTCISR_1HZ 0x0010 /* 1Hz interrupt has occurred */
  913. #define RTCISR_HR 0x0020 /* 1-hour interrupt has occurred */
  914. #define RTCISR_SAM0 0x0100 /* 4Hz / 4.6875Hz interrupt has occurred */
  915. #define RTCISR_SAM1 0x0200 /* 8Hz / 9.3750Hz interrupt has occurred */
  916. #define RTCISR_SAM2 0x0400 /* 16Hz / 18.7500Hz interrupt has occurred */
  917. #define RTCISR_SAM3 0x0800 /* 32Hz / 37.5000Hz interrupt has occurred */
  918. #define RTCISR_SAM4 0x1000 /* 64Hz / 75.0000Hz interrupt has occurred */
  919. #define RTCISR_SAM5 0x2000 /* 128Hz / 150.0000Hz interrupt has occurred */
  920. #define RTCISR_SAM6 0x4000 /* 256Hz / 300.0000Hz interrupt has occurred */
  921. #define RTCISR_SAM7 0x8000 /* 512Hz / 600.0000Hz interrupt has occurred */
  922. /*
  923. * RTC Interrupt Enable Register
  924. */
  925. #define RTCIENR_ADDR 0xfffffb10
  926. #define RTCIENR WORD_REF(RTCIENR_ADDR)
  927. #define RTCIENR_SW 0x0001 /* Stopwatch interrupt enable */
  928. #define RTCIENR_MIN 0x0002 /* 1-minute interrupt enable */
  929. #define RTCIENR_ALM 0x0004 /* Alarm interrupt enable */
  930. #define RTCIENR_DAY 0x0008 /* 24-hour rollover interrupt enable */
  931. #define RTCIENR_1HZ 0x0010 /* 1Hz interrupt enable */
  932. #define RTCIENR_HR 0x0020 /* 1-hour interrupt enable */
  933. #define RTCIENR_SAM0 0x0100 /* 4Hz / 4.6875Hz interrupt enable */
  934. #define RTCIENR_SAM1 0x0200 /* 8Hz / 9.3750Hz interrupt enable */
  935. #define RTCIENR_SAM2 0x0400 /* 16Hz / 18.7500Hz interrupt enable */
  936. #define RTCIENR_SAM3 0x0800 /* 32Hz / 37.5000Hz interrupt enable */
  937. #define RTCIENR_SAM4 0x1000 /* 64Hz / 75.0000Hz interrupt enable */
  938. #define RTCIENR_SAM5 0x2000 /* 128Hz / 150.0000Hz interrupt enable */
  939. #define RTCIENR_SAM6 0x4000 /* 256Hz / 300.0000Hz interrupt enable */
  940. #define RTCIENR_SAM7 0x8000 /* 512Hz / 600.0000Hz interrupt enable */
  941. /*
  942. * Stopwatch Minutes Register
  943. */
  944. #define STPWCH_ADDR 0xfffffb12
  945. #define STPWCH WORD_REF(STPWCH)
  946. #define STPWCH_CNT_MASK 0x003f /* Stopwatch countdown value */
  947. #define SPTWCH_CNT_SHIFT 0
  948. /*
  949. * RTC Day Count Register
  950. */
  951. #define DAYR_ADDR 0xfffffb1a
  952. #define DAYR WORD_REF(DAYR_ADDR)
  953. #define DAYR_DAYS_MASK 0x1ff /* Day Setting */
  954. #define DAYR_DAYS_SHIFT 0
  955. /*
  956. * RTC Day Alarm Register
  957. */
  958. #define DAYALARM_ADDR 0xfffffb1c
  959. #define DAYALARM WORD_REF(DAYALARM_ADDR)
  960. #define DAYALARM_DAYSAL_MASK 0x01ff /* Day Setting of the Alarm */
  961. #define DAYALARM_DAYSAL_SHIFT 0
  962. /**********
  963. *
  964. * 0xFFFFFCxx -- DRAM Controller
  965. *
  966. **********/
  967. /*
  968. * DRAM Memory Configuration Register
  969. */
  970. #define DRAMMC_ADDR 0xfffffc00
  971. #define DRAMMC WORD_REF(DRAMMC_ADDR)
  972. #define DRAMMC_ROW12_MASK 0xc000 /* Row address bit for MD12 */
  973. #define DRAMMC_ROW12_PA10 0x0000
  974. #define DRAMMC_ROW12_PA21 0x4000
  975. #define DRAMMC_ROW12_PA23 0x8000
  976. #define DRAMMC_ROW0_MASK 0x3000 /* Row address bit for MD0 */
  977. #define DRAMMC_ROW0_PA11 0x0000
  978. #define DRAMMC_ROW0_PA22 0x1000
  979. #define DRAMMC_ROW0_PA23 0x2000
  980. #define DRAMMC_ROW11 0x0800 /* Row address bit for MD11 PA20/PA22 */
  981. #define DRAMMC_ROW10 0x0400 /* Row address bit for MD10 PA19/PA21 */
  982. #define DRAMMC_ROW9 0x0200 /* Row address bit for MD9 PA9/PA19 */
  983. #define DRAMMC_ROW8 0x0100 /* Row address bit for MD8 PA10/PA20 */
  984. #define DRAMMC_COL10 0x0080 /* Col address bit for MD10 PA11/PA0 */
  985. #define DRAMMC_COL9 0x0040 /* Col address bit for MD9 PA10/PA0 */
  986. #define DRAMMC_COL8 0x0020 /* Col address bit for MD8 PA9/PA0 */
  987. #define DRAMMC_REF_MASK 0x001f /* Refresh Cycle */
  988. #define DRAMMC_REF_SHIFT 0
  989. /*
  990. * DRAM Control Register
  991. */
  992. #define DRAMC_ADDR 0xfffffc02
  993. #define DRAMC WORD_REF(DRAMC_ADDR)
  994. #define DRAMC_DWE 0x0001 /* DRAM Write Enable */
  995. #define DRAMC_RST 0x0002 /* Reset Burst Refresh Enable */
  996. #define DRAMC_LPR 0x0004 /* Low-Power Refresh Enable */
  997. #define DRAMC_SLW 0x0008 /* Slow RAM */
  998. #define DRAMC_LSP 0x0010 /* Light Sleep */
  999. #define DRAMC_MSW 0x0020 /* Slow Multiplexing */
  1000. #define DRAMC_WS_MASK 0x00c0 /* Wait-states */
  1001. #define DRAMC_WS_SHIFT 6
  1002. #define DRAMC_PGSZ_MASK 0x0300 /* Page Size for fast page mode */
  1003. #define DRAMC_PGSZ_SHIFT 8
  1004. #define DRAMC_PGSZ_256K 0x0000
  1005. #define DRAMC_PGSZ_512K 0x0100
  1006. #define DRAMC_PGSZ_1024K 0x0200
  1007. #define DRAMC_PGSZ_2048K 0x0300
  1008. #define DRAMC_EDO 0x0400 /* EDO DRAM */
  1009. #define DRAMC_CLK 0x0800 /* Refresh Timer Clock source select */
  1010. #define DRAMC_BC_MASK 0x3000 /* Page Access Clock Cycle (FP mode) */
  1011. #define DRAMC_BC_SHIFT 12
  1012. #define DRAMC_RM 0x4000 /* Refresh Mode */
  1013. #define DRAMC_EN 0x8000 /* DRAM Controller enable */
  1014. /**********
  1015. *
  1016. * 0xFFFFFDxx -- In-Circuit Emulation (ICE)
  1017. *
  1018. **********/
  1019. /*
  1020. * ICE Module Address Compare Register
  1021. */
  1022. #define ICEMACR_ADDR 0xfffffd00
  1023. #define ICEMACR LONG_REF(ICEMACR_ADDR)
  1024. /*
  1025. * ICE Module Address Mask Register
  1026. */
  1027. #define ICEMAMR_ADDR 0xfffffd04
  1028. #define ICEMAMR LONG_REF(ICEMAMR_ADDR)
  1029. /*
  1030. * ICE Module Control Compare Register
  1031. */
  1032. #define ICEMCCR_ADDR 0xfffffd08
  1033. #define ICEMCCR WORD_REF(ICEMCCR_ADDR)
  1034. #define ICEMCCR_PD 0x0001 /* Program/Data Cycle Selection */
  1035. #define ICEMCCR_RW 0x0002 /* Read/Write Cycle Selection */
  1036. /*
  1037. * ICE Module Control Mask Register
  1038. */
  1039. #define ICEMCMR_ADDR 0xfffffd0a
  1040. #define ICEMCMR WORD_REF(ICEMCMR_ADDR)
  1041. #define ICEMCMR_PDM 0x0001 /* Program/Data Cycle Mask */
  1042. #define ICEMCMR_RWM 0x0002 /* Read/Write Cycle Mask */
  1043. /*
  1044. * ICE Module Control Register
  1045. */
  1046. #define ICEMCR_ADDR 0xfffffd0c
  1047. #define ICEMCR WORD_REF(ICEMCR_ADDR)
  1048. #define ICEMCR_CEN 0x0001 /* Compare Enable */
  1049. #define ICEMCR_PBEN 0x0002 /* Program Break Enable */
  1050. #define ICEMCR_SB 0x0004 /* Single Breakpoint */
  1051. #define ICEMCR_HMDIS 0x0008 /* HardMap disable */
  1052. #define ICEMCR_BBIEN 0x0010 /* Bus Break Interrupt Enable */
  1053. /*
  1054. * ICE Module Status Register
  1055. */
  1056. #define ICEMSR_ADDR 0xfffffd0e
  1057. #define ICEMSR WORD_REF(ICEMSR_ADDR)
  1058. #define ICEMSR_EMUEN 0x0001 /* Emulation Enable */
  1059. #define ICEMSR_BRKIRQ 0x0002 /* A-Line Vector Fetch Detected */
  1060. #define ICEMSR_BBIRQ 0x0004 /* Bus Break Interrupt Detected */
  1061. #define ICEMSR_EMIRQ 0x0008 /* EMUIRQ Falling Edge Detected */
  1062. #endif /* _MC68EZ328_H_ */