bpf_jit.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * BPF JIT compiler for ARM64
  3. *
  4. * Copyright (C) 2014-2016 Zi Shen Lim <zlim.lnx@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef _BPF_JIT_H
  19. #define _BPF_JIT_H
  20. #include <asm/insn.h>
  21. /* 5-bit Register Operand */
  22. #define A64_R(x) AARCH64_INSN_REG_##x
  23. #define A64_FP AARCH64_INSN_REG_FP
  24. #define A64_LR AARCH64_INSN_REG_LR
  25. #define A64_ZR AARCH64_INSN_REG_ZR
  26. #define A64_SP AARCH64_INSN_REG_SP
  27. #define A64_VARIANT(sf) \
  28. ((sf) ? AARCH64_INSN_VARIANT_64BIT : AARCH64_INSN_VARIANT_32BIT)
  29. /* Compare & branch (immediate) */
  30. #define A64_COMP_BRANCH(sf, Rt, offset, type) \
  31. aarch64_insn_gen_comp_branch_imm(0, offset, Rt, A64_VARIANT(sf), \
  32. AARCH64_INSN_BRANCH_COMP_##type)
  33. #define A64_CBZ(sf, Rt, imm19) A64_COMP_BRANCH(sf, Rt, (imm19) << 2, ZERO)
  34. #define A64_CBNZ(sf, Rt, imm19) A64_COMP_BRANCH(sf, Rt, (imm19) << 2, NONZERO)
  35. /* Conditional branch (immediate) */
  36. #define A64_COND_BRANCH(cond, offset) \
  37. aarch64_insn_gen_cond_branch_imm(0, offset, cond)
  38. #define A64_COND_EQ AARCH64_INSN_COND_EQ /* == */
  39. #define A64_COND_NE AARCH64_INSN_COND_NE /* != */
  40. #define A64_COND_CS AARCH64_INSN_COND_CS /* unsigned >= */
  41. #define A64_COND_HI AARCH64_INSN_COND_HI /* unsigned > */
  42. #define A64_COND_LS AARCH64_INSN_COND_LS /* unsigned <= */
  43. #define A64_COND_CC AARCH64_INSN_COND_CC /* unsigned < */
  44. #define A64_COND_GE AARCH64_INSN_COND_GE /* signed >= */
  45. #define A64_COND_GT AARCH64_INSN_COND_GT /* signed > */
  46. #define A64_COND_LE AARCH64_INSN_COND_LE /* signed <= */
  47. #define A64_COND_LT AARCH64_INSN_COND_LT /* signed < */
  48. #define A64_B_(cond, imm19) A64_COND_BRANCH(cond, (imm19) << 2)
  49. /* Unconditional branch (immediate) */
  50. #define A64_BRANCH(offset, type) aarch64_insn_gen_branch_imm(0, offset, \
  51. AARCH64_INSN_BRANCH_##type)
  52. #define A64_B(imm26) A64_BRANCH((imm26) << 2, NOLINK)
  53. #define A64_BL(imm26) A64_BRANCH((imm26) << 2, LINK)
  54. /* Unconditional branch (register) */
  55. #define A64_BR(Rn) aarch64_insn_gen_branch_reg(Rn, AARCH64_INSN_BRANCH_NOLINK)
  56. #define A64_BLR(Rn) aarch64_insn_gen_branch_reg(Rn, AARCH64_INSN_BRANCH_LINK)
  57. #define A64_RET(Rn) aarch64_insn_gen_branch_reg(Rn, AARCH64_INSN_BRANCH_RETURN)
  58. /* Load/store register (register offset) */
  59. #define A64_LS_REG(Rt, Rn, Rm, size, type) \
  60. aarch64_insn_gen_load_store_reg(Rt, Rn, Rm, \
  61. AARCH64_INSN_SIZE_##size, \
  62. AARCH64_INSN_LDST_##type##_REG_OFFSET)
  63. #define A64_STRB(Wt, Xn, Xm) A64_LS_REG(Wt, Xn, Xm, 8, STORE)
  64. #define A64_LDRB(Wt, Xn, Xm) A64_LS_REG(Wt, Xn, Xm, 8, LOAD)
  65. #define A64_STRH(Wt, Xn, Xm) A64_LS_REG(Wt, Xn, Xm, 16, STORE)
  66. #define A64_LDRH(Wt, Xn, Xm) A64_LS_REG(Wt, Xn, Xm, 16, LOAD)
  67. #define A64_STR32(Wt, Xn, Xm) A64_LS_REG(Wt, Xn, Xm, 32, STORE)
  68. #define A64_LDR32(Wt, Xn, Xm) A64_LS_REG(Wt, Xn, Xm, 32, LOAD)
  69. #define A64_STR64(Xt, Xn, Xm) A64_LS_REG(Xt, Xn, Xm, 64, STORE)
  70. #define A64_LDR64(Xt, Xn, Xm) A64_LS_REG(Xt, Xn, Xm, 64, LOAD)
  71. /* Load/store register pair */
  72. #define A64_LS_PAIR(Rt, Rt2, Rn, offset, ls, type) \
  73. aarch64_insn_gen_load_store_pair(Rt, Rt2, Rn, offset, \
  74. AARCH64_INSN_VARIANT_64BIT, \
  75. AARCH64_INSN_LDST_##ls##_PAIR_##type)
  76. /* Rn -= 16; Rn[0] = Rt; Rn[8] = Rt2; */
  77. #define A64_PUSH(Rt, Rt2, Rn) A64_LS_PAIR(Rt, Rt2, Rn, -16, STORE, PRE_INDEX)
  78. /* Rt = Rn[0]; Rt2 = Rn[8]; Rn += 16; */
  79. #define A64_POP(Rt, Rt2, Rn) A64_LS_PAIR(Rt, Rt2, Rn, 16, LOAD, POST_INDEX)
  80. /* Load/store exclusive */
  81. #define A64_SIZE(sf) \
  82. ((sf) ? AARCH64_INSN_SIZE_64 : AARCH64_INSN_SIZE_32)
  83. #define A64_LSX(sf, Rt, Rn, Rs, type) \
  84. aarch64_insn_gen_load_store_ex(Rt, Rn, Rs, A64_SIZE(sf), \
  85. AARCH64_INSN_LDST_##type)
  86. /* Rt = [Rn]; (atomic) */
  87. #define A64_LDXR(sf, Rt, Rn) \
  88. A64_LSX(sf, Rt, Rn, A64_ZR, LOAD_EX)
  89. /* [Rn] = Rt; (atomic) Rs = [state] */
  90. #define A64_STXR(sf, Rt, Rn, Rs) \
  91. A64_LSX(sf, Rt, Rn, Rs, STORE_EX)
  92. /* LSE atomics */
  93. #define A64_STADD(sf, Rn, Rs) \
  94. aarch64_insn_gen_stadd(Rn, Rs, A64_SIZE(sf))
  95. /* Add/subtract (immediate) */
  96. #define A64_ADDSUB_IMM(sf, Rd, Rn, imm12, type) \
  97. aarch64_insn_gen_add_sub_imm(Rd, Rn, imm12, \
  98. A64_VARIANT(sf), AARCH64_INSN_ADSB_##type)
  99. /* Rd = Rn OP imm12 */
  100. #define A64_ADD_I(sf, Rd, Rn, imm12) A64_ADDSUB_IMM(sf, Rd, Rn, imm12, ADD)
  101. #define A64_SUB_I(sf, Rd, Rn, imm12) A64_ADDSUB_IMM(sf, Rd, Rn, imm12, SUB)
  102. /* Rd = Rn */
  103. #define A64_MOV(sf, Rd, Rn) A64_ADD_I(sf, Rd, Rn, 0)
  104. /* Bitfield move */
  105. #define A64_BITFIELD(sf, Rd, Rn, immr, imms, type) \
  106. aarch64_insn_gen_bitfield(Rd, Rn, immr, imms, \
  107. A64_VARIANT(sf), AARCH64_INSN_BITFIELD_MOVE_##type)
  108. /* Signed, with sign replication to left and zeros to right */
  109. #define A64_SBFM(sf, Rd, Rn, ir, is) A64_BITFIELD(sf, Rd, Rn, ir, is, SIGNED)
  110. /* Unsigned, with zeros to left and right */
  111. #define A64_UBFM(sf, Rd, Rn, ir, is) A64_BITFIELD(sf, Rd, Rn, ir, is, UNSIGNED)
  112. /* Rd = Rn << shift */
  113. #define A64_LSL(sf, Rd, Rn, shift) ({ \
  114. int sz = (sf) ? 64 : 32; \
  115. A64_UBFM(sf, Rd, Rn, (unsigned)-(shift) % sz, sz - 1 - (shift)); \
  116. })
  117. /* Rd = Rn >> shift */
  118. #define A64_LSR(sf, Rd, Rn, shift) A64_UBFM(sf, Rd, Rn, shift, (sf) ? 63 : 31)
  119. /* Rd = Rn >> shift; signed */
  120. #define A64_ASR(sf, Rd, Rn, shift) A64_SBFM(sf, Rd, Rn, shift, (sf) ? 63 : 31)
  121. /* Zero extend */
  122. #define A64_UXTH(sf, Rd, Rn) A64_UBFM(sf, Rd, Rn, 0, 15)
  123. #define A64_UXTW(sf, Rd, Rn) A64_UBFM(sf, Rd, Rn, 0, 31)
  124. /* Move wide (immediate) */
  125. #define A64_MOVEW(sf, Rd, imm16, shift, type) \
  126. aarch64_insn_gen_movewide(Rd, imm16, shift, \
  127. A64_VARIANT(sf), AARCH64_INSN_MOVEWIDE_##type)
  128. /* Rd = Zeros (for MOVZ);
  129. * Rd |= imm16 << shift (where shift is {0, 16, 32, 48});
  130. * Rd = ~Rd; (for MOVN); */
  131. #define A64_MOVN(sf, Rd, imm16, shift) A64_MOVEW(sf, Rd, imm16, shift, INVERSE)
  132. #define A64_MOVZ(sf, Rd, imm16, shift) A64_MOVEW(sf, Rd, imm16, shift, ZERO)
  133. #define A64_MOVK(sf, Rd, imm16, shift) A64_MOVEW(sf, Rd, imm16, shift, KEEP)
  134. /* Add/subtract (shifted register) */
  135. #define A64_ADDSUB_SREG(sf, Rd, Rn, Rm, type) \
  136. aarch64_insn_gen_add_sub_shifted_reg(Rd, Rn, Rm, 0, \
  137. A64_VARIANT(sf), AARCH64_INSN_ADSB_##type)
  138. /* Rd = Rn OP Rm */
  139. #define A64_ADD(sf, Rd, Rn, Rm) A64_ADDSUB_SREG(sf, Rd, Rn, Rm, ADD)
  140. #define A64_SUB(sf, Rd, Rn, Rm) A64_ADDSUB_SREG(sf, Rd, Rn, Rm, SUB)
  141. #define A64_SUBS(sf, Rd, Rn, Rm) A64_ADDSUB_SREG(sf, Rd, Rn, Rm, SUB_SETFLAGS)
  142. /* Rd = -Rm */
  143. #define A64_NEG(sf, Rd, Rm) A64_SUB(sf, Rd, A64_ZR, Rm)
  144. /* Rn - Rm; set condition flags */
  145. #define A64_CMP(sf, Rn, Rm) A64_SUBS(sf, A64_ZR, Rn, Rm)
  146. /* Data-processing (1 source) */
  147. #define A64_DATA1(sf, Rd, Rn, type) aarch64_insn_gen_data1(Rd, Rn, \
  148. A64_VARIANT(sf), AARCH64_INSN_DATA1_##type)
  149. /* Rd = BSWAPx(Rn) */
  150. #define A64_REV16(sf, Rd, Rn) A64_DATA1(sf, Rd, Rn, REVERSE_16)
  151. #define A64_REV32(sf, Rd, Rn) A64_DATA1(sf, Rd, Rn, REVERSE_32)
  152. #define A64_REV64(Rd, Rn) A64_DATA1(1, Rd, Rn, REVERSE_64)
  153. /* Data-processing (2 source) */
  154. /* Rd = Rn OP Rm */
  155. #define A64_DATA2(sf, Rd, Rn, Rm, type) aarch64_insn_gen_data2(Rd, Rn, Rm, \
  156. A64_VARIANT(sf), AARCH64_INSN_DATA2_##type)
  157. #define A64_UDIV(sf, Rd, Rn, Rm) A64_DATA2(sf, Rd, Rn, Rm, UDIV)
  158. #define A64_LSLV(sf, Rd, Rn, Rm) A64_DATA2(sf, Rd, Rn, Rm, LSLV)
  159. #define A64_LSRV(sf, Rd, Rn, Rm) A64_DATA2(sf, Rd, Rn, Rm, LSRV)
  160. #define A64_ASRV(sf, Rd, Rn, Rm) A64_DATA2(sf, Rd, Rn, Rm, ASRV)
  161. /* Data-processing (3 source) */
  162. /* Rd = Ra + Rn * Rm */
  163. #define A64_MADD(sf, Rd, Ra, Rn, Rm) aarch64_insn_gen_data3(Rd, Ra, Rn, Rm, \
  164. A64_VARIANT(sf), AARCH64_INSN_DATA3_MADD)
  165. /* Rd = Rn * Rm */
  166. #define A64_MUL(sf, Rd, Rn, Rm) A64_MADD(sf, Rd, A64_ZR, Rn, Rm)
  167. /* Logical (shifted register) */
  168. #define A64_LOGIC_SREG(sf, Rd, Rn, Rm, type) \
  169. aarch64_insn_gen_logical_shifted_reg(Rd, Rn, Rm, 0, \
  170. A64_VARIANT(sf), AARCH64_INSN_LOGIC_##type)
  171. /* Rd = Rn OP Rm */
  172. #define A64_AND(sf, Rd, Rn, Rm) A64_LOGIC_SREG(sf, Rd, Rn, Rm, AND)
  173. #define A64_ORR(sf, Rd, Rn, Rm) A64_LOGIC_SREG(sf, Rd, Rn, Rm, ORR)
  174. #define A64_EOR(sf, Rd, Rn, Rm) A64_LOGIC_SREG(sf, Rd, Rn, Rm, EOR)
  175. #define A64_ANDS(sf, Rd, Rn, Rm) A64_LOGIC_SREG(sf, Rd, Rn, Rm, AND_SETFLAGS)
  176. /* Rn & Rm; set condition flags */
  177. #define A64_TST(sf, Rn, Rm) A64_ANDS(sf, A64_ZR, Rn, Rm)
  178. #endif /* _BPF_JIT_H */