rtd1295.dtsi 1.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. /*
  2. * Realtek RTD1295 SoC
  3. *
  4. * Copyright (c) 2016-2017 Andreas Färber
  5. *
  6. * SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  7. */
  8. #include "rtd129x.dtsi"
  9. / {
  10. compatible = "realtek,rtd1295";
  11. cpus {
  12. #address-cells = <2>;
  13. #size-cells = <0>;
  14. cpu0: cpu@0 {
  15. device_type = "cpu";
  16. compatible = "arm,cortex-a53", "arm,armv8";
  17. reg = <0x0 0x0>;
  18. next-level-cache = <&l2>;
  19. };
  20. cpu1: cpu@1 {
  21. device_type = "cpu";
  22. compatible = "arm,cortex-a53", "arm,armv8";
  23. reg = <0x0 0x1>;
  24. next-level-cache = <&l2>;
  25. };
  26. cpu2: cpu@2 {
  27. device_type = "cpu";
  28. compatible = "arm,cortex-a53", "arm,armv8";
  29. reg = <0x0 0x2>;
  30. next-level-cache = <&l2>;
  31. };
  32. cpu3: cpu@3 {
  33. device_type = "cpu";
  34. compatible = "arm,cortex-a53", "arm,armv8";
  35. reg = <0x0 0x3>;
  36. next-level-cache = <&l2>;
  37. };
  38. l2: l2-cache {
  39. compatible = "cache";
  40. };
  41. };
  42. reserved-memory {
  43. #address-cells = <1>;
  44. #size-cells = <1>;
  45. ranges;
  46. tee@10100000 {
  47. reg = <0x10100000 0xf00000>;
  48. no-map;
  49. };
  50. };
  51. timer {
  52. compatible = "arm,armv8-timer";
  53. interrupts = <GIC_PPI 13
  54. (GIC_CPU_MASK_RAW(0xf) | IRQ_TYPE_LEVEL_LOW)>,
  55. <GIC_PPI 14
  56. (GIC_CPU_MASK_RAW(0xf) | IRQ_TYPE_LEVEL_LOW)>,
  57. <GIC_PPI 11
  58. (GIC_CPU_MASK_RAW(0xf) | IRQ_TYPE_LEVEL_LOW)>,
  59. <GIC_PPI 10
  60. (GIC_CPU_MASK_RAW(0xf) | IRQ_TYPE_LEVEL_LOW)>;
  61. };
  62. };
  63. &arm_pmu {
  64. interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
  65. };