vexpress-v2f-1xv7-ca53x2.dts 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * ARM Ltd. Versatile Express
  4. *
  5. * LogicTile Express 20MG
  6. * V2F-1XV7
  7. *
  8. * Cortex-A53 (2 cores) Soft Macrocell Model
  9. *
  10. * HBI-0247C
  11. */
  12. /dts-v1/;
  13. #include <dt-bindings/interrupt-controller/arm-gic.h>
  14. #include "vexpress-v2m-rs1.dtsi"
  15. / {
  16. model = "V2F-1XV7 Cortex-A53x2 SMM";
  17. arm,hbi = <0x247>;
  18. arm,vexpress,site = <0xf>;
  19. compatible = "arm,vexpress,v2f-1xv7,ca53x2", "arm,vexpress,v2f-1xv7", "arm,vexpress";
  20. interrupt-parent = <&gic>;
  21. #address-cells = <2>;
  22. #size-cells = <2>;
  23. chosen {
  24. stdout-path = "serial0:38400n8";
  25. };
  26. aliases {
  27. serial0 = &v2m_serial0;
  28. serial1 = &v2m_serial1;
  29. serial2 = &v2m_serial2;
  30. serial3 = &v2m_serial3;
  31. i2c0 = &v2m_i2c_dvi;
  32. i2c1 = &v2m_i2c_pcie;
  33. };
  34. cpus {
  35. #address-cells = <2>;
  36. #size-cells = <0>;
  37. cpu@0 {
  38. device_type = "cpu";
  39. compatible = "arm,cortex-a53", "arm,armv8";
  40. reg = <0 0>;
  41. next-level-cache = <&L2_0>;
  42. };
  43. cpu@1 {
  44. device_type = "cpu";
  45. compatible = "arm,cortex-a53", "arm,armv8";
  46. reg = <0 1>;
  47. next-level-cache = <&L2_0>;
  48. };
  49. L2_0: l2-cache0 {
  50. compatible = "cache";
  51. };
  52. };
  53. memory@80000000 {
  54. device_type = "memory";
  55. reg = <0 0x80000000 0 0x80000000>; /* 2GB @ 2GB */
  56. };
  57. gic: interrupt-controller@2c001000 {
  58. compatible = "arm,gic-400";
  59. #interrupt-cells = <3>;
  60. #address-cells = <0>;
  61. interrupt-controller;
  62. reg = <0 0x2c001000 0 0x1000>,
  63. <0 0x2c002000 0 0x2000>,
  64. <0 0x2c004000 0 0x2000>,
  65. <0 0x2c006000 0 0x2000>;
  66. interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
  67. };
  68. timer {
  69. compatible = "arm,armv8-timer";
  70. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
  71. <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
  72. <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
  73. <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
  74. };
  75. pmu {
  76. compatible = "arm,armv8-pmuv3";
  77. interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
  78. <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
  79. };
  80. dcc {
  81. compatible = "arm,vexpress,config-bus";
  82. arm,vexpress,config-bridge = <&v2m_sysreg>;
  83. smbclk: smclk {
  84. /* SMC clock */
  85. compatible = "arm,vexpress-osc";
  86. arm,vexpress-sysreg,func = <1 4>;
  87. freq-range = <40000000 40000000>;
  88. #clock-cells = <0>;
  89. clock-output-names = "smclk";
  90. };
  91. volt-vio {
  92. /* VIO to expansion board above */
  93. compatible = "arm,vexpress-volt";
  94. arm,vexpress-sysreg,func = <2 0>;
  95. regulator-name = "VIO_UP";
  96. regulator-min-microvolt = <800000>;
  97. regulator-max-microvolt = <1800000>;
  98. regulator-always-on;
  99. };
  100. volt-12v {
  101. /* 12V from power connector J6 */
  102. compatible = "arm,vexpress-volt";
  103. arm,vexpress-sysreg,func = <2 1>;
  104. regulator-name = "12";
  105. regulator-always-on;
  106. };
  107. temp-fpga {
  108. /* FPGA temperature */
  109. compatible = "arm,vexpress-temp";
  110. arm,vexpress-sysreg,func = <4 0>;
  111. label = "FPGA";
  112. };
  113. };
  114. smb: smb@8000000 {
  115. compatible = "simple-bus";
  116. #address-cells = <2>;
  117. #size-cells = <1>;
  118. ranges = <0 0 0 0x08000000 0x04000000>,
  119. <1 0 0 0x14000000 0x04000000>,
  120. <2 0 0 0x18000000 0x04000000>,
  121. <3 0 0 0x1c000000 0x04000000>,
  122. <4 0 0 0x0c000000 0x04000000>,
  123. <5 0 0 0x10000000 0x04000000>;
  124. #interrupt-cells = <1>;
  125. interrupt-map-mask = <0 0 63>;
  126. interrupt-map = <0 0 0 &gic GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  127. <0 0 1 &gic GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  128. <0 0 2 &gic GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  129. <0 0 3 &gic GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  130. <0 0 4 &gic GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  131. <0 0 5 &gic GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  132. <0 0 6 &gic GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  133. <0 0 7 &gic GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  134. <0 0 8 &gic GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  135. <0 0 9 &gic GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  136. <0 0 10 &gic GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
  137. <0 0 11 &gic GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
  138. <0 0 12 &gic GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  139. <0 0 13 &gic GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  140. <0 0 14 &gic GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  141. <0 0 15 &gic GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
  142. <0 0 16 &gic GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
  143. <0 0 17 &gic GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
  144. <0 0 18 &gic GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
  145. <0 0 19 &gic GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
  146. <0 0 20 &gic GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
  147. <0 0 21 &gic GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
  148. <0 0 22 &gic GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
  149. <0 0 23 &gic GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
  150. <0 0 24 &gic GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
  151. <0 0 25 &gic GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
  152. <0 0 26 &gic GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
  153. <0 0 27 &gic GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
  154. <0 0 28 &gic GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
  155. <0 0 29 &gic GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
  156. <0 0 30 &gic GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
  157. <0 0 31 &gic GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
  158. <0 0 32 &gic GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
  159. <0 0 33 &gic GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
  160. <0 0 34 &gic GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
  161. <0 0 35 &gic GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
  162. <0 0 36 &gic GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
  163. <0 0 37 &gic GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
  164. <0 0 38 &gic GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
  165. <0 0 39 &gic GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
  166. <0 0 40 &gic GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
  167. <0 0 41 &gic GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
  168. <0 0 42 &gic GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  169. };
  170. };