time.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * arch/arm/plat-iop/time.c
  3. *
  4. * Timer code for IOP32x and IOP33x based systems
  5. *
  6. * Author: Deepak Saxena <dsaxena@mvista.com>
  7. *
  8. * Copyright 2002-2003 MontaVista Software Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/time.h>
  18. #include <linux/init.h>
  19. #include <linux/timex.h>
  20. #include <linux/io.h>
  21. #include <linux/clocksource.h>
  22. #include <linux/clockchips.h>
  23. #include <linux/export.h>
  24. #include <linux/sched_clock.h>
  25. #include <mach/hardware.h>
  26. #include <asm/irq.h>
  27. #include <linux/uaccess.h>
  28. #include <asm/mach/irq.h>
  29. #include <asm/mach/time.h>
  30. #include <mach/time.h>
  31. /*
  32. * Minimum clocksource/clockevent timer range in seconds
  33. */
  34. #define IOP_MIN_RANGE 4
  35. /*
  36. * IOP clocksource (free-running timer 1).
  37. */
  38. static u64 notrace iop_clocksource_read(struct clocksource *unused)
  39. {
  40. return 0xffffffffu - read_tcr1();
  41. }
  42. static struct clocksource iop_clocksource = {
  43. .name = "iop_timer1",
  44. .rating = 300,
  45. .read = iop_clocksource_read,
  46. .mask = CLOCKSOURCE_MASK(32),
  47. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  48. };
  49. /*
  50. * IOP sched_clock() implementation via its clocksource.
  51. */
  52. static u64 notrace iop_read_sched_clock(void)
  53. {
  54. return 0xffffffffu - read_tcr1();
  55. }
  56. /*
  57. * IOP clockevents (interrupting timer 0).
  58. */
  59. static int iop_set_next_event(unsigned long delta,
  60. struct clock_event_device *unused)
  61. {
  62. u32 tmr = IOP_TMR_PRIVILEGED | IOP_TMR_RATIO_1_1;
  63. BUG_ON(delta == 0);
  64. write_tmr0(tmr & ~(IOP_TMR_EN | IOP_TMR_RELOAD));
  65. write_tcr0(delta);
  66. write_tmr0((tmr & ~IOP_TMR_RELOAD) | IOP_TMR_EN);
  67. return 0;
  68. }
  69. static unsigned long ticks_per_jiffy;
  70. static int iop_set_periodic(struct clock_event_device *evt)
  71. {
  72. u32 tmr = read_tmr0();
  73. write_tmr0(tmr & ~IOP_TMR_EN);
  74. write_tcr0(ticks_per_jiffy - 1);
  75. write_trr0(ticks_per_jiffy - 1);
  76. tmr |= (IOP_TMR_RELOAD | IOP_TMR_EN);
  77. write_tmr0(tmr);
  78. return 0;
  79. }
  80. static int iop_set_oneshot(struct clock_event_device *evt)
  81. {
  82. u32 tmr = read_tmr0();
  83. /* ->set_next_event sets period and enables timer */
  84. tmr &= ~(IOP_TMR_RELOAD | IOP_TMR_EN);
  85. write_tmr0(tmr);
  86. return 0;
  87. }
  88. static int iop_shutdown(struct clock_event_device *evt)
  89. {
  90. u32 tmr = read_tmr0();
  91. tmr &= ~IOP_TMR_EN;
  92. write_tmr0(tmr);
  93. return 0;
  94. }
  95. static int iop_resume(struct clock_event_device *evt)
  96. {
  97. u32 tmr = read_tmr0();
  98. tmr |= IOP_TMR_EN;
  99. write_tmr0(tmr);
  100. return 0;
  101. }
  102. static struct clock_event_device iop_clockevent = {
  103. .name = "iop_timer0",
  104. .features = CLOCK_EVT_FEAT_PERIODIC |
  105. CLOCK_EVT_FEAT_ONESHOT,
  106. .rating = 300,
  107. .set_next_event = iop_set_next_event,
  108. .set_state_shutdown = iop_shutdown,
  109. .set_state_periodic = iop_set_periodic,
  110. .tick_resume = iop_resume,
  111. .set_state_oneshot = iop_set_oneshot,
  112. };
  113. static irqreturn_t
  114. iop_timer_interrupt(int irq, void *dev_id)
  115. {
  116. struct clock_event_device *evt = dev_id;
  117. write_tisr(1);
  118. evt->event_handler(evt);
  119. return IRQ_HANDLED;
  120. }
  121. static struct irqaction iop_timer_irq = {
  122. .name = "IOP Timer Tick",
  123. .handler = iop_timer_interrupt,
  124. .flags = IRQF_TIMER | IRQF_IRQPOLL,
  125. .dev_id = &iop_clockevent,
  126. };
  127. static unsigned long iop_tick_rate;
  128. unsigned long get_iop_tick_rate(void)
  129. {
  130. return iop_tick_rate;
  131. }
  132. EXPORT_SYMBOL(get_iop_tick_rate);
  133. void __init iop_init_time(unsigned long tick_rate)
  134. {
  135. u32 timer_ctl;
  136. sched_clock_register(iop_read_sched_clock, 32, tick_rate);
  137. ticks_per_jiffy = DIV_ROUND_CLOSEST(tick_rate, HZ);
  138. iop_tick_rate = tick_rate;
  139. timer_ctl = IOP_TMR_EN | IOP_TMR_PRIVILEGED |
  140. IOP_TMR_RELOAD | IOP_TMR_RATIO_1_1;
  141. /*
  142. * Set up interrupting clockevent timer 0.
  143. */
  144. write_tmr0(timer_ctl & ~IOP_TMR_EN);
  145. write_tisr(1);
  146. setup_irq(IRQ_IOP_TIMER0, &iop_timer_irq);
  147. iop_clockevent.cpumask = cpumask_of(0);
  148. clockevents_config_and_register(&iop_clockevent, tick_rate,
  149. 0xf, 0xfffffffe);
  150. /*
  151. * Set up free-running clocksource timer 1.
  152. */
  153. write_trr1(0xffffffff);
  154. write_tcr1(0xffffffff);
  155. write_tmr1(timer_ctl);
  156. clocksource_register_hz(&iop_clocksource, tick_rate);
  157. }