db8500-regs.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #ifndef __MACH_DB8500_REGS_H
  7. #define __MACH_DB8500_REGS_H
  8. /* Base address and bank offsets for ESRAM */
  9. #define U8500_ESRAM_BASE 0x40000000
  10. #define U8500_ESRAM_BANK_SIZE 0x00020000
  11. #define U8500_ESRAM_BANK0 U8500_ESRAM_BASE
  12. #define U8500_ESRAM_BANK1 (U8500_ESRAM_BASE + U8500_ESRAM_BANK_SIZE)
  13. #define U8500_ESRAM_BANK2 (U8500_ESRAM_BANK1 + U8500_ESRAM_BANK_SIZE)
  14. #define U8500_ESRAM_BANK3 (U8500_ESRAM_BANK2 + U8500_ESRAM_BANK_SIZE)
  15. #define U8500_ESRAM_BANK4 (U8500_ESRAM_BANK3 + U8500_ESRAM_BANK_SIZE)
  16. /*
  17. * on V1 DMA uses 4KB for logical parameters position is right after the 64KB
  18. * reserved for security
  19. */
  20. #define U8500_ESRAM_DMA_LCPA_OFFSET 0x10000
  21. #define U8500_DMA_LCPA_BASE (U8500_ESRAM_BANK0 + U8500_ESRAM_DMA_LCPA_OFFSET)
  22. /* This address fulfills the 256k alignment requirement of the lcla base */
  23. #define U8500_DMA_LCLA_BASE U8500_ESRAM_BANK4
  24. #define U8500_PER3_BASE 0x80000000
  25. #define U8500_STM_BASE 0x80100000
  26. #define U8500_STM_REG_BASE (U8500_STM_BASE + 0xF000)
  27. #define U8500_PER2_BASE 0x80110000
  28. #define U8500_PER1_BASE 0x80120000
  29. #define U8500_B2R2_BASE 0x80130000
  30. #define U8500_HSEM_BASE 0x80140000
  31. #define U8500_PER4_BASE 0x80150000
  32. #define U8500_TPIU_BASE 0x80190000
  33. #define U8500_ICN_BASE 0x81000000
  34. #define U8500_BOOT_ROM_BASE 0x90000000
  35. /* ASIC ID is at 0xbf4 offset within this region */
  36. #define U8500_ASIC_ID_BASE 0x9001D000
  37. #define U8500_PER6_BASE 0xa03c0000
  38. #define U8500_PER7_BASE 0xa03d0000
  39. #define U8500_PER5_BASE 0xa03e0000
  40. #define U8500_SVA_BASE 0xa0100000
  41. #define U8500_SIA_BASE 0xa0200000
  42. #define U8500_SGA_BASE 0xa0300000
  43. #define U8500_MCDE_BASE 0xa0350000
  44. #define U8500_DMA_BASE 0x801C0000 /* v1 */
  45. #define U8500_SBAG_BASE 0xa0390000
  46. #define U8500_SCU_BASE 0xa0410000
  47. #define U8500_GIC_CPU_BASE 0xa0410100
  48. #define U8500_TWD_BASE 0xa0410600
  49. #define U8500_GIC_DIST_BASE 0xa0411000
  50. #define U8500_L2CC_BASE 0xa0412000
  51. #define U8500_MODEM_I2C 0xb7e02000
  52. #define U8500_GPIO0_BASE (U8500_PER1_BASE + 0xE000)
  53. #define U8500_GPIO1_BASE (U8500_PER3_BASE + 0xE000)
  54. #define U8500_GPIO2_BASE (U8500_PER2_BASE + 0xE000)
  55. #define U8500_GPIO3_BASE (U8500_PER5_BASE + 0x1E000)
  56. #define U8500_UART0_BASE (U8500_PER1_BASE + 0x0000)
  57. #define U8500_UART1_BASE (U8500_PER1_BASE + 0x1000)
  58. /* per6 base addresses */
  59. #define U8500_RNG_BASE (U8500_PER6_BASE + 0x0000)
  60. #define U8500_HASH0_BASE (U8500_PER6_BASE + 0x1000)
  61. #define U8500_HASH1_BASE (U8500_PER6_BASE + 0x2000)
  62. #define U8500_PKA_BASE (U8500_PER6_BASE + 0x4000)
  63. #define U8500_PKAM_BASE (U8500_PER6_BASE + 0x5100)
  64. #define U8500_MTU0_BASE (U8500_PER6_BASE + 0x6000) /* v1 */
  65. #define U8500_MTU1_BASE (U8500_PER6_BASE + 0x7000) /* v1 */
  66. #define U8500_CR_BASE (U8500_PER6_BASE + 0x8000) /* v1 */
  67. #define U8500_CRYP0_BASE (U8500_PER6_BASE + 0xa000)
  68. #define U8500_CRYP1_BASE (U8500_PER6_BASE + 0xb000)
  69. #define U8500_CLKRST6_BASE (U8500_PER6_BASE + 0xf000)
  70. /* per5 base addresses */
  71. #define U8500_USBOTG_BASE (U8500_PER5_BASE + 0x00000)
  72. #define U8500_CLKRST5_BASE (U8500_PER5_BASE + 0x1f000)
  73. /* per4 base addresses */
  74. #define U8500_BACKUPRAM0_BASE (U8500_PER4_BASE + 0x00000)
  75. #define U8500_BACKUPRAM1_BASE (U8500_PER4_BASE + 0x01000)
  76. #define U8500_RTT0_BASE (U8500_PER4_BASE + 0x02000)
  77. #define U8500_RTT1_BASE (U8500_PER4_BASE + 0x03000)
  78. #define U8500_RTC_BASE (U8500_PER4_BASE + 0x04000)
  79. #define U8500_SCR_BASE (U8500_PER4_BASE + 0x05000)
  80. #define U8500_DMC_BASE (U8500_PER4_BASE + 0x06000)
  81. #define U8500_PRCMU_BASE (U8500_PER4_BASE + 0x07000)
  82. #define U9540_DMC1_BASE (U8500_PER4_BASE + 0x0A000)
  83. #define U8500_PRCMU_TCDM_BASE (U8500_PER4_BASE + 0x68000)
  84. #define U8500_PRCMU_TCPM_BASE (U8500_PER4_BASE + 0x60000)
  85. #define U8500_PRCMU_TIMER_3_BASE (U8500_PER4_BASE + 0x07338)
  86. #define U8500_PRCMU_TIMER_4_BASE (U8500_PER4_BASE + 0x07450)
  87. /* per3 base addresses */
  88. #define U8500_FSMC_BASE (U8500_PER3_BASE + 0x0000)
  89. #define U8500_SSP0_BASE (U8500_PER3_BASE + 0x2000)
  90. #define U8500_SSP1_BASE (U8500_PER3_BASE + 0x3000)
  91. #define U8500_I2C0_BASE (U8500_PER3_BASE + 0x4000)
  92. #define U8500_SDI2_BASE (U8500_PER3_BASE + 0x5000)
  93. #define U8500_SKE_BASE (U8500_PER3_BASE + 0x6000)
  94. #define U8500_UART2_BASE (U8500_PER3_BASE + 0x7000)
  95. #define U8500_SDI5_BASE (U8500_PER3_BASE + 0x8000)
  96. #define U8500_CLKRST3_BASE (U8500_PER3_BASE + 0xf000)
  97. /* per2 base addresses */
  98. #define U8500_I2C3_BASE (U8500_PER2_BASE + 0x0000)
  99. #define U8500_SPI2_BASE (U8500_PER2_BASE + 0x1000)
  100. #define U8500_SPI1_BASE (U8500_PER2_BASE + 0x2000)
  101. #define U8500_PWL_BASE (U8500_PER2_BASE + 0x3000)
  102. #define U8500_SDI4_BASE (U8500_PER2_BASE + 0x4000)
  103. #define U8500_MSP2_BASE (U8500_PER2_BASE + 0x7000)
  104. #define U8500_SDI1_BASE (U8500_PER2_BASE + 0x8000)
  105. #define U8500_SDI3_BASE (U8500_PER2_BASE + 0x9000)
  106. #define U8500_SPI0_BASE (U8500_PER2_BASE + 0xa000)
  107. #define U8500_HSIR_BASE (U8500_PER2_BASE + 0xb000)
  108. #define U8500_HSIT_BASE (U8500_PER2_BASE + 0xc000)
  109. #define U8500_CLKRST2_BASE (U8500_PER2_BASE + 0xf000)
  110. /* per1 base addresses */
  111. #define U8500_I2C1_BASE (U8500_PER1_BASE + 0x2000)
  112. #define U8500_MSP0_BASE (U8500_PER1_BASE + 0x3000)
  113. #define U8500_MSP1_BASE (U8500_PER1_BASE + 0x4000)
  114. #define U8500_MSP3_BASE (U8500_PER1_BASE + 0x5000)
  115. #define U8500_SDI0_BASE (U8500_PER1_BASE + 0x6000)
  116. #define U8500_I2C2_BASE (U8500_PER1_BASE + 0x8000)
  117. #define U8500_SPI3_BASE (U8500_PER1_BASE + 0x9000)
  118. #define U8500_I2C4_BASE (U8500_PER1_BASE + 0xa000)
  119. #define U8500_SLIM0_BASE (U8500_PER1_BASE + 0xb000)
  120. #define U8500_CLKRST1_BASE (U8500_PER1_BASE + 0xf000)
  121. #define U8500_SHRM_GOP_INTERRUPT_BASE 0xB7C00040
  122. #define U8500_GPIOBANK0_BASE U8500_GPIO0_BASE
  123. #define U8500_GPIOBANK1_BASE (U8500_GPIO0_BASE + 0x80)
  124. #define U8500_GPIOBANK2_BASE U8500_GPIO1_BASE
  125. #define U8500_GPIOBANK3_BASE (U8500_GPIO1_BASE + 0x80)
  126. #define U8500_GPIOBANK4_BASE (U8500_GPIO1_BASE + 0x100)
  127. #define U8500_GPIOBANK5_BASE (U8500_GPIO1_BASE + 0x180)
  128. #define U8500_GPIOBANK6_BASE U8500_GPIO2_BASE
  129. #define U8500_GPIOBANK7_BASE (U8500_GPIO2_BASE + 0x80)
  130. #define U8500_GPIOBANK8_BASE U8500_GPIO3_BASE
  131. #define U8500_MCDE_SIZE 0x1000
  132. #define U8500_DSI_LINK_SIZE 0x1000
  133. #define U8500_DSI_LINK1_BASE (U8500_MCDE_BASE + U8500_MCDE_SIZE)
  134. #define U8500_DSI_LINK2_BASE (U8500_DSI_LINK1_BASE + U8500_DSI_LINK_SIZE)
  135. #define U8500_DSI_LINK3_BASE (U8500_DSI_LINK2_BASE + U8500_DSI_LINK_SIZE)
  136. #define U8500_DSI_LINK_COUNT 0x3
  137. /* Modem and APE physical addresses */
  138. #define U8500_MODEM_BASE 0xe000000
  139. #define U8500_APE_BASE 0x6000000
  140. /* SoC identification number information */
  141. #define U8500_BB_UID_BASE (U8500_BACKUPRAM1_BASE + 0xFC0)
  142. /* Offsets to specific addresses in some IP blocks for DMA */
  143. #define MSP_TX_RX_REG_OFFSET 0
  144. #define CRYP1_RX_REG_OFFSET 0x10
  145. #define CRYP1_TX_REG_OFFSET 0x8
  146. #define HASH1_TX_REG_OFFSET 0x4
  147. /*
  148. * Macros to get at IO space when running virtually
  149. * We dont map all the peripherals, let ioremap do
  150. * this for us. We map only very basic peripherals here.
  151. */
  152. #define U8500_IO_VIRTUAL 0xf0000000
  153. #define U8500_IO_PHYSICAL 0xa0000000
  154. /* This is where we map in the ROM to check ASIC IDs */
  155. #define UX500_VIRT_ROM IOMEM(0xf0000000)
  156. /* This macro is used in assembly, so no cast */
  157. #define IO_ADDRESS(x) \
  158. (((x) & 0x0fffffff) + (((x) >> 4) & 0x0f000000) + U8500_IO_VIRTUAL)
  159. /* typesafe io address */
  160. #define __io_address(n) IOMEM(IO_ADDRESS(n))
  161. /* Used by some plat-nomadik code */
  162. #define io_p2v(n) __io_address(n)
  163. #define ARRAY_AND_SIZE(x) (x), ARRAY_SIZE(x)
  164. #endif