common.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * arch/arm/mach-orion5x/common.c
  3. *
  4. * Core functions for Marvell Orion 5x SoCs
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/mv643xx_i2c.h>
  18. #include <linux/ata_platform.h>
  19. #include <linux/delay.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/cpu.h>
  22. #include <net/dsa.h>
  23. #include <asm/page.h>
  24. #include <asm/setup.h>
  25. #include <asm/system_misc.h>
  26. #include <asm/mach/arch.h>
  27. #include <asm/mach/map.h>
  28. #include <asm/mach/time.h>
  29. #include <linux/platform_data/mtd-orion_nand.h>
  30. #include <linux/platform_data/usb-ehci-orion.h>
  31. #include <plat/time.h>
  32. #include <plat/common.h>
  33. #include "bridge-regs.h"
  34. #include "common.h"
  35. #include "orion5x.h"
  36. /*****************************************************************************
  37. * I/O Address Mapping
  38. ****************************************************************************/
  39. static struct map_desc orion5x_io_desc[] __initdata = {
  40. {
  41. .virtual = (unsigned long) ORION5X_REGS_VIRT_BASE,
  42. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  43. .length = ORION5X_REGS_SIZE,
  44. .type = MT_DEVICE,
  45. }, {
  46. .virtual = (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
  47. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  48. .length = ORION5X_PCIE_WA_SIZE,
  49. .type = MT_DEVICE,
  50. },
  51. };
  52. void __init orion5x_map_io(void)
  53. {
  54. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  55. }
  56. /*****************************************************************************
  57. * CLK tree
  58. ****************************************************************************/
  59. static struct clk *tclk;
  60. void __init clk_init(void)
  61. {
  62. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, 0, orion5x_tclk);
  63. orion_clkdev_init(tclk);
  64. }
  65. /*****************************************************************************
  66. * EHCI0
  67. ****************************************************************************/
  68. void __init orion5x_ehci0_init(void)
  69. {
  70. orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
  71. EHCI_PHY_ORION);
  72. }
  73. /*****************************************************************************
  74. * EHCI1
  75. ****************************************************************************/
  76. void __init orion5x_ehci1_init(void)
  77. {
  78. orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  79. }
  80. /*****************************************************************************
  81. * GE00
  82. ****************************************************************************/
  83. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  84. {
  85. orion_ge00_init(eth_data,
  86. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  87. IRQ_ORION5X_ETH_ERR,
  88. MV643XX_TX_CSUM_DEFAULT_LIMIT);
  89. }
  90. /*****************************************************************************
  91. * Ethernet switch
  92. ****************************************************************************/
  93. void __init orion5x_eth_switch_init(struct dsa_chip_data *d)
  94. {
  95. orion_ge00_switch_init(d);
  96. }
  97. /*****************************************************************************
  98. * I2C
  99. ****************************************************************************/
  100. void __init orion5x_i2c_init(void)
  101. {
  102. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  103. }
  104. /*****************************************************************************
  105. * SATA
  106. ****************************************************************************/
  107. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  108. {
  109. orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
  110. }
  111. /*****************************************************************************
  112. * SPI
  113. ****************************************************************************/
  114. void __init orion5x_spi_init(void)
  115. {
  116. orion_spi_init(SPI_PHYS_BASE);
  117. }
  118. /*****************************************************************************
  119. * UART0
  120. ****************************************************************************/
  121. void __init orion5x_uart0_init(void)
  122. {
  123. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  124. IRQ_ORION5X_UART0, tclk);
  125. }
  126. /*****************************************************************************
  127. * UART1
  128. ****************************************************************************/
  129. void __init orion5x_uart1_init(void)
  130. {
  131. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  132. IRQ_ORION5X_UART1, tclk);
  133. }
  134. /*****************************************************************************
  135. * XOR engine
  136. ****************************************************************************/
  137. void __init orion5x_xor_init(void)
  138. {
  139. orion_xor0_init(ORION5X_XOR_PHYS_BASE,
  140. ORION5X_XOR_PHYS_BASE + 0x200,
  141. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  142. }
  143. /*****************************************************************************
  144. * Cryptographic Engines and Security Accelerator (CESA)
  145. ****************************************************************************/
  146. static void __init orion5x_crypto_init(void)
  147. {
  148. mvebu_mbus_add_window_by_id(ORION_MBUS_SRAM_TARGET,
  149. ORION_MBUS_SRAM_ATTR,
  150. ORION5X_SRAM_PHYS_BASE,
  151. ORION5X_SRAM_SIZE);
  152. orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
  153. SZ_8K, IRQ_ORION5X_CESA);
  154. }
  155. /*****************************************************************************
  156. * Watchdog
  157. ****************************************************************************/
  158. static struct resource orion_wdt_resource[] = {
  159. DEFINE_RES_MEM(TIMER_PHYS_BASE, 0x04),
  160. DEFINE_RES_MEM(RSTOUTn_MASK_PHYS, 0x04),
  161. };
  162. static struct platform_device orion_wdt_device = {
  163. .name = "orion_wdt",
  164. .id = -1,
  165. .num_resources = ARRAY_SIZE(orion_wdt_resource),
  166. .resource = orion_wdt_resource,
  167. };
  168. static void __init orion5x_wdt_init(void)
  169. {
  170. platform_device_register(&orion_wdt_device);
  171. }
  172. /*****************************************************************************
  173. * Time handling
  174. ****************************************************************************/
  175. void __init orion5x_init_early(void)
  176. {
  177. u32 rev, dev;
  178. const char *mbus_soc_name;
  179. orion_time_set_base(TIMER_VIRT_BASE);
  180. /* Initialize the MBUS driver */
  181. orion5x_pcie_id(&dev, &rev);
  182. if (dev == MV88F5281_DEV_ID)
  183. mbus_soc_name = "marvell,orion5x-88f5281-mbus";
  184. else if (dev == MV88F5182_DEV_ID)
  185. mbus_soc_name = "marvell,orion5x-88f5182-mbus";
  186. else if (dev == MV88F5181_DEV_ID)
  187. mbus_soc_name = "marvell,orion5x-88f5181-mbus";
  188. else if (dev == MV88F6183_DEV_ID)
  189. mbus_soc_name = "marvell,orion5x-88f6183-mbus";
  190. else
  191. mbus_soc_name = NULL;
  192. mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
  193. ORION5X_BRIDGE_WINS_SZ,
  194. ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
  195. }
  196. void orion5x_setup_wins(void)
  197. {
  198. /*
  199. * The PCIe windows will no longer be statically allocated
  200. * here once Orion5x is migrated to the pci-mvebu driver.
  201. */
  202. mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCIE_IO_TARGET,
  203. ORION_MBUS_PCIE_IO_ATTR,
  204. ORION5X_PCIE_IO_PHYS_BASE,
  205. ORION5X_PCIE_IO_SIZE,
  206. ORION5X_PCIE_IO_BUS_BASE);
  207. mvebu_mbus_add_window_by_id(ORION_MBUS_PCIE_MEM_TARGET,
  208. ORION_MBUS_PCIE_MEM_ATTR,
  209. ORION5X_PCIE_MEM_PHYS_BASE,
  210. ORION5X_PCIE_MEM_SIZE);
  211. mvebu_mbus_add_window_remap_by_id(ORION_MBUS_PCI_IO_TARGET,
  212. ORION_MBUS_PCI_IO_ATTR,
  213. ORION5X_PCI_IO_PHYS_BASE,
  214. ORION5X_PCI_IO_SIZE,
  215. ORION5X_PCI_IO_BUS_BASE);
  216. mvebu_mbus_add_window_by_id(ORION_MBUS_PCI_MEM_TARGET,
  217. ORION_MBUS_PCI_MEM_ATTR,
  218. ORION5X_PCI_MEM_PHYS_BASE,
  219. ORION5X_PCI_MEM_SIZE);
  220. }
  221. int orion5x_tclk;
  222. static int __init orion5x_find_tclk(void)
  223. {
  224. u32 dev, rev;
  225. orion5x_pcie_id(&dev, &rev);
  226. if (dev == MV88F6183_DEV_ID &&
  227. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  228. return 133333333;
  229. return 166666667;
  230. }
  231. void __init orion5x_timer_init(void)
  232. {
  233. orion5x_tclk = orion5x_find_tclk();
  234. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  235. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  236. }
  237. /*****************************************************************************
  238. * General
  239. ****************************************************************************/
  240. /*
  241. * Identify device ID and rev from PCIe configuration header space '0'.
  242. */
  243. void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  244. {
  245. orion5x_pcie_id(dev, rev);
  246. if (*dev == MV88F5281_DEV_ID) {
  247. if (*rev == MV88F5281_REV_D2) {
  248. *dev_name = "MV88F5281-D2";
  249. } else if (*rev == MV88F5281_REV_D1) {
  250. *dev_name = "MV88F5281-D1";
  251. } else if (*rev == MV88F5281_REV_D0) {
  252. *dev_name = "MV88F5281-D0";
  253. } else {
  254. *dev_name = "MV88F5281-Rev-Unsupported";
  255. }
  256. } else if (*dev == MV88F5182_DEV_ID) {
  257. if (*rev == MV88F5182_REV_A2) {
  258. *dev_name = "MV88F5182-A2";
  259. } else {
  260. *dev_name = "MV88F5182-Rev-Unsupported";
  261. }
  262. } else if (*dev == MV88F5181_DEV_ID) {
  263. if (*rev == MV88F5181_REV_B1) {
  264. *dev_name = "MV88F5181-Rev-B1";
  265. } else if (*rev == MV88F5181L_REV_A1) {
  266. *dev_name = "MV88F5181L-Rev-A1";
  267. } else {
  268. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  269. }
  270. } else if (*dev == MV88F6183_DEV_ID) {
  271. if (*rev == MV88F6183_REV_B0) {
  272. *dev_name = "MV88F6183-Rev-B0";
  273. } else {
  274. *dev_name = "MV88F6183-Rev-Unsupported";
  275. }
  276. } else {
  277. *dev_name = "Device-Unknown";
  278. }
  279. }
  280. void __init orion5x_init(void)
  281. {
  282. char *dev_name;
  283. u32 dev, rev;
  284. orion5x_id(&dev, &rev, &dev_name);
  285. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  286. /*
  287. * Setup Orion address map
  288. */
  289. orion5x_setup_wins();
  290. /* Setup root of clk tree */
  291. clk_init();
  292. /*
  293. * Don't issue "Wait for Interrupt" instruction if we are
  294. * running on D0 5281 silicon.
  295. */
  296. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  297. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  298. cpu_idle_poll_ctrl(true);
  299. }
  300. /*
  301. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  302. * while 5180n/5181/5281 don't have crypto.
  303. */
  304. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  305. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  306. orion5x_crypto_init();
  307. /*
  308. * Register watchdog driver
  309. */
  310. orion5x_wdt_init();
  311. }
  312. void orion5x_restart(enum reboot_mode mode, const char *cmd)
  313. {
  314. /*
  315. * Enable and issue soft reset
  316. */
  317. orion5x_setbits(RSTOUTn_MASK, (1 << 2));
  318. orion5x_setbits(CPU_SOFT_RESET, 1);
  319. mdelay(200);
  320. orion5x_clrbits(CPU_SOFT_RESET, 1);
  321. }
  322. /*
  323. * Many orion-based systems have buggy bootloader implementations.
  324. * This is a common fixup for bogus memory tags.
  325. */
  326. void __init tag_fixup_mem32(struct tag *t, char **from)
  327. {
  328. for (; t->hdr.size; t = tag_next(t))
  329. if (t->hdr.tag == ATAG_MEM &&
  330. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  331. t->u.mem.start & ~PAGE_MASK)) {
  332. printk(KERN_WARNING
  333. "Clearing invalid memory bank %dKB@0x%08x\n",
  334. t->u.mem.size / 1024, t->u.mem.start);
  335. t->hdr.tag = 0;
  336. }
  337. }