hardware.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * arch/arm/mach-footbridge/include/mach/hardware.h
  3. *
  4. * Copyright (C) 1998-1999 Russell King.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This file contains the hardware definitions of the EBSA-285.
  11. */
  12. #ifndef __ASM_ARCH_HARDWARE_H
  13. #define __ASM_ARCH_HARDWARE_H
  14. /* Virtual Physical Size
  15. * 0xff800000 0x40000000 1MB X-Bus
  16. * 0xff000000 0x7c000000 1MB PCI I/O space
  17. * 0xfe000000 0x42000000 1MB CSR
  18. * 0xfd000000 0x78000000 1MB Outbound write flush (not supported)
  19. * 0xfc000000 0x79000000 1MB PCI IACK/special space
  20. * 0xfb000000 0x7a000000 16MB PCI Config type 1
  21. * 0xfa000000 0x7b000000 16MB PCI Config type 0
  22. * 0xf9000000 0x50000000 1MB Cache flush
  23. * 0xf0000000 0x80000000 16MB ISA memory
  24. */
  25. #ifdef CONFIG_MMU
  26. #define MMU_IO(a, b) (a)
  27. #else
  28. #define MMU_IO(a, b) (b)
  29. #endif
  30. #define XBUS_SIZE 0x00100000
  31. #define XBUS_BASE MMU_IO(0xff800000, 0x40000000)
  32. #define ARMCSR_SIZE 0x00100000
  33. #define ARMCSR_BASE MMU_IO(0xfe000000, 0x42000000)
  34. #define WFLUSH_SIZE 0x00100000
  35. #define WFLUSH_BASE MMU_IO(0xfd000000, 0x78000000)
  36. #define PCIIACK_SIZE 0x00100000
  37. #define PCIIACK_BASE MMU_IO(0xfc000000, 0x79000000)
  38. #define PCICFG1_SIZE 0x01000000
  39. #define PCICFG1_BASE MMU_IO(0xfb000000, 0x7a000000)
  40. #define PCICFG0_SIZE 0x01000000
  41. #define PCICFG0_BASE MMU_IO(0xfa000000, 0x7b000000)
  42. #define PCIMEM_SIZE 0x01000000
  43. #define PCIMEM_BASE MMU_IO(0xf0000000, 0x80000000)
  44. #define XBUS_CS2 0x40012000
  45. #define XBUS_SWITCH ((volatile unsigned char *)(XBUS_BASE + 0x12000))
  46. #define XBUS_SWITCH_SWITCH ((*XBUS_SWITCH) & 15)
  47. #define XBUS_SWITCH_J17_13 ((*XBUS_SWITCH) & (1 << 4))
  48. #define XBUS_SWITCH_J17_11 ((*XBUS_SWITCH) & (1 << 5))
  49. #define XBUS_SWITCH_J17_9 ((*XBUS_SWITCH) & (1 << 6))
  50. #define UNCACHEABLE_ADDR (ARMCSR_BASE + 0x108) /* CSR_ROMBASEMASK */
  51. /* PIC irq control */
  52. #define PIC_LO 0x20
  53. #define PIC_MASK_LO 0x21
  54. #define PIC_HI 0xA0
  55. #define PIC_MASK_HI 0xA1
  56. /* GPIO pins */
  57. #define GPIO_CCLK 0x800
  58. #define GPIO_DSCLK 0x400
  59. #define GPIO_E2CLK 0x200
  60. #define GPIO_IOLOAD 0x100
  61. #define GPIO_RED_LED 0x080
  62. #define GPIO_WDTIMER 0x040
  63. #define GPIO_DATA 0x020
  64. #define GPIO_IOCLK 0x010
  65. #define GPIO_DONE 0x008
  66. #define GPIO_FAN 0x004
  67. #define GPIO_GREEN_LED 0x002
  68. #define GPIO_RESET 0x001
  69. /* CPLD pins */
  70. #define CPLD_DS_ENABLE 8
  71. #define CPLD_7111_DISABLE 4
  72. #define CPLD_UNMUTE 2
  73. #define CPLD_FLASH_WR_ENABLE 1
  74. #ifndef __ASSEMBLY__
  75. extern raw_spinlock_t nw_gpio_lock;
  76. extern void nw_gpio_modify_op(unsigned int mask, unsigned int set);
  77. extern void nw_gpio_modify_io(unsigned int mask, unsigned int in);
  78. extern unsigned int nw_gpio_read(void);
  79. extern void nw_cpld_modify(unsigned int mask, unsigned int set);
  80. #endif
  81. #endif