cache.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef __ARC_ASM_CACHE_H
  9. #define __ARC_ASM_CACHE_H
  10. /* In case $$ not config, setup a dummy number for rest of kernel */
  11. #ifndef CONFIG_ARC_CACHE_LINE_SHIFT
  12. #define L1_CACHE_SHIFT 6
  13. #else
  14. #define L1_CACHE_SHIFT CONFIG_ARC_CACHE_LINE_SHIFT
  15. #endif
  16. #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
  17. #define CACHE_LINE_MASK (~(L1_CACHE_BYTES - 1))
  18. /*
  19. * ARC700 doesn't cache any access in top 1G (0xc000_0000 to 0xFFFF_FFFF)
  20. * Ideal for wiring memory mapped peripherals as we don't need to do
  21. * explicit uncached accesses (LD.di/ST.di) hence more portable drivers
  22. */
  23. #define ARC_UNCACHED_ADDR_SPACE 0xc0000000
  24. #ifndef __ASSEMBLY__
  25. /* Uncached access macros */
  26. #define arc_read_uncached_32(ptr) \
  27. ({ \
  28. unsigned int __ret; \
  29. __asm__ __volatile__( \
  30. " ld.di %0, [%1] \n" \
  31. : "=r"(__ret) \
  32. : "r"(ptr)); \
  33. __ret; \
  34. })
  35. #define arc_write_uncached_32(ptr, data)\
  36. ({ \
  37. __asm__ __volatile__( \
  38. " st.di %0, [%1] \n" \
  39. : \
  40. : "r"(data), "r"(ptr)); \
  41. })
  42. /* Largest line length for either L1 or L2 is 128 bytes */
  43. #define SMP_CACHE_BYTES 128
  44. #define cache_line_size() SMP_CACHE_BYTES
  45. #define ARCH_DMA_MINALIGN SMP_CACHE_BYTES
  46. /*
  47. * Make sure slab-allocated buffers are 64-bit aligned when atomic64_t uses
  48. * ARCv2 64-bit atomics (LLOCKD/SCONDD). This guarantess runtime 64-bit
  49. * alignment for any atomic64_t embedded in buffer.
  50. * Default ARCH_SLAB_MINALIGN is __alignof__(long long) which has a relaxed
  51. * value of 4 (and not 8) in ARC ABI.
  52. */
  53. #if defined(CONFIG_ARC_HAS_LL64) && defined(CONFIG_ARC_HAS_LLSC)
  54. #define ARCH_SLAB_MINALIGN 8
  55. #endif
  56. extern void arc_cache_init(void);
  57. extern char *arc_cache_mumbojumbo(int cpu_id, char *buf, int len);
  58. extern void read_decode_cache_bcr(void);
  59. extern int ioc_enable;
  60. extern unsigned long perip_base, perip_end;
  61. #endif /* !__ASSEMBLY__ */
  62. /* Instruction cache related Auxiliary registers */
  63. #define ARC_REG_IC_BCR 0x77 /* Build Config reg */
  64. #define ARC_REG_IC_IVIC 0x10
  65. #define ARC_REG_IC_CTRL 0x11
  66. #define ARC_REG_IC_IVIR 0x16
  67. #define ARC_REG_IC_ENDR 0x17
  68. #define ARC_REG_IC_IVIL 0x19
  69. #define ARC_REG_IC_PTAG 0x1E
  70. #define ARC_REG_IC_PTAG_HI 0x1F
  71. /* Bit val in IC_CTRL */
  72. #define IC_CTRL_DIS 0x1
  73. /* Data cache related Auxiliary registers */
  74. #define ARC_REG_DC_BCR 0x72 /* Build Config reg */
  75. #define ARC_REG_DC_IVDC 0x47
  76. #define ARC_REG_DC_CTRL 0x48
  77. #define ARC_REG_DC_IVDL 0x4A
  78. #define ARC_REG_DC_FLSH 0x4B
  79. #define ARC_REG_DC_FLDL 0x4C
  80. #define ARC_REG_DC_STARTR 0x4D
  81. #define ARC_REG_DC_ENDR 0x4E
  82. #define ARC_REG_DC_PTAG 0x5C
  83. #define ARC_REG_DC_PTAG_HI 0x5F
  84. /* Bit val in DC_CTRL */
  85. #define DC_CTRL_DIS 0x001
  86. #define DC_CTRL_INV_MODE_FLUSH 0x040
  87. #define DC_CTRL_FLUSH_STATUS 0x100
  88. #define DC_CTRL_RGN_OP_INV 0x200
  89. #define DC_CTRL_RGN_OP_MSK 0x200
  90. /*System-level cache (L2 cache) related Auxiliary registers */
  91. #define ARC_REG_SLC_CFG 0x901
  92. #define ARC_REG_SLC_CTRL 0x903
  93. #define ARC_REG_SLC_FLUSH 0x904
  94. #define ARC_REG_SLC_INVALIDATE 0x905
  95. #define ARC_AUX_SLC_IVDL 0x910
  96. #define ARC_AUX_SLC_FLDL 0x912
  97. #define ARC_REG_SLC_RGN_START 0x914
  98. #define ARC_REG_SLC_RGN_START1 0x915
  99. #define ARC_REG_SLC_RGN_END 0x916
  100. #define ARC_REG_SLC_RGN_END1 0x917
  101. /* Bit val in SLC_CONTROL */
  102. #define SLC_CTRL_DIS 0x001
  103. #define SLC_CTRL_IM 0x040
  104. #define SLC_CTRL_BUSY 0x100
  105. #define SLC_CTRL_RGN_OP_INV 0x200
  106. /* IO coherency related Auxiliary registers */
  107. #define ARC_REG_IO_COH_ENABLE 0x500
  108. #define ARC_IO_COH_ENABLE_BIT BIT(0)
  109. #define ARC_REG_IO_COH_PARTIAL 0x501
  110. #define ARC_IO_COH_PARTIAL_BIT BIT(0)
  111. #define ARC_REG_IO_COH_AP0_BASE 0x508
  112. #define ARC_REG_IO_COH_AP0_SIZE 0x509
  113. #endif /* _ASM_CACHE_H */