Kconfig 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575
  1. #
  2. # Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  3. #
  4. # This program is free software; you can redistribute it and/or modify
  5. # it under the terms of the GNU General Public License version 2 as
  6. # published by the Free Software Foundation.
  7. #
  8. config ARC
  9. def_bool y
  10. select ARC_TIMERS
  11. select ARCH_HAS_PTE_SPECIAL
  12. select ARCH_HAS_SYNC_DMA_FOR_CPU
  13. select ARCH_HAS_SYNC_DMA_FOR_DEVICE
  14. select ARCH_HAS_SG_CHAIN
  15. select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
  16. select BUILDTIME_EXTABLE_SORT
  17. select CLONE_BACKWARDS
  18. select COMMON_CLK
  19. select DMA_NONCOHERENT_OPS
  20. select DMA_NONCOHERENT_MMAP
  21. select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
  22. select GENERIC_CLOCKEVENTS
  23. select GENERIC_FIND_FIRST_BIT
  24. # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
  25. select GENERIC_IRQ_SHOW
  26. select GENERIC_PCI_IOMAP
  27. select GENERIC_PENDING_IRQ if SMP
  28. select GENERIC_SCHED_CLOCK
  29. select GENERIC_SMP_IDLE_THREAD
  30. select HAVE_ARCH_KGDB
  31. select HAVE_ARCH_TRACEHOOK
  32. select HAVE_DEBUG_STACKOVERFLOW
  33. select HAVE_FUTEX_CMPXCHG if FUTEX
  34. select HAVE_GENERIC_DMA_COHERENT
  35. select HAVE_IOREMAP_PROT
  36. select HAVE_KERNEL_GZIP
  37. select HAVE_KERNEL_LZMA
  38. select HAVE_KPROBES
  39. select HAVE_KRETPROBES
  40. select HAVE_MEMBLOCK
  41. select HAVE_MOD_ARCH_SPECIFIC
  42. select HAVE_OPROFILE
  43. select HAVE_PERF_EVENTS
  44. select HANDLE_DOMAIN_IRQ
  45. select IRQ_DOMAIN
  46. select MODULES_USE_ELF_RELA
  47. select NO_BOOTMEM
  48. select OF
  49. select OF_EARLY_FLATTREE
  50. select OF_RESERVED_MEM
  51. select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
  52. config ARCH_HAS_CACHE_LINE_SIZE
  53. def_bool y
  54. config MIGHT_HAVE_PCI
  55. bool
  56. config TRACE_IRQFLAGS_SUPPORT
  57. def_bool y
  58. config LOCKDEP_SUPPORT
  59. def_bool y
  60. config SCHED_OMIT_FRAME_POINTER
  61. def_bool y
  62. config GENERIC_CSUM
  63. def_bool y
  64. config RWSEM_GENERIC_SPINLOCK
  65. def_bool y
  66. config ARCH_DISCONTIGMEM_ENABLE
  67. def_bool n
  68. config ARCH_FLATMEM_ENABLE
  69. def_bool y
  70. config MMU
  71. def_bool y
  72. config NO_IOPORT_MAP
  73. def_bool y
  74. config GENERIC_CALIBRATE_DELAY
  75. def_bool y
  76. config GENERIC_HWEIGHT
  77. def_bool y
  78. config STACKTRACE_SUPPORT
  79. def_bool y
  80. select STACKTRACE
  81. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  82. def_bool y
  83. depends on ARC_MMU_V4
  84. menu "ARC Architecture Configuration"
  85. menu "ARC Platform/SoC/Board"
  86. source "arch/arc/plat-tb10x/Kconfig"
  87. source "arch/arc/plat-axs10x/Kconfig"
  88. #New platform adds here
  89. source "arch/arc/plat-eznps/Kconfig"
  90. source "arch/arc/plat-hsdk/Kconfig"
  91. endmenu
  92. choice
  93. prompt "ARC Instruction Set"
  94. default ISA_ARCV2
  95. config ISA_ARCOMPACT
  96. bool "ARCompact ISA"
  97. select CPU_NO_EFFICIENT_FFS
  98. help
  99. The original ARC ISA of ARC600/700 cores
  100. config ISA_ARCV2
  101. bool "ARC ISA v2"
  102. select ARC_TIMERS_64BIT
  103. help
  104. ISA for the Next Generation ARC-HS cores
  105. endchoice
  106. menu "ARC CPU Configuration"
  107. choice
  108. prompt "ARC Core"
  109. default ARC_CPU_770 if ISA_ARCOMPACT
  110. default ARC_CPU_HS if ISA_ARCV2
  111. if ISA_ARCOMPACT
  112. config ARC_CPU_750D
  113. bool "ARC750D"
  114. select ARC_CANT_LLSC
  115. help
  116. Support for ARC750 core
  117. config ARC_CPU_770
  118. bool "ARC770"
  119. select ARC_HAS_SWAPE
  120. help
  121. Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
  122. This core has a bunch of cool new features:
  123. -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
  124. Shared Address Spaces (for sharing TLB entries in MMU)
  125. -Caches: New Prog Model, Region Flush
  126. -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
  127. endif #ISA_ARCOMPACT
  128. config ARC_CPU_HS
  129. bool "ARC-HS"
  130. depends on ISA_ARCV2
  131. help
  132. Support for ARC HS38x Cores based on ARCv2 ISA
  133. The notable features are:
  134. - SMP configurations of upto 4 core with coherency
  135. - Optional L2 Cache and IO-Coherency
  136. - Revised Interrupt Architecture (multiple priorites, reg banks,
  137. auto stack switch, auto regfile save/restore)
  138. - MMUv4 (PIPT dcache, Huge Pages)
  139. - Instructions for
  140. * 64bit load/store: LDD, STD
  141. * Hardware assisted divide/remainder: DIV, REM
  142. * Function prologue/epilogue: ENTER_S, LEAVE_S
  143. * IRQ enable/disable: CLRI, SETI
  144. * pop count: FFS, FLS
  145. * SETcc, BMSKN, XBFU...
  146. endchoice
  147. config CPU_BIG_ENDIAN
  148. bool "Enable Big Endian Mode"
  149. default n
  150. help
  151. Build kernel for Big Endian Mode of ARC CPU
  152. config SMP
  153. bool "Symmetric Multi-Processing"
  154. default n
  155. select ARC_MCIP if ISA_ARCV2
  156. help
  157. This enables support for systems with more than one CPU.
  158. if SMP
  159. config NR_CPUS
  160. int "Maximum number of CPUs (2-4096)"
  161. range 2 4096
  162. default "4"
  163. config ARC_SMP_HALT_ON_RESET
  164. bool "Enable Halt-on-reset boot mode"
  165. help
  166. In SMP configuration cores can be configured as Halt-on-reset
  167. or they could all start at same time. For Halt-on-reset, non
  168. masters are parked until Master kicks them so they can start of
  169. at designated entry point. For other case, all jump to common
  170. entry point and spin wait for Master's signal.
  171. endif #SMP
  172. config ARC_MCIP
  173. bool "ARConnect Multicore IP (MCIP) Support "
  174. depends on ISA_ARCV2
  175. default y if SMP
  176. help
  177. This IP block enables SMP in ARC-HS38 cores.
  178. It provides for cross-core interrupts, multi-core debug
  179. hardware semaphores, shared memory,....
  180. menuconfig ARC_CACHE
  181. bool "Enable Cache Support"
  182. default y
  183. if ARC_CACHE
  184. config ARC_CACHE_LINE_SHIFT
  185. int "Cache Line Length (as power of 2)"
  186. range 5 7
  187. default "6"
  188. help
  189. Starting with ARC700 4.9, Cache line length is configurable,
  190. This option specifies "N", with Line-len = 2 power N
  191. So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
  192. Linux only supports same line lengths for I and D caches.
  193. config ARC_HAS_ICACHE
  194. bool "Use Instruction Cache"
  195. default y
  196. config ARC_HAS_DCACHE
  197. bool "Use Data Cache"
  198. default y
  199. config ARC_CACHE_PAGES
  200. bool "Per Page Cache Control"
  201. default y
  202. depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
  203. help
  204. This can be used to over-ride the global I/D Cache Enable on a
  205. per-page basis (but only for pages accessed via MMU such as
  206. Kernel Virtual address or User Virtual Address)
  207. TLB entries have a per-page Cache Enable Bit.
  208. Note that Global I/D ENABLE + Per Page DISABLE works but corollary
  209. Global DISABLE + Per Page ENABLE won't work
  210. config ARC_CACHE_VIPT_ALIASING
  211. bool "Support VIPT Aliasing D$"
  212. depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
  213. default n
  214. endif #ARC_CACHE
  215. config ARC_HAS_ICCM
  216. bool "Use ICCM"
  217. help
  218. Single Cycle RAMS to store Fast Path Code
  219. default n
  220. config ARC_ICCM_SZ
  221. int "ICCM Size in KB"
  222. default "64"
  223. depends on ARC_HAS_ICCM
  224. config ARC_HAS_DCCM
  225. bool "Use DCCM"
  226. help
  227. Single Cycle RAMS to store Fast Path Data
  228. default n
  229. config ARC_DCCM_SZ
  230. int "DCCM Size in KB"
  231. default "64"
  232. depends on ARC_HAS_DCCM
  233. config ARC_DCCM_BASE
  234. hex "DCCM map address"
  235. default "0xA0000000"
  236. depends on ARC_HAS_DCCM
  237. choice
  238. prompt "MMU Version"
  239. default ARC_MMU_V3 if ARC_CPU_770
  240. default ARC_MMU_V2 if ARC_CPU_750D
  241. default ARC_MMU_V4 if ARC_CPU_HS
  242. if ISA_ARCOMPACT
  243. config ARC_MMU_V1
  244. bool "MMU v1"
  245. help
  246. Orig ARC700 MMU
  247. config ARC_MMU_V2
  248. bool "MMU v2"
  249. help
  250. Fixed the deficiency of v1 - possible thrashing in memcpy scenario
  251. when 2 D-TLB and 1 I-TLB entries index into same 2way set.
  252. config ARC_MMU_V3
  253. bool "MMU v3"
  254. depends on ARC_CPU_770
  255. help
  256. Introduced with ARC700 4.10: New Features
  257. Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
  258. Shared Address Spaces (SASID)
  259. endif
  260. config ARC_MMU_V4
  261. bool "MMU v4"
  262. depends on ISA_ARCV2
  263. endchoice
  264. choice
  265. prompt "MMU Page Size"
  266. default ARC_PAGE_SIZE_8K
  267. config ARC_PAGE_SIZE_8K
  268. bool "8KB"
  269. help
  270. Choose between 8k vs 16k
  271. config ARC_PAGE_SIZE_16K
  272. bool "16KB"
  273. depends on ARC_MMU_V3 || ARC_MMU_V4
  274. config ARC_PAGE_SIZE_4K
  275. bool "4KB"
  276. depends on ARC_MMU_V3 || ARC_MMU_V4
  277. endchoice
  278. choice
  279. prompt "MMU Super Page Size"
  280. depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
  281. default ARC_HUGEPAGE_2M
  282. config ARC_HUGEPAGE_2M
  283. bool "2MB"
  284. config ARC_HUGEPAGE_16M
  285. bool "16MB"
  286. endchoice
  287. config NODES_SHIFT
  288. int "Maximum NUMA Nodes (as a power of 2)"
  289. default "0" if !DISCONTIGMEM
  290. default "1" if DISCONTIGMEM
  291. depends on NEED_MULTIPLE_NODES
  292. ---help---
  293. Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
  294. zones.
  295. if ISA_ARCOMPACT
  296. config ARC_COMPACT_IRQ_LEVELS
  297. bool "Setup Timer IRQ as high Priority"
  298. default n
  299. # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
  300. depends on !SMP
  301. config ARC_FPU_SAVE_RESTORE
  302. bool "Enable FPU state persistence across context switch"
  303. default n
  304. help
  305. Double Precision Floating Point unit had dedicated regs which
  306. need to be saved/restored across context-switch.
  307. Note that ARC FPU is overly simplistic, unlike say x86, which has
  308. hardware pieces to allow software to conditionally save/restore,
  309. based on actual usage of FPU by a task. Thus our implemn does
  310. this for all tasks in system.
  311. endif #ISA_ARCOMPACT
  312. config ARC_CANT_LLSC
  313. def_bool n
  314. config ARC_HAS_LLSC
  315. bool "Insn: LLOCK/SCOND (efficient atomic ops)"
  316. default y
  317. depends on !ARC_CANT_LLSC
  318. config ARC_HAS_SWAPE
  319. bool "Insn: SWAPE (endian-swap)"
  320. default y
  321. if ISA_ARCV2
  322. config ARC_HAS_LL64
  323. bool "Insn: 64bit LDD/STD"
  324. help
  325. Enable gcc to generate 64-bit load/store instructions
  326. ISA mandates even/odd registers to allow encoding of two
  327. dest operands with 2 possible source operands.
  328. default y
  329. config ARC_HAS_DIV_REM
  330. bool "Insn: div, divu, rem, remu"
  331. default y
  332. config ARC_HAS_ACCL_REGS
  333. bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6)"
  334. default y
  335. help
  336. Depending on the configuration, CPU can contain accumulator reg-pair
  337. (also referred to as r58:r59). These can also be used by gcc as GPR so
  338. kernel needs to save/restore per process
  339. config ARC_IRQ_NO_AUTOSAVE
  340. bool "Disable hardware autosave regfile on interrupts"
  341. default n
  342. help
  343. On HS cores, taken interrupt auto saves the regfile on stack.
  344. This is programmable and can be optionally disabled in which case
  345. software INTERRUPT_PROLOGUE/EPILGUE do the needed work
  346. endif # ISA_ARCV2
  347. endmenu # "ARC CPU Configuration"
  348. config LINUX_LINK_BASE
  349. hex "Kernel link address"
  350. default "0x80000000"
  351. help
  352. ARC700 divides the 32 bit phy address space into two equal halves
  353. -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
  354. -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
  355. Typically Linux kernel is linked at the start of untransalted addr,
  356. hence the default value of 0x8zs.
  357. However some customers have peripherals mapped at this addr, so
  358. Linux needs to be scooted a bit.
  359. If you don't know what the above means, leave this setting alone.
  360. This needs to match memory start address specified in Device Tree
  361. config LINUX_RAM_BASE
  362. hex "RAM base address"
  363. default LINUX_LINK_BASE
  364. help
  365. By default Linux is linked at base of RAM. However in some special
  366. cases (such as HSDK), Linux can't be linked at start of DDR, hence
  367. this option.
  368. config HIGHMEM
  369. bool "High Memory Support"
  370. select ARCH_DISCONTIGMEM_ENABLE
  371. help
  372. With ARC 2G:2G address split, only upper 2G is directly addressable by
  373. kernel. Enable this to potentially allow access to rest of 2G and PAE
  374. in future
  375. config ARC_HAS_PAE40
  376. bool "Support for the 40-bit Physical Address Extension"
  377. default n
  378. depends on ISA_ARCV2
  379. select HIGHMEM
  380. select PHYS_ADDR_T_64BIT
  381. help
  382. Enable access to physical memory beyond 4G, only supported on
  383. ARC cores with 40 bit Physical Addressing support
  384. config ARC_KVADDR_SIZE
  385. int "Kernel Virtual Address Space size (MB)"
  386. range 0 512
  387. default "256"
  388. help
  389. The kernel address space is carved out of 256MB of translated address
  390. space for catering to vmalloc, modules, pkmap, fixmap. This however may
  391. not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
  392. this to be stretched to 512 MB (by extending into the reserved
  393. kernel-user gutter)
  394. config ARC_CURR_IN_REG
  395. bool "Dedicate Register r25 for current_task pointer"
  396. default y
  397. help
  398. This reserved Register R25 to point to Current Task in
  399. kernel mode. This saves memory access for each such access
  400. config ARC_EMUL_UNALIGNED
  401. bool "Emulate unaligned memory access (userspace only)"
  402. select SYSCTL_ARCH_UNALIGN_NO_WARN
  403. select SYSCTL_ARCH_UNALIGN_ALLOW
  404. depends on ISA_ARCOMPACT
  405. help
  406. This enables misaligned 16 & 32 bit memory access from user space.
  407. Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
  408. potential bugs in code
  409. config HZ
  410. int "Timer Frequency"
  411. default 100
  412. config ARC_METAWARE_HLINK
  413. bool "Support for Metaware debugger assisted Host access"
  414. default n
  415. help
  416. This options allows a Linux userland apps to directly access
  417. host file system (open/creat/read/write etc) with help from
  418. Metaware Debugger. This can come in handy for Linux-host communication
  419. when there is no real usable peripheral such as EMAC.
  420. menuconfig ARC_DBG
  421. bool "ARC debugging"
  422. default y
  423. if ARC_DBG
  424. config ARC_DW2_UNWIND
  425. bool "Enable DWARF specific kernel stack unwind"
  426. default y
  427. select KALLSYMS
  428. help
  429. Compiles the kernel with DWARF unwind information and can be used
  430. to get stack backtraces.
  431. If you say Y here the resulting kernel image will be slightly larger
  432. but not slower, and it will give very useful debugging information.
  433. If you don't debug the kernel, you can say N, but we may not be able
  434. to solve problems without frame unwind information
  435. config ARC_DBG_TLB_PARANOIA
  436. bool "Paranoia Checks in Low Level TLB Handlers"
  437. default n
  438. endif
  439. config ARC_BUILTIN_DTB_NAME
  440. string "Built in DTB"
  441. help
  442. Set the name of the DTB to embed in the vmlinux binary
  443. Leaving it blank selects the minimal "skeleton" dtb
  444. endmenu # "ARC Architecture Configuration"
  445. config FORCE_MAX_ZONEORDER
  446. int "Maximum zone order"
  447. default "12" if ARC_HUGEPAGE_16M
  448. default "11"
  449. menu "Bus Support"
  450. config PCI
  451. bool "PCI support" if MIGHT_HAVE_PCI
  452. help
  453. PCI is the name of a bus system, i.e., the way the CPU talks to
  454. the other stuff inside your box. Find out if your board/platform
  455. has PCI.
  456. Note: PCIe support for Synopsys Device will be available only
  457. when HAPS DX is configured with PCIe RC bitmap. If you have PCI,
  458. say Y, otherwise N.
  459. config PCI_SYSCALL
  460. def_bool PCI
  461. source "drivers/pci/Kconfig"
  462. endmenu
  463. source "kernel/power/Kconfig"