spinlock.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _ALPHA_SPINLOCK_H
  3. #define _ALPHA_SPINLOCK_H
  4. #include <linux/kernel.h>
  5. #include <asm/current.h>
  6. #include <asm/barrier.h>
  7. #include <asm/processor.h>
  8. /*
  9. * Simple spin lock operations. There are two variants, one clears IRQ's
  10. * on the local processor, one does not.
  11. *
  12. * We make no fairness assumptions. They have a cost.
  13. */
  14. #define arch_spin_is_locked(x) ((x)->lock != 0)
  15. static inline int arch_spin_value_unlocked(arch_spinlock_t lock)
  16. {
  17. return lock.lock == 0;
  18. }
  19. static inline void arch_spin_unlock(arch_spinlock_t * lock)
  20. {
  21. mb();
  22. lock->lock = 0;
  23. }
  24. static inline void arch_spin_lock(arch_spinlock_t * lock)
  25. {
  26. long tmp;
  27. __asm__ __volatile__(
  28. "1: ldl_l %0,%1\n"
  29. " bne %0,2f\n"
  30. " lda %0,1\n"
  31. " stl_c %0,%1\n"
  32. " beq %0,2f\n"
  33. " mb\n"
  34. ".subsection 2\n"
  35. "2: ldl %0,%1\n"
  36. " bne %0,2b\n"
  37. " br 1b\n"
  38. ".previous"
  39. : "=&r" (tmp), "=m" (lock->lock)
  40. : "m"(lock->lock) : "memory");
  41. }
  42. static inline int arch_spin_trylock(arch_spinlock_t *lock)
  43. {
  44. return !test_and_set_bit(0, &lock->lock);
  45. }
  46. /***********************************************************/
  47. static inline void arch_read_lock(arch_rwlock_t *lock)
  48. {
  49. long regx;
  50. __asm__ __volatile__(
  51. "1: ldl_l %1,%0\n"
  52. " blbs %1,6f\n"
  53. " subl %1,2,%1\n"
  54. " stl_c %1,%0\n"
  55. " beq %1,6f\n"
  56. " mb\n"
  57. ".subsection 2\n"
  58. "6: ldl %1,%0\n"
  59. " blbs %1,6b\n"
  60. " br 1b\n"
  61. ".previous"
  62. : "=m" (*lock), "=&r" (regx)
  63. : "m" (*lock) : "memory");
  64. }
  65. static inline void arch_write_lock(arch_rwlock_t *lock)
  66. {
  67. long regx;
  68. __asm__ __volatile__(
  69. "1: ldl_l %1,%0\n"
  70. " bne %1,6f\n"
  71. " lda %1,1\n"
  72. " stl_c %1,%0\n"
  73. " beq %1,6f\n"
  74. " mb\n"
  75. ".subsection 2\n"
  76. "6: ldl %1,%0\n"
  77. " bne %1,6b\n"
  78. " br 1b\n"
  79. ".previous"
  80. : "=m" (*lock), "=&r" (regx)
  81. : "m" (*lock) : "memory");
  82. }
  83. static inline int arch_read_trylock(arch_rwlock_t * lock)
  84. {
  85. long regx;
  86. int success;
  87. __asm__ __volatile__(
  88. "1: ldl_l %1,%0\n"
  89. " lda %2,0\n"
  90. " blbs %1,2f\n"
  91. " subl %1,2,%2\n"
  92. " stl_c %2,%0\n"
  93. " beq %2,6f\n"
  94. "2: mb\n"
  95. ".subsection 2\n"
  96. "6: br 1b\n"
  97. ".previous"
  98. : "=m" (*lock), "=&r" (regx), "=&r" (success)
  99. : "m" (*lock) : "memory");
  100. return success;
  101. }
  102. static inline int arch_write_trylock(arch_rwlock_t * lock)
  103. {
  104. long regx;
  105. int success;
  106. __asm__ __volatile__(
  107. "1: ldl_l %1,%0\n"
  108. " lda %2,0\n"
  109. " bne %1,2f\n"
  110. " lda %2,1\n"
  111. " stl_c %2,%0\n"
  112. " beq %2,6f\n"
  113. "2: mb\n"
  114. ".subsection 2\n"
  115. "6: br 1b\n"
  116. ".previous"
  117. : "=m" (*lock), "=&r" (regx), "=&r" (success)
  118. : "m" (*lock) : "memory");
  119. return success;
  120. }
  121. static inline void arch_read_unlock(arch_rwlock_t * lock)
  122. {
  123. long regx;
  124. __asm__ __volatile__(
  125. " mb\n"
  126. "1: ldl_l %1,%0\n"
  127. " addl %1,2,%1\n"
  128. " stl_c %1,%0\n"
  129. " beq %1,6f\n"
  130. ".subsection 2\n"
  131. "6: br 1b\n"
  132. ".previous"
  133. : "=m" (*lock), "=&r" (regx)
  134. : "m" (*lock) : "memory");
  135. }
  136. static inline void arch_write_unlock(arch_rwlock_t * lock)
  137. {
  138. mb();
  139. lock->lock = 0;
  140. }
  141. #endif /* _ALPHA_SPINLOCK_H */