core_t2.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __ALPHA_T2__H__
  3. #define __ALPHA_T2__H__
  4. /* Fit everything into one 128MB HAE window. */
  5. #define T2_ONE_HAE_WINDOW 1
  6. #include <linux/types.h>
  7. #include <linux/spinlock.h>
  8. #include <asm/compiler.h>
  9. /*
  10. * T2 is the internal name for the core logic chipset which provides
  11. * memory controller and PCI access for the SABLE-based systems.
  12. *
  13. * This file is based on:
  14. *
  15. * SABLE I/O Specification
  16. * Revision/Update Information: 1.3
  17. *
  18. * jestabro@amt.tay1.dec.com Initial Version.
  19. *
  20. */
  21. #define T2_MEM_R1_MASK 0x07ffffff /* Mem sparse region 1 mask is 27 bits */
  22. /* GAMMA-SABLE is a SABLE with EV5-based CPUs */
  23. /* All LYNX machines, EV4 or EV5, use the GAMMA bias also */
  24. #define _GAMMA_BIAS 0x8000000000UL
  25. #if defined(CONFIG_ALPHA_GENERIC)
  26. #define GAMMA_BIAS alpha_mv.sys.t2.gamma_bias
  27. #elif defined(CONFIG_ALPHA_GAMMA)
  28. #define GAMMA_BIAS _GAMMA_BIAS
  29. #else
  30. #define GAMMA_BIAS 0
  31. #endif
  32. /*
  33. * Memory spaces:
  34. */
  35. #define T2_CONF (IDENT_ADDR + GAMMA_BIAS + 0x390000000UL)
  36. #define T2_IO (IDENT_ADDR + GAMMA_BIAS + 0x3a0000000UL)
  37. #define T2_SPARSE_MEM (IDENT_ADDR + GAMMA_BIAS + 0x200000000UL)
  38. #define T2_DENSE_MEM (IDENT_ADDR + GAMMA_BIAS + 0x3c0000000UL)
  39. #define T2_IOCSR (IDENT_ADDR + GAMMA_BIAS + 0x38e000000UL)
  40. #define T2_CERR1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000020UL)
  41. #define T2_CERR2 (IDENT_ADDR + GAMMA_BIAS + 0x38e000040UL)
  42. #define T2_CERR3 (IDENT_ADDR + GAMMA_BIAS + 0x38e000060UL)
  43. #define T2_PERR1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000080UL)
  44. #define T2_PERR2 (IDENT_ADDR + GAMMA_BIAS + 0x38e0000a0UL)
  45. #define T2_PSCR (IDENT_ADDR + GAMMA_BIAS + 0x38e0000c0UL)
  46. #define T2_HAE_1 (IDENT_ADDR + GAMMA_BIAS + 0x38e0000e0UL)
  47. #define T2_HAE_2 (IDENT_ADDR + GAMMA_BIAS + 0x38e000100UL)
  48. #define T2_HBASE (IDENT_ADDR + GAMMA_BIAS + 0x38e000120UL)
  49. #define T2_WBASE1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000140UL)
  50. #define T2_WMASK1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000160UL)
  51. #define T2_TBASE1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000180UL)
  52. #define T2_WBASE2 (IDENT_ADDR + GAMMA_BIAS + 0x38e0001a0UL)
  53. #define T2_WMASK2 (IDENT_ADDR + GAMMA_BIAS + 0x38e0001c0UL)
  54. #define T2_TBASE2 (IDENT_ADDR + GAMMA_BIAS + 0x38e0001e0UL)
  55. #define T2_TLBBR (IDENT_ADDR + GAMMA_BIAS + 0x38e000200UL)
  56. #define T2_IVR (IDENT_ADDR + GAMMA_BIAS + 0x38e000220UL)
  57. #define T2_HAE_3 (IDENT_ADDR + GAMMA_BIAS + 0x38e000240UL)
  58. #define T2_HAE_4 (IDENT_ADDR + GAMMA_BIAS + 0x38e000260UL)
  59. /* The CSRs below are T3/T4 only */
  60. #define T2_WBASE3 (IDENT_ADDR + GAMMA_BIAS + 0x38e000280UL)
  61. #define T2_WMASK3 (IDENT_ADDR + GAMMA_BIAS + 0x38e0002a0UL)
  62. #define T2_TBASE3 (IDENT_ADDR + GAMMA_BIAS + 0x38e0002c0UL)
  63. #define T2_TDR0 (IDENT_ADDR + GAMMA_BIAS + 0x38e000300UL)
  64. #define T2_TDR1 (IDENT_ADDR + GAMMA_BIAS + 0x38e000320UL)
  65. #define T2_TDR2 (IDENT_ADDR + GAMMA_BIAS + 0x38e000340UL)
  66. #define T2_TDR3 (IDENT_ADDR + GAMMA_BIAS + 0x38e000360UL)
  67. #define T2_TDR4 (IDENT_ADDR + GAMMA_BIAS + 0x38e000380UL)
  68. #define T2_TDR5 (IDENT_ADDR + GAMMA_BIAS + 0x38e0003a0UL)
  69. #define T2_TDR6 (IDENT_ADDR + GAMMA_BIAS + 0x38e0003c0UL)
  70. #define T2_TDR7 (IDENT_ADDR + GAMMA_BIAS + 0x38e0003e0UL)
  71. #define T2_WBASE4 (IDENT_ADDR + GAMMA_BIAS + 0x38e000400UL)
  72. #define T2_WMASK4 (IDENT_ADDR + GAMMA_BIAS + 0x38e000420UL)
  73. #define T2_TBASE4 (IDENT_ADDR + GAMMA_BIAS + 0x38e000440UL)
  74. #define T2_AIR (IDENT_ADDR + GAMMA_BIAS + 0x38e000460UL)
  75. #define T2_VAR (IDENT_ADDR + GAMMA_BIAS + 0x38e000480UL)
  76. #define T2_DIR (IDENT_ADDR + GAMMA_BIAS + 0x38e0004a0UL)
  77. #define T2_ICE (IDENT_ADDR + GAMMA_BIAS + 0x38e0004c0UL)
  78. #ifndef T2_ONE_HAE_WINDOW
  79. #define T2_HAE_ADDRESS T2_HAE_1
  80. #endif
  81. /* T2 CSRs are in the non-cachable primary IO space from 3.8000.0000 to
  82. 3.8fff.ffff
  83. *
  84. * +--------------+ 3 8000 0000
  85. * | CPU 0 CSRs |
  86. * +--------------+ 3 8100 0000
  87. * | CPU 1 CSRs |
  88. * +--------------+ 3 8200 0000
  89. * | CPU 2 CSRs |
  90. * +--------------+ 3 8300 0000
  91. * | CPU 3 CSRs |
  92. * +--------------+ 3 8400 0000
  93. * | CPU Reserved |
  94. * +--------------+ 3 8700 0000
  95. * | Mem Reserved |
  96. * +--------------+ 3 8800 0000
  97. * | Mem 0 CSRs |
  98. * +--------------+ 3 8900 0000
  99. * | Mem 1 CSRs |
  100. * +--------------+ 3 8a00 0000
  101. * | Mem 2 CSRs |
  102. * +--------------+ 3 8b00 0000
  103. * | Mem 3 CSRs |
  104. * +--------------+ 3 8c00 0000
  105. * | Mem Reserved |
  106. * +--------------+ 3 8e00 0000
  107. * | PCI Bridge |
  108. * +--------------+ 3 8f00 0000
  109. * | Expansion IO |
  110. * +--------------+ 3 9000 0000
  111. *
  112. *
  113. */
  114. #define T2_CPU0_BASE (IDENT_ADDR + GAMMA_BIAS + 0x380000000L)
  115. #define T2_CPU1_BASE (IDENT_ADDR + GAMMA_BIAS + 0x381000000L)
  116. #define T2_CPU2_BASE (IDENT_ADDR + GAMMA_BIAS + 0x382000000L)
  117. #define T2_CPU3_BASE (IDENT_ADDR + GAMMA_BIAS + 0x383000000L)
  118. #define T2_CPUn_BASE(n) (T2_CPU0_BASE + (((n)&3) * 0x001000000L))
  119. #define T2_MEM0_BASE (IDENT_ADDR + GAMMA_BIAS + 0x388000000L)
  120. #define T2_MEM1_BASE (IDENT_ADDR + GAMMA_BIAS + 0x389000000L)
  121. #define T2_MEM2_BASE (IDENT_ADDR + GAMMA_BIAS + 0x38a000000L)
  122. #define T2_MEM3_BASE (IDENT_ADDR + GAMMA_BIAS + 0x38b000000L)
  123. /*
  124. * Sable CPU Module CSRS
  125. *
  126. * These are CSRs for hardware other than the CPU chip on the CPU module.
  127. * The CPU module has Backup Cache control logic, Cbus control logic, and
  128. * interrupt control logic on it. There is a duplicate tag store to speed
  129. * up maintaining cache coherency.
  130. */
  131. struct sable_cpu_csr {
  132. unsigned long bcc; long fill_00[3]; /* Backup Cache Control */
  133. unsigned long bcce; long fill_01[3]; /* Backup Cache Correctable Error */
  134. unsigned long bccea; long fill_02[3]; /* B-Cache Corr Err Address Latch */
  135. unsigned long bcue; long fill_03[3]; /* B-Cache Uncorrectable Error */
  136. unsigned long bcuea; long fill_04[3]; /* B-Cache Uncorr Err Addr Latch */
  137. unsigned long dter; long fill_05[3]; /* Duplicate Tag Error */
  138. unsigned long cbctl; long fill_06[3]; /* CBus Control */
  139. unsigned long cbe; long fill_07[3]; /* CBus Error */
  140. unsigned long cbeal; long fill_08[3]; /* CBus Error Addr Latch low */
  141. unsigned long cbeah; long fill_09[3]; /* CBus Error Addr Latch high */
  142. unsigned long pmbx; long fill_10[3]; /* Processor Mailbox */
  143. unsigned long ipir; long fill_11[3]; /* Inter-Processor Int Request */
  144. unsigned long sic; long fill_12[3]; /* System Interrupt Clear */
  145. unsigned long adlk; long fill_13[3]; /* Address Lock (LDxL/STxC) */
  146. unsigned long madrl; long fill_14[3]; /* CBus Miss Address */
  147. unsigned long rev; long fill_15[3]; /* CMIC Revision */
  148. };
  149. /*
  150. * Data structure for handling T2 machine checks:
  151. */
  152. struct el_t2_frame_header {
  153. unsigned int elcf_fid; /* Frame ID (from above) */
  154. unsigned int elcf_size; /* Size of frame in bytes */
  155. };
  156. struct el_t2_procdata_mcheck {
  157. unsigned long elfmc_paltemp[32]; /* PAL TEMP REGS. */
  158. /* EV4-specific fields */
  159. unsigned long elfmc_exc_addr; /* Addr of excepting insn. */
  160. unsigned long elfmc_exc_sum; /* Summary of arith traps. */
  161. unsigned long elfmc_exc_mask; /* Exception mask (from exc_sum). */
  162. unsigned long elfmc_iccsr; /* IBox hardware enables. */
  163. unsigned long elfmc_pal_base; /* Base address for PALcode. */
  164. unsigned long elfmc_hier; /* Hardware Interrupt Enable. */
  165. unsigned long elfmc_hirr; /* Hardware Interrupt Request. */
  166. unsigned long elfmc_mm_csr; /* D-stream fault info. */
  167. unsigned long elfmc_dc_stat; /* D-cache status (ECC/Parity Err). */
  168. unsigned long elfmc_dc_addr; /* EV3 Phys Addr for ECC/DPERR. */
  169. unsigned long elfmc_abox_ctl; /* ABox Control Register. */
  170. unsigned long elfmc_biu_stat; /* BIU Status. */
  171. unsigned long elfmc_biu_addr; /* BUI Address. */
  172. unsigned long elfmc_biu_ctl; /* BIU Control. */
  173. unsigned long elfmc_fill_syndrome; /* For correcting ECC errors. */
  174. unsigned long elfmc_fill_addr;/* Cache block which was being read. */
  175. unsigned long elfmc_va; /* Effective VA of fault or miss. */
  176. unsigned long elfmc_bc_tag; /* Backup Cache Tag Probe Results. */
  177. };
  178. /*
  179. * Sable processor specific Machine Check Data segment.
  180. */
  181. struct el_t2_logout_header {
  182. unsigned int elfl_size; /* size in bytes of logout area. */
  183. unsigned int elfl_sbz1:31; /* Should be zero. */
  184. unsigned int elfl_retry:1; /* Retry flag. */
  185. unsigned int elfl_procoffset; /* Processor-specific offset. */
  186. unsigned int elfl_sysoffset; /* Offset of system-specific. */
  187. unsigned int elfl_error_type; /* PAL error type code. */
  188. unsigned int elfl_frame_rev; /* PAL Frame revision. */
  189. };
  190. struct el_t2_sysdata_mcheck {
  191. unsigned long elcmc_bcc; /* CSR 0 */
  192. unsigned long elcmc_bcce; /* CSR 1 */
  193. unsigned long elcmc_bccea; /* CSR 2 */
  194. unsigned long elcmc_bcue; /* CSR 3 */
  195. unsigned long elcmc_bcuea; /* CSR 4 */
  196. unsigned long elcmc_dter; /* CSR 5 */
  197. unsigned long elcmc_cbctl; /* CSR 6 */
  198. unsigned long elcmc_cbe; /* CSR 7 */
  199. unsigned long elcmc_cbeal; /* CSR 8 */
  200. unsigned long elcmc_cbeah; /* CSR 9 */
  201. unsigned long elcmc_pmbx; /* CSR 10 */
  202. unsigned long elcmc_ipir; /* CSR 11 */
  203. unsigned long elcmc_sic; /* CSR 12 */
  204. unsigned long elcmc_adlk; /* CSR 13 */
  205. unsigned long elcmc_madrl; /* CSR 14 */
  206. unsigned long elcmc_crrev4; /* CSR 15 */
  207. };
  208. /*
  209. * Sable memory error frame - sable pfms section 3.42
  210. */
  211. struct el_t2_data_memory {
  212. struct el_t2_frame_header elcm_hdr; /* ID$MEM-FERR = 0x08 */
  213. unsigned int elcm_module; /* Module id. */
  214. unsigned int elcm_res04; /* Reserved. */
  215. unsigned long elcm_merr; /* CSR0: Error Reg 1. */
  216. unsigned long elcm_mcmd1; /* CSR1: Command Trap 1. */
  217. unsigned long elcm_mcmd2; /* CSR2: Command Trap 2. */
  218. unsigned long elcm_mconf; /* CSR3: Configuration. */
  219. unsigned long elcm_medc1; /* CSR4: EDC Status 1. */
  220. unsigned long elcm_medc2; /* CSR5: EDC Status 2. */
  221. unsigned long elcm_medcc; /* CSR6: EDC Control. */
  222. unsigned long elcm_msctl; /* CSR7: Stream Buffer Control. */
  223. unsigned long elcm_mref; /* CSR8: Refresh Control. */
  224. unsigned long elcm_filter; /* CSR9: CRD Filter Control. */
  225. };
  226. /*
  227. * Sable other CPU error frame - sable pfms section 3.43
  228. */
  229. struct el_t2_data_other_cpu {
  230. short elco_cpuid; /* CPU ID */
  231. short elco_res02[3];
  232. unsigned long elco_bcc; /* CSR 0 */
  233. unsigned long elco_bcce; /* CSR 1 */
  234. unsigned long elco_bccea; /* CSR 2 */
  235. unsigned long elco_bcue; /* CSR 3 */
  236. unsigned long elco_bcuea; /* CSR 4 */
  237. unsigned long elco_dter; /* CSR 5 */
  238. unsigned long elco_cbctl; /* CSR 6 */
  239. unsigned long elco_cbe; /* CSR 7 */
  240. unsigned long elco_cbeal; /* CSR 8 */
  241. unsigned long elco_cbeah; /* CSR 9 */
  242. unsigned long elco_pmbx; /* CSR 10 */
  243. unsigned long elco_ipir; /* CSR 11 */
  244. unsigned long elco_sic; /* CSR 12 */
  245. unsigned long elco_adlk; /* CSR 13 */
  246. unsigned long elco_madrl; /* CSR 14 */
  247. unsigned long elco_crrev4; /* CSR 15 */
  248. };
  249. /*
  250. * Sable other CPU error frame - sable pfms section 3.44
  251. */
  252. struct el_t2_data_t2{
  253. struct el_t2_frame_header elct_hdr; /* ID$T2-FRAME */
  254. unsigned long elct_iocsr; /* IO Control and Status Register */
  255. unsigned long elct_cerr1; /* Cbus Error Register 1 */
  256. unsigned long elct_cerr2; /* Cbus Error Register 2 */
  257. unsigned long elct_cerr3; /* Cbus Error Register 3 */
  258. unsigned long elct_perr1; /* PCI Error Register 1 */
  259. unsigned long elct_perr2; /* PCI Error Register 2 */
  260. unsigned long elct_hae0_1; /* High Address Extension Register 1 */
  261. unsigned long elct_hae0_2; /* High Address Extension Register 2 */
  262. unsigned long elct_hbase; /* High Base Register */
  263. unsigned long elct_wbase1; /* Window Base Register 1 */
  264. unsigned long elct_wmask1; /* Window Mask Register 1 */
  265. unsigned long elct_tbase1; /* Translated Base Register 1 */
  266. unsigned long elct_wbase2; /* Window Base Register 2 */
  267. unsigned long elct_wmask2; /* Window Mask Register 2 */
  268. unsigned long elct_tbase2; /* Translated Base Register 2 */
  269. unsigned long elct_tdr0; /* TLB Data Register 0 */
  270. unsigned long elct_tdr1; /* TLB Data Register 1 */
  271. unsigned long elct_tdr2; /* TLB Data Register 2 */
  272. unsigned long elct_tdr3; /* TLB Data Register 3 */
  273. unsigned long elct_tdr4; /* TLB Data Register 4 */
  274. unsigned long elct_tdr5; /* TLB Data Register 5 */
  275. unsigned long elct_tdr6; /* TLB Data Register 6 */
  276. unsigned long elct_tdr7; /* TLB Data Register 7 */
  277. };
  278. /*
  279. * Sable error log data structure - sable pfms section 3.40
  280. */
  281. struct el_t2_data_corrected {
  282. unsigned long elcpb_biu_stat;
  283. unsigned long elcpb_biu_addr;
  284. unsigned long elcpb_biu_ctl;
  285. unsigned long elcpb_fill_syndrome;
  286. unsigned long elcpb_fill_addr;
  287. unsigned long elcpb_bc_tag;
  288. };
  289. /*
  290. * Sable error log data structure
  291. * Note there are 4 memory slots on sable (see t2.h)
  292. */
  293. struct el_t2_frame_mcheck {
  294. struct el_t2_frame_header elfmc_header; /* ID$P-FRAME_MCHECK */
  295. struct el_t2_logout_header elfmc_hdr;
  296. struct el_t2_procdata_mcheck elfmc_procdata;
  297. struct el_t2_sysdata_mcheck elfmc_sysdata;
  298. struct el_t2_data_t2 elfmc_t2data;
  299. struct el_t2_data_memory elfmc_memdata[4];
  300. struct el_t2_frame_header elfmc_footer; /* empty */
  301. };
  302. /*
  303. * Sable error log data structures on memory errors
  304. */
  305. struct el_t2_frame_corrected {
  306. struct el_t2_frame_header elfcc_header; /* ID$P-BC-COR */
  307. struct el_t2_logout_header elfcc_hdr;
  308. struct el_t2_data_corrected elfcc_procdata;
  309. /* struct el_t2_data_t2 elfcc_t2data; */
  310. /* struct el_t2_data_memory elfcc_memdata[4]; */
  311. struct el_t2_frame_header elfcc_footer; /* empty */
  312. };
  313. #ifdef __KERNEL__
  314. #ifndef __EXTERN_INLINE
  315. #define __EXTERN_INLINE extern inline
  316. #define __IO_EXTERN_INLINE
  317. #endif
  318. /*
  319. * I/O functions:
  320. *
  321. * T2 (the core logic PCI/memory support chipset for the SABLE
  322. * series of processors uses a sparse address mapping scheme to
  323. * get at PCI memory and I/O.
  324. */
  325. #define vip volatile int *
  326. #define vuip volatile unsigned int *
  327. extern inline u8 t2_inb(unsigned long addr)
  328. {
  329. long result = *(vip) ((addr << 5) + T2_IO + 0x00);
  330. return __kernel_extbl(result, addr & 3);
  331. }
  332. extern inline void t2_outb(u8 b, unsigned long addr)
  333. {
  334. unsigned long w;
  335. w = __kernel_insbl(b, addr & 3);
  336. *(vuip) ((addr << 5) + T2_IO + 0x00) = w;
  337. mb();
  338. }
  339. extern inline u16 t2_inw(unsigned long addr)
  340. {
  341. long result = *(vip) ((addr << 5) + T2_IO + 0x08);
  342. return __kernel_extwl(result, addr & 3);
  343. }
  344. extern inline void t2_outw(u16 b, unsigned long addr)
  345. {
  346. unsigned long w;
  347. w = __kernel_inswl(b, addr & 3);
  348. *(vuip) ((addr << 5) + T2_IO + 0x08) = w;
  349. mb();
  350. }
  351. extern inline u32 t2_inl(unsigned long addr)
  352. {
  353. return *(vuip) ((addr << 5) + T2_IO + 0x18);
  354. }
  355. extern inline void t2_outl(u32 b, unsigned long addr)
  356. {
  357. *(vuip) ((addr << 5) + T2_IO + 0x18) = b;
  358. mb();
  359. }
  360. /*
  361. * Memory functions.
  362. *
  363. * For reading and writing 8 and 16 bit quantities we need to
  364. * go through one of the three sparse address mapping regions
  365. * and use the HAE_MEM CSR to provide some bits of the address.
  366. * The following few routines use only sparse address region 1
  367. * which gives 1Gbyte of accessible space which relates exactly
  368. * to the amount of PCI memory mapping *into* system address space.
  369. * See p 6-17 of the specification but it looks something like this:
  370. *
  371. * 21164 Address:
  372. *
  373. * 3 2 1
  374. * 9876543210987654321098765432109876543210
  375. * 1ZZZZ0.PCI.QW.Address............BBLL
  376. *
  377. * ZZ = SBZ
  378. * BB = Byte offset
  379. * LL = Transfer length
  380. *
  381. * PCI Address:
  382. *
  383. * 3 2 1
  384. * 10987654321098765432109876543210
  385. * HHH....PCI.QW.Address........ 00
  386. *
  387. * HHH = 31:29 HAE_MEM CSR
  388. *
  389. */
  390. #ifdef T2_ONE_HAE_WINDOW
  391. #define t2_set_hae
  392. #else
  393. #define t2_set_hae { \
  394. unsigned long msb = addr >> 27; \
  395. addr &= T2_MEM_R1_MASK; \
  396. set_hae(msb); \
  397. }
  398. #endif
  399. /*
  400. * NOTE: take T2_DENSE_MEM off in each readX/writeX routine, since
  401. * they may be called directly, rather than through the
  402. * ioreadNN/iowriteNN routines.
  403. */
  404. __EXTERN_INLINE u8 t2_readb(const volatile void __iomem *xaddr)
  405. {
  406. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  407. unsigned long result;
  408. t2_set_hae;
  409. result = *(vip) ((addr << 5) + T2_SPARSE_MEM + 0x00);
  410. return __kernel_extbl(result, addr & 3);
  411. }
  412. __EXTERN_INLINE u16 t2_readw(const volatile void __iomem *xaddr)
  413. {
  414. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  415. unsigned long result;
  416. t2_set_hae;
  417. result = *(vuip) ((addr << 5) + T2_SPARSE_MEM + 0x08);
  418. return __kernel_extwl(result, addr & 3);
  419. }
  420. /*
  421. * On SABLE with T2, we must use SPARSE memory even for 32-bit access,
  422. * because we cannot access all of DENSE without changing its HAE.
  423. */
  424. __EXTERN_INLINE u32 t2_readl(const volatile void __iomem *xaddr)
  425. {
  426. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  427. unsigned long result;
  428. t2_set_hae;
  429. result = *(vuip) ((addr << 5) + T2_SPARSE_MEM + 0x18);
  430. return result & 0xffffffffUL;
  431. }
  432. __EXTERN_INLINE u64 t2_readq(const volatile void __iomem *xaddr)
  433. {
  434. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  435. unsigned long r0, r1, work;
  436. t2_set_hae;
  437. work = (addr << 5) + T2_SPARSE_MEM + 0x18;
  438. r0 = *(vuip)(work);
  439. r1 = *(vuip)(work + (4 << 5));
  440. return r1 << 32 | r0;
  441. }
  442. __EXTERN_INLINE void t2_writeb(u8 b, volatile void __iomem *xaddr)
  443. {
  444. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  445. unsigned long w;
  446. t2_set_hae;
  447. w = __kernel_insbl(b, addr & 3);
  448. *(vuip) ((addr << 5) + T2_SPARSE_MEM + 0x00) = w;
  449. }
  450. __EXTERN_INLINE void t2_writew(u16 b, volatile void __iomem *xaddr)
  451. {
  452. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  453. unsigned long w;
  454. t2_set_hae;
  455. w = __kernel_inswl(b, addr & 3);
  456. *(vuip) ((addr << 5) + T2_SPARSE_MEM + 0x08) = w;
  457. }
  458. /*
  459. * On SABLE with T2, we must use SPARSE memory even for 32-bit access,
  460. * because we cannot access all of DENSE without changing its HAE.
  461. */
  462. __EXTERN_INLINE void t2_writel(u32 b, volatile void __iomem *xaddr)
  463. {
  464. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  465. t2_set_hae;
  466. *(vuip) ((addr << 5) + T2_SPARSE_MEM + 0x18) = b;
  467. }
  468. __EXTERN_INLINE void t2_writeq(u64 b, volatile void __iomem *xaddr)
  469. {
  470. unsigned long addr = (unsigned long) xaddr - T2_DENSE_MEM;
  471. unsigned long work;
  472. t2_set_hae;
  473. work = (addr << 5) + T2_SPARSE_MEM + 0x18;
  474. *(vuip)work = b;
  475. *(vuip)(work + (4 << 5)) = b >> 32;
  476. }
  477. __EXTERN_INLINE void __iomem *t2_ioportmap(unsigned long addr)
  478. {
  479. return (void __iomem *)(addr + T2_IO);
  480. }
  481. __EXTERN_INLINE void __iomem *t2_ioremap(unsigned long addr,
  482. unsigned long size)
  483. {
  484. return (void __iomem *)(addr + T2_DENSE_MEM);
  485. }
  486. __EXTERN_INLINE int t2_is_ioaddr(unsigned long addr)
  487. {
  488. return (long)addr >= 0;
  489. }
  490. __EXTERN_INLINE int t2_is_mmio(const volatile void __iomem *addr)
  491. {
  492. return (unsigned long)addr >= T2_DENSE_MEM;
  493. }
  494. /* New-style ioread interface. The mmio routines are so ugly for T2 that
  495. it doesn't make sense to merge the pio and mmio routines. */
  496. #define IOPORT(OS, NS) \
  497. __EXTERN_INLINE unsigned int t2_ioread##NS(void __iomem *xaddr) \
  498. { \
  499. if (t2_is_mmio(xaddr)) \
  500. return t2_read##OS(xaddr); \
  501. else \
  502. return t2_in##OS((unsigned long)xaddr - T2_IO); \
  503. } \
  504. __EXTERN_INLINE void t2_iowrite##NS(u##NS b, void __iomem *xaddr) \
  505. { \
  506. if (t2_is_mmio(xaddr)) \
  507. t2_write##OS(b, xaddr); \
  508. else \
  509. t2_out##OS(b, (unsigned long)xaddr - T2_IO); \
  510. }
  511. IOPORT(b, 8)
  512. IOPORT(w, 16)
  513. IOPORT(l, 32)
  514. #undef IOPORT
  515. #undef vip
  516. #undef vuip
  517. #undef __IO_PREFIX
  518. #define __IO_PREFIX t2
  519. #define t2_trivial_rw_bw 0
  520. #define t2_trivial_rw_lq 0
  521. #define t2_trivial_io_bw 0
  522. #define t2_trivial_io_lq 0
  523. #define t2_trivial_iounmap 1
  524. #include <asm/io_trivial.h>
  525. #ifdef __IO_EXTERN_INLINE
  526. #undef __EXTERN_INLINE
  527. #undef __IO_EXTERN_INLINE
  528. #endif
  529. #endif /* __KERNEL__ */
  530. #endif /* __ALPHA_T2__H__ */