regs.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /* SPDX-License-Identifier: GPL-2.0+
  2. *
  3. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
  4. * Universal interface for Audio Codec '97
  5. *
  6. * For more details look to AC '97 component specification revision 2.1
  7. * by Intel Corporation (http://developer.intel.com).
  8. */
  9. /*
  10. * AC'97 codec registers
  11. */
  12. #define AC97_RESET 0x00 /* Reset */
  13. #define AC97_MASTER 0x02 /* Master Volume */
  14. #define AC97_HEADPHONE 0x04 /* Headphone Volume (optional) */
  15. #define AC97_MASTER_MONO 0x06 /* Master Volume Mono (optional) */
  16. #define AC97_MASTER_TONE 0x08 /* Master Tone (Bass & Treble) (optional) */
  17. #define AC97_PC_BEEP 0x0a /* PC Beep Volume (optional) */
  18. #define AC97_PHONE 0x0c /* Phone Volume (optional) */
  19. #define AC97_MIC 0x0e /* MIC Volume */
  20. #define AC97_LINE 0x10 /* Line In Volume */
  21. #define AC97_CD 0x12 /* CD Volume */
  22. #define AC97_VIDEO 0x14 /* Video Volume (optional) */
  23. #define AC97_AUX 0x16 /* AUX Volume (optional) */
  24. #define AC97_PCM 0x18 /* PCM Volume */
  25. #define AC97_REC_SEL 0x1a /* Record Select */
  26. #define AC97_REC_GAIN 0x1c /* Record Gain */
  27. #define AC97_REC_GAIN_MIC 0x1e /* Record Gain MIC (optional) */
  28. #define AC97_GENERAL_PURPOSE 0x20 /* General Purpose (optional) */
  29. #define AC97_3D_CONTROL 0x22 /* 3D Control (optional) */
  30. #define AC97_INT_PAGING 0x24 /* Audio Interrupt & Paging (AC'97 2.3) */
  31. #define AC97_POWERDOWN 0x26 /* Powerdown control / status */
  32. /* range 0x28-0x3a - AUDIO AC'97 2.0 extensions */
  33. #define AC97_EXTENDED_ID 0x28 /* Extended Audio ID */
  34. #define AC97_EXTENDED_STATUS 0x2a /* Extended Audio Status and Control */
  35. #define AC97_PCM_FRONT_DAC_RATE 0x2c /* PCM Front DAC Rate */
  36. #define AC97_PCM_SURR_DAC_RATE 0x2e /* PCM Surround DAC Rate */
  37. #define AC97_PCM_LFE_DAC_RATE 0x30 /* PCM LFE DAC Rate */
  38. #define AC97_PCM_LR_ADC_RATE 0x32 /* PCM LR ADC Rate */
  39. #define AC97_PCM_MIC_ADC_RATE 0x34 /* PCM MIC ADC Rate */
  40. #define AC97_CENTER_LFE_MASTER 0x36 /* Center + LFE Master Volume */
  41. #define AC97_SURROUND_MASTER 0x38 /* Surround (Rear) Master Volume */
  42. #define AC97_SPDIF 0x3a /* S/PDIF control */
  43. /* range 0x3c-0x58 - MODEM */
  44. #define AC97_EXTENDED_MID 0x3c /* Extended Modem ID */
  45. #define AC97_EXTENDED_MSTATUS 0x3e /* Extended Modem Status and Control */
  46. #define AC97_LINE1_RATE 0x40 /* Line1 DAC/ADC Rate */
  47. #define AC97_LINE2_RATE 0x42 /* Line2 DAC/ADC Rate */
  48. #define AC97_HANDSET_RATE 0x44 /* Handset DAC/ADC Rate */
  49. #define AC97_LINE1_LEVEL 0x46 /* Line1 DAC/ADC Level */
  50. #define AC97_LINE2_LEVEL 0x48 /* Line2 DAC/ADC Level */
  51. #define AC97_HANDSET_LEVEL 0x4a /* Handset DAC/ADC Level */
  52. #define AC97_GPIO_CFG 0x4c /* GPIO Configuration */
  53. #define AC97_GPIO_POLARITY 0x4e /* GPIO Pin Polarity/Type, 0=low, 1=high active */
  54. #define AC97_GPIO_STICKY 0x50 /* GPIO Pin Sticky, 0=not, 1=sticky */
  55. #define AC97_GPIO_WAKEUP 0x52 /* GPIO Pin Wakeup, 0=no int, 1=yes int */
  56. #define AC97_GPIO_STATUS 0x54 /* GPIO Pin Status, slot 12 */
  57. #define AC97_MISC_AFE 0x56 /* Miscellaneous Modem AFE Status and Control */
  58. /* range 0x5a-0x7b - Vendor Specific */
  59. #define AC97_VENDOR_ID1 0x7c /* Vendor ID1 */
  60. #define AC97_VENDOR_ID2 0x7e /* Vendor ID2 / revision */
  61. /* range 0x60-0x6f (page 1) - extended codec registers */
  62. #define AC97_CODEC_CLASS_REV 0x60 /* Codec Class/Revision */
  63. #define AC97_PCI_SVID 0x62 /* PCI Subsystem Vendor ID */
  64. #define AC97_PCI_SID 0x64 /* PCI Subsystem ID */
  65. #define AC97_FUNC_SELECT 0x66 /* Function Select */
  66. #define AC97_FUNC_INFO 0x68 /* Function Information */
  67. #define AC97_SENSE_INFO 0x6a /* Sense Details */
  68. /* volume controls */
  69. #define AC97_MUTE_MASK_MONO 0x8000
  70. #define AC97_MUTE_MASK_STEREO 0x8080
  71. /* slot allocation */
  72. #define AC97_SLOT_TAG 0
  73. #define AC97_SLOT_CMD_ADDR 1
  74. #define AC97_SLOT_CMD_DATA 2
  75. #define AC97_SLOT_PCM_LEFT 3
  76. #define AC97_SLOT_PCM_RIGHT 4
  77. #define AC97_SLOT_MODEM_LINE1 5
  78. #define AC97_SLOT_PCM_CENTER 6
  79. #define AC97_SLOT_MIC 6 /* input */
  80. #define AC97_SLOT_SPDIF_LEFT1 6
  81. #define AC97_SLOT_PCM_SLEFT 7 /* surround left */
  82. #define AC97_SLOT_PCM_LEFT_0 7 /* double rate operation */
  83. #define AC97_SLOT_SPDIF_LEFT 7
  84. #define AC97_SLOT_PCM_SRIGHT 8 /* surround right */
  85. #define AC97_SLOT_PCM_RIGHT_0 8 /* double rate operation */
  86. #define AC97_SLOT_SPDIF_RIGHT 8
  87. #define AC97_SLOT_LFE 9
  88. #define AC97_SLOT_SPDIF_RIGHT1 9
  89. #define AC97_SLOT_MODEM_LINE2 10
  90. #define AC97_SLOT_PCM_LEFT_1 10 /* double rate operation */
  91. #define AC97_SLOT_SPDIF_LEFT2 10
  92. #define AC97_SLOT_HANDSET 11 /* output */
  93. #define AC97_SLOT_PCM_RIGHT_1 11 /* double rate operation */
  94. #define AC97_SLOT_SPDIF_RIGHT2 11
  95. #define AC97_SLOT_MODEM_GPIO 12 /* modem GPIO */
  96. #define AC97_SLOT_PCM_CENTER_1 12 /* double rate operation */
  97. /* basic capabilities (reset register) */
  98. #define AC97_BC_DEDICATED_MIC 0x0001 /* Dedicated Mic PCM In Channel */
  99. #define AC97_BC_RESERVED1 0x0002 /* Reserved (was Modem Line Codec support) */
  100. #define AC97_BC_BASS_TREBLE 0x0004 /* Bass & Treble Control */
  101. #define AC97_BC_SIM_STEREO 0x0008 /* Simulated stereo */
  102. #define AC97_BC_HEADPHONE 0x0010 /* Headphone Out Support */
  103. #define AC97_BC_LOUDNESS 0x0020 /* Loudness (bass boost) Support */
  104. #define AC97_BC_16BIT_DAC 0x0000 /* 16-bit DAC resolution */
  105. #define AC97_BC_18BIT_DAC 0x0040 /* 18-bit DAC resolution */
  106. #define AC97_BC_20BIT_DAC 0x0080 /* 20-bit DAC resolution */
  107. #define AC97_BC_DAC_MASK 0x00c0
  108. #define AC97_BC_16BIT_ADC 0x0000 /* 16-bit ADC resolution */
  109. #define AC97_BC_18BIT_ADC 0x0100 /* 18-bit ADC resolution */
  110. #define AC97_BC_20BIT_ADC 0x0200 /* 20-bit ADC resolution */
  111. #define AC97_BC_ADC_MASK 0x0300
  112. #define AC97_BC_3D_TECH_ID_MASK 0x7c00 /* Per-vendor ID of 3D enhancement */
  113. /* general purpose */
  114. #define AC97_GP_DRSS_MASK 0x0c00 /* double rate slot select */
  115. #define AC97_GP_DRSS_1011 0x0000 /* LR(C) 10+11(+12) */
  116. #define AC97_GP_DRSS_78 0x0400 /* LR 7+8 */
  117. /* powerdown bits */
  118. #define AC97_PD_ADC_STATUS 0x0001 /* ADC status (RO) */
  119. #define AC97_PD_DAC_STATUS 0x0002 /* DAC status (RO) */
  120. #define AC97_PD_MIXER_STATUS 0x0004 /* Analog mixer status (RO) */
  121. #define AC97_PD_VREF_STATUS 0x0008 /* Vref status (RO) */
  122. #define AC97_PD_PR0 0x0100 /* Power down PCM ADCs and input MUX */
  123. #define AC97_PD_PR1 0x0200 /* Power down PCM front DAC */
  124. #define AC97_PD_PR2 0x0400 /* Power down Mixer (Vref still on) */
  125. #define AC97_PD_PR3 0x0800 /* Power down Mixer (Vref off) */
  126. #define AC97_PD_PR4 0x1000 /* Power down AC-Link */
  127. #define AC97_PD_PR5 0x2000 /* Disable internal clock usage */
  128. #define AC97_PD_PR6 0x4000 /* Headphone amplifier */
  129. #define AC97_PD_EAPD 0x8000 /* External Amplifer Power Down (EAPD) */
  130. /* extended audio ID bit defines */
  131. #define AC97_EI_VRA 0x0001 /* Variable bit rate supported */
  132. #define AC97_EI_DRA 0x0002 /* Double rate supported */
  133. #define AC97_EI_SPDIF 0x0004 /* S/PDIF out supported */
  134. #define AC97_EI_VRM 0x0008 /* Variable bit rate supported for MIC */
  135. #define AC97_EI_DACS_SLOT_MASK 0x0030 /* DACs slot assignment */
  136. #define AC97_EI_DACS_SLOT_SHIFT 4
  137. #define AC97_EI_CDAC 0x0040 /* PCM Center DAC available */
  138. #define AC97_EI_SDAC 0x0080 /* PCM Surround DACs available */
  139. #define AC97_EI_LDAC 0x0100 /* PCM LFE DAC available */
  140. #define AC97_EI_AMAP 0x0200 /* indicates optional slot/DAC mapping based on codec ID */
  141. #define AC97_EI_REV_MASK 0x0c00 /* AC'97 revision mask */
  142. #define AC97_EI_REV_22 0x0400 /* AC'97 revision 2.2 */
  143. #define AC97_EI_REV_23 0x0800 /* AC'97 revision 2.3 */
  144. #define AC97_EI_REV_SHIFT 10
  145. #define AC97_EI_ADDR_MASK 0xc000 /* physical codec ID (address) */
  146. #define AC97_EI_ADDR_SHIFT 14
  147. /* extended audio status and control bit defines */
  148. #define AC97_EA_VRA 0x0001 /* Variable bit rate enable bit */
  149. #define AC97_EA_DRA 0x0002 /* Double-rate audio enable bit */
  150. #define AC97_EA_SPDIF 0x0004 /* S/PDIF out enable bit */
  151. #define AC97_EA_VRM 0x0008 /* Variable bit rate for MIC enable bit */
  152. #define AC97_EA_SPSA_SLOT_MASK 0x0030 /* Mask for slot assignment bits */
  153. #define AC97_EA_SPSA_SLOT_SHIFT 4
  154. #define AC97_EA_SPSA_3_4 0x0000 /* Slot assigned to 3 & 4 */
  155. #define AC97_EA_SPSA_7_8 0x0010 /* Slot assigned to 7 & 8 */
  156. #define AC97_EA_SPSA_6_9 0x0020 /* Slot assigned to 6 & 9 */
  157. #define AC97_EA_SPSA_10_11 0x0030 /* Slot assigned to 10 & 11 */
  158. #define AC97_EA_CDAC 0x0040 /* PCM Center DAC is ready (Read only) */
  159. #define AC97_EA_SDAC 0x0080 /* PCM Surround DACs are ready (Read only) */
  160. #define AC97_EA_LDAC 0x0100 /* PCM LFE DAC is ready (Read only) */
  161. #define AC97_EA_MDAC 0x0200 /* MIC ADC is ready (Read only) */
  162. #define AC97_EA_SPCV 0x0400 /* S/PDIF configuration valid (Read only) */
  163. #define AC97_EA_PRI 0x0800 /* Turns the PCM Center DAC off */
  164. #define AC97_EA_PRJ 0x1000 /* Turns the PCM Surround DACs off */
  165. #define AC97_EA_PRK 0x2000 /* Turns the PCM LFE DAC off */
  166. #define AC97_EA_PRL 0x4000 /* Turns the MIC ADC off */
  167. /* S/PDIF control bit defines */
  168. #define AC97_SC_PRO 0x0001 /* Professional status */
  169. #define AC97_SC_NAUDIO 0x0002 /* Non audio stream */
  170. #define AC97_SC_COPY 0x0004 /* Copyright status */
  171. #define AC97_SC_PRE 0x0008 /* Preemphasis status */
  172. #define AC97_SC_CC_MASK 0x07f0 /* Category Code mask */
  173. #define AC97_SC_CC_SHIFT 4
  174. #define AC97_SC_L 0x0800 /* Generation Level status */
  175. #define AC97_SC_SPSR_MASK 0x3000 /* S/PDIF Sample Rate bits */
  176. #define AC97_SC_SPSR_SHIFT 12
  177. #define AC97_SC_SPSR_44K 0x0000 /* Use 44.1kHz Sample rate */
  178. #define AC97_SC_SPSR_48K 0x2000 /* Use 48kHz Sample rate */
  179. #define AC97_SC_SPSR_32K 0x3000 /* Use 32kHz Sample rate */
  180. #define AC97_SC_DRS 0x4000 /* Double Rate S/PDIF */
  181. #define AC97_SC_V 0x8000 /* Validity status */
  182. /* Interrupt and Paging bit defines (AC'97 2.3) */
  183. #define AC97_PAGE_MASK 0x000f /* Page Selector */
  184. #define AC97_PAGE_VENDOR 0 /* Vendor-specific registers */
  185. #define AC97_PAGE_1 1 /* Extended Codec Registers page 1 */
  186. #define AC97_INT_ENABLE 0x0800 /* Interrupt Enable */
  187. #define AC97_INT_SENSE 0x1000 /* Sense Cycle */
  188. #define AC97_INT_CAUSE_SENSE 0x2000 /* Sense Cycle Completed (RO) */
  189. #define AC97_INT_CAUSE_GPIO 0x4000 /* GPIO bits changed (RO) */
  190. #define AC97_INT_STATUS 0x8000 /* Interrupt Status */
  191. /* extended modem ID bit defines */
  192. #define AC97_MEI_LINE1 0x0001 /* Line1 present */
  193. #define AC97_MEI_LINE2 0x0002 /* Line2 present */
  194. #define AC97_MEI_HANDSET 0x0004 /* Handset present */
  195. #define AC97_MEI_CID1 0x0008 /* caller ID decode for Line1 is supported */
  196. #define AC97_MEI_CID2 0x0010 /* caller ID decode for Line2 is supported */
  197. #define AC97_MEI_ADDR_MASK 0xc000 /* physical codec ID (address) */
  198. #define AC97_MEI_ADDR_SHIFT 14
  199. /* extended modem status and control bit defines */
  200. #define AC97_MEA_GPIO 0x0001 /* GPIO is ready (ro) */
  201. #define AC97_MEA_MREF 0x0002 /* Vref is up to nominal level (ro) */
  202. #define AC97_MEA_ADC1 0x0004 /* ADC1 operational (ro) */
  203. #define AC97_MEA_DAC1 0x0008 /* DAC1 operational (ro) */
  204. #define AC97_MEA_ADC2 0x0010 /* ADC2 operational (ro) */
  205. #define AC97_MEA_DAC2 0x0020 /* DAC2 operational (ro) */
  206. #define AC97_MEA_HADC 0x0040 /* HADC operational (ro) */
  207. #define AC97_MEA_HDAC 0x0080 /* HDAC operational (ro) */
  208. #define AC97_MEA_PRA 0x0100 /* GPIO power down (high) */
  209. #define AC97_MEA_PRB 0x0200 /* reserved */
  210. #define AC97_MEA_PRC 0x0400 /* ADC1 power down (high) */
  211. #define AC97_MEA_PRD 0x0800 /* DAC1 power down (high) */
  212. #define AC97_MEA_PRE 0x1000 /* ADC2 power down (high) */
  213. #define AC97_MEA_PRF 0x2000 /* DAC2 power down (high) */
  214. #define AC97_MEA_PRG 0x4000 /* HADC power down (high) */
  215. #define AC97_MEA_PRH 0x8000 /* HDAC power down (high) */
  216. /* modem gpio status defines */
  217. #define AC97_GPIO_LINE1_OH 0x0001 /* Off Hook Line1 */
  218. #define AC97_GPIO_LINE1_RI 0x0002 /* Ring Detect Line1 */
  219. #define AC97_GPIO_LINE1_CID 0x0004 /* Caller ID path enable Line1 */
  220. #define AC97_GPIO_LINE1_LCS 0x0008 /* Loop Current Sense Line1 */
  221. #define AC97_GPIO_LINE1_PULSE 0x0010 /* Opt./ Pulse Dial Line1 (out) */
  222. #define AC97_GPIO_LINE1_HL1R 0x0020 /* Opt./ Handset to Line1 relay control (out) */
  223. #define AC97_GPIO_LINE1_HOHD 0x0040 /* Opt./ Handset off hook detect Line1 (in) */
  224. #define AC97_GPIO_LINE12_AC 0x0080 /* Opt./ Int.bit 1 / Line1/2 AC (out) */
  225. #define AC97_GPIO_LINE12_DC 0x0100 /* Opt./ Int.bit 2 / Line1/2 DC (out) */
  226. #define AC97_GPIO_LINE12_RS 0x0200 /* Opt./ Int.bit 3 / Line1/2 RS (out) */
  227. #define AC97_GPIO_LINE2_OH 0x0400 /* Off Hook Line2 */
  228. #define AC97_GPIO_LINE2_RI 0x0800 /* Ring Detect Line2 */
  229. #define AC97_GPIO_LINE2_CID 0x1000 /* Caller ID path enable Line2 */
  230. #define AC97_GPIO_LINE2_LCS 0x2000 /* Loop Current Sense Line2 */
  231. #define AC97_GPIO_LINE2_PULSE 0x4000 /* Opt./ Pulse Dial Line2 (out) */
  232. #define AC97_GPIO_LINE2_HL1R 0x8000 /* Opt./ Handset to Line2 relay control (out) */