xhci.h 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * xHCI host controller driver
  4. *
  5. * Copyright (C) 2008 Intel Corp.
  6. *
  7. * Author: Sarah Sharp
  8. * Some code borrowed from the Linux EHCI driver.
  9. */
  10. #ifndef __LINUX_XHCI_HCD_H
  11. #define __LINUX_XHCI_HCD_H
  12. #include <linux/usb.h>
  13. #include <linux/timer.h>
  14. #include <linux/kernel.h>
  15. #include <linux/usb/hcd.h>
  16. #include <linux/io-64-nonatomic-lo-hi.h>
  17. /* Code sharing between pci-quirks and xhci hcd */
  18. #include "xhci-ext-caps.h"
  19. #include "pci-quirks.h"
  20. /* xHCI PCI Configuration Registers */
  21. #define XHCI_SBRN_OFFSET (0x60)
  22. /* Max number of USB devices for any host controller - limit in section 6.1 */
  23. #define MAX_HC_SLOTS 256
  24. /* Section 5.3.3 - MaxPorts */
  25. #define MAX_HC_PORTS 127
  26. /*
  27. * xHCI register interface.
  28. * This corresponds to the eXtensible Host Controller Interface (xHCI)
  29. * Revision 0.95 specification
  30. */
  31. /**
  32. * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  33. * @hc_capbase: length of the capabilities register and HC version number
  34. * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
  35. * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
  36. * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
  37. * @hcc_params: HCCPARAMS - Capability Parameters
  38. * @db_off: DBOFF - Doorbell array offset
  39. * @run_regs_off: RTSOFF - Runtime register space offset
  40. * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
  41. */
  42. struct xhci_cap_regs {
  43. __le32 hc_capbase;
  44. __le32 hcs_params1;
  45. __le32 hcs_params2;
  46. __le32 hcs_params3;
  47. __le32 hcc_params;
  48. __le32 db_off;
  49. __le32 run_regs_off;
  50. __le32 hcc_params2; /* xhci 1.1 */
  51. /* Reserved up to (CAPLENGTH - 0x1C) */
  52. };
  53. /* hc_capbase bitmasks */
  54. /* bits 7:0 - how long is the Capabilities register */
  55. #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
  56. /* bits 31:16 */
  57. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  58. /* HCSPARAMS1 - hcs_params1 - bitmasks */
  59. /* bits 0:7, Max Device Slots */
  60. #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
  61. #define HCS_SLOTS_MASK 0xff
  62. /* bits 8:18, Max Interrupters */
  63. #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
  64. /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  65. #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
  66. /* HCSPARAMS2 - hcs_params2 - bitmasks */
  67. /* bits 0:3, frames or uframes that SW needs to queue transactions
  68. * ahead of the HW to meet periodic deadlines */
  69. #define HCS_IST(p) (((p) >> 0) & 0xf)
  70. /* bits 4:7, max number of Event Ring segments */
  71. #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
  72. /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
  73. /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  74. /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
  75. #define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
  76. /* HCSPARAMS3 - hcs_params3 - bitmasks */
  77. /* bits 0:7, Max U1 to U0 latency for the roothub ports */
  78. #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
  79. /* bits 16:31, Max U2 to U0 latency for the roothub ports */
  80. #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
  81. /* HCCPARAMS - hcc_params - bitmasks */
  82. /* true: HC can use 64-bit address pointers */
  83. #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
  84. /* true: HC can do bandwidth negotiation */
  85. #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
  86. /* true: HC uses 64-byte Device Context structures
  87. * FIXME 64-byte context structures aren't supported yet.
  88. */
  89. #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
  90. /* true: HC has port power switches */
  91. #define HCC_PPC(p) ((p) & (1 << 3))
  92. /* true: HC has port indicators */
  93. #define HCS_INDICATOR(p) ((p) & (1 << 4))
  94. /* true: HC has Light HC Reset Capability */
  95. #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
  96. /* true: HC supports latency tolerance messaging */
  97. #define HCC_LTC(p) ((p) & (1 << 6))
  98. /* true: no secondary Stream ID Support */
  99. #define HCC_NSS(p) ((p) & (1 << 7))
  100. /* true: HC supports Stopped - Short Packet */
  101. #define HCC_SPC(p) ((p) & (1 << 9))
  102. /* true: HC has Contiguous Frame ID Capability */
  103. #define HCC_CFC(p) ((p) & (1 << 11))
  104. /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
  105. #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
  106. /* Extended Capabilities pointer from PCI base - section 5.3.6 */
  107. #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
  108. #define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
  109. /* db_off bitmask - bits 0:1 reserved */
  110. #define DBOFF_MASK (~0x3)
  111. /* run_regs_off bitmask - bits 0:4 reserved */
  112. #define RTSOFF_MASK (~0x1f)
  113. /* HCCPARAMS2 - hcc_params2 - bitmasks */
  114. /* true: HC supports U3 entry Capability */
  115. #define HCC2_U3C(p) ((p) & (1 << 0))
  116. /* true: HC supports Configure endpoint command Max exit latency too large */
  117. #define HCC2_CMC(p) ((p) & (1 << 1))
  118. /* true: HC supports Force Save context Capability */
  119. #define HCC2_FSC(p) ((p) & (1 << 2))
  120. /* true: HC supports Compliance Transition Capability */
  121. #define HCC2_CTC(p) ((p) & (1 << 3))
  122. /* true: HC support Large ESIT payload Capability > 48k */
  123. #define HCC2_LEC(p) ((p) & (1 << 4))
  124. /* true: HC support Configuration Information Capability */
  125. #define HCC2_CIC(p) ((p) & (1 << 5))
  126. /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
  127. #define HCC2_ETC(p) ((p) & (1 << 6))
  128. /* Number of registers per port */
  129. #define NUM_PORT_REGS 4
  130. #define PORTSC 0
  131. #define PORTPMSC 1
  132. #define PORTLI 2
  133. #define PORTHLPMC 3
  134. /**
  135. * struct xhci_op_regs - xHCI Host Controller Operational Registers.
  136. * @command: USBCMD - xHC command register
  137. * @status: USBSTS - xHC status register
  138. * @page_size: This indicates the page size that the host controller
  139. * supports. If bit n is set, the HC supports a page size
  140. * of 2^(n+12), up to a 128MB page size.
  141. * 4K is the minimum page size.
  142. * @cmd_ring: CRP - 64-bit Command Ring Pointer
  143. * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
  144. * @config_reg: CONFIG - Configure Register
  145. * @port_status_base: PORTSCn - base address for Port Status and Control
  146. * Each port has a Port Status and Control register,
  147. * followed by a Port Power Management Status and Control
  148. * register, a Port Link Info register, and a reserved
  149. * register.
  150. * @port_power_base: PORTPMSCn - base address for
  151. * Port Power Management Status and Control
  152. * @port_link_base: PORTLIn - base address for Port Link Info (current
  153. * Link PM state and control) for USB 2.1 and USB 3.0
  154. * devices.
  155. */
  156. struct xhci_op_regs {
  157. __le32 command;
  158. __le32 status;
  159. __le32 page_size;
  160. __le32 reserved1;
  161. __le32 reserved2;
  162. __le32 dev_notification;
  163. __le64 cmd_ring;
  164. /* rsvd: offset 0x20-2F */
  165. __le32 reserved3[4];
  166. __le64 dcbaa_ptr;
  167. __le32 config_reg;
  168. /* rsvd: offset 0x3C-3FF */
  169. __le32 reserved4[241];
  170. /* port 1 registers, which serve as a base address for other ports */
  171. __le32 port_status_base;
  172. __le32 port_power_base;
  173. __le32 port_link_base;
  174. __le32 reserved5;
  175. /* registers for ports 2-255 */
  176. __le32 reserved6[NUM_PORT_REGS*254];
  177. };
  178. /* USBCMD - USB command - command bitmasks */
  179. /* start/stop HC execution - do not write unless HC is halted*/
  180. #define CMD_RUN XHCI_CMD_RUN
  181. /* Reset HC - resets internal HC state machine and all registers (except
  182. * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
  183. * The xHCI driver must reinitialize the xHC after setting this bit.
  184. */
  185. #define CMD_RESET (1 << 1)
  186. /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
  187. #define CMD_EIE XHCI_CMD_EIE
  188. /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
  189. #define CMD_HSEIE XHCI_CMD_HSEIE
  190. /* bits 4:6 are reserved (and should be preserved on writes). */
  191. /* light reset (port status stays unchanged) - reset completed when this is 0 */
  192. #define CMD_LRESET (1 << 7)
  193. /* host controller save/restore state. */
  194. #define CMD_CSS (1 << 8)
  195. #define CMD_CRS (1 << 9)
  196. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  197. #define CMD_EWE XHCI_CMD_EWE
  198. /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
  199. * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
  200. * '0' means the xHC can power it off if all ports are in the disconnect,
  201. * disabled, or powered-off state.
  202. */
  203. #define CMD_PM_INDEX (1 << 11)
  204. /* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
  205. #define CMD_ETE (1 << 14)
  206. /* bits 15:31 are reserved (and should be preserved on writes). */
  207. /* IMAN - Interrupt Management Register */
  208. #define IMAN_IE (1 << 1)
  209. #define IMAN_IP (1 << 0)
  210. /* USBSTS - USB status - status bitmasks */
  211. /* HC not running - set to 1 when run/stop bit is cleared. */
  212. #define STS_HALT XHCI_STS_HALT
  213. /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
  214. #define STS_FATAL (1 << 2)
  215. /* event interrupt - clear this prior to clearing any IP flags in IR set*/
  216. #define STS_EINT (1 << 3)
  217. /* port change detect */
  218. #define STS_PORT (1 << 4)
  219. /* bits 5:7 reserved and zeroed */
  220. /* save state status - '1' means xHC is saving state */
  221. #define STS_SAVE (1 << 8)
  222. /* restore state status - '1' means xHC is restoring state */
  223. #define STS_RESTORE (1 << 9)
  224. /* true: save or restore error */
  225. #define STS_SRE (1 << 10)
  226. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  227. #define STS_CNR XHCI_STS_CNR
  228. /* true: internal Host Controller Error - SW needs to reset and reinitialize */
  229. #define STS_HCE (1 << 12)
  230. /* bits 13:31 reserved and should be preserved */
  231. /*
  232. * DNCTRL - Device Notification Control Register - dev_notification bitmasks
  233. * Generate a device notification event when the HC sees a transaction with a
  234. * notification type that matches a bit set in this bit field.
  235. */
  236. #define DEV_NOTE_MASK (0xffff)
  237. #define ENABLE_DEV_NOTE(x) (1 << (x))
  238. /* Most of the device notification types should only be used for debug.
  239. * SW does need to pay attention to function wake notifications.
  240. */
  241. #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
  242. /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
  243. /* bit 0 is the command ring cycle state */
  244. /* stop ring operation after completion of the currently executing command */
  245. #define CMD_RING_PAUSE (1 << 1)
  246. /* stop ring immediately - abort the currently executing command */
  247. #define CMD_RING_ABORT (1 << 2)
  248. /* true: command ring is running */
  249. #define CMD_RING_RUNNING (1 << 3)
  250. /* bits 4:5 reserved and should be preserved */
  251. /* Command Ring pointer - bit mask for the lower 32 bits. */
  252. #define CMD_RING_RSVD_BITS (0x3f)
  253. /* CONFIG - Configure Register - config_reg bitmasks */
  254. /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
  255. #define MAX_DEVS(p) ((p) & 0xff)
  256. /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
  257. #define CONFIG_U3E (1 << 8)
  258. /* bit 9: Configuration Information Enable, xhci 1.1 */
  259. #define CONFIG_CIE (1 << 9)
  260. /* bits 10:31 - reserved and should be preserved */
  261. /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
  262. /* true: device connected */
  263. #define PORT_CONNECT (1 << 0)
  264. /* true: port enabled */
  265. #define PORT_PE (1 << 1)
  266. /* bit 2 reserved and zeroed */
  267. /* true: port has an over-current condition */
  268. #define PORT_OC (1 << 3)
  269. /* true: port reset signaling asserted */
  270. #define PORT_RESET (1 << 4)
  271. /* Port Link State - bits 5:8
  272. * A read gives the current link PM state of the port,
  273. * a write with Link State Write Strobe set sets the link state.
  274. */
  275. #define PORT_PLS_MASK (0xf << 5)
  276. #define XDEV_U0 (0x0 << 5)
  277. #define XDEV_U1 (0x1 << 5)
  278. #define XDEV_U2 (0x2 << 5)
  279. #define XDEV_U3 (0x3 << 5)
  280. #define XDEV_DISABLED (0x4 << 5)
  281. #define XDEV_RXDETECT (0x5 << 5)
  282. #define XDEV_INACTIVE (0x6 << 5)
  283. #define XDEV_POLLING (0x7 << 5)
  284. #define XDEV_RECOVERY (0x8 << 5)
  285. #define XDEV_HOT_RESET (0x9 << 5)
  286. #define XDEV_COMP_MODE (0xa << 5)
  287. #define XDEV_TEST_MODE (0xb << 5)
  288. #define XDEV_RESUME (0xf << 5)
  289. /* true: port has power (see HCC_PPC) */
  290. #define PORT_POWER (1 << 9)
  291. /* bits 10:13 indicate device speed:
  292. * 0 - undefined speed - port hasn't be initialized by a reset yet
  293. * 1 - full speed
  294. * 2 - low speed
  295. * 3 - high speed
  296. * 4 - super speed
  297. * 5-15 reserved
  298. */
  299. #define DEV_SPEED_MASK (0xf << 10)
  300. #define XDEV_FS (0x1 << 10)
  301. #define XDEV_LS (0x2 << 10)
  302. #define XDEV_HS (0x3 << 10)
  303. #define XDEV_SS (0x4 << 10)
  304. #define XDEV_SSP (0x5 << 10)
  305. #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
  306. #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
  307. #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
  308. #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
  309. #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
  310. #define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
  311. #define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
  312. #define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
  313. /* Bits 20:23 in the Slot Context are the speed for the device */
  314. #define SLOT_SPEED_FS (XDEV_FS << 10)
  315. #define SLOT_SPEED_LS (XDEV_LS << 10)
  316. #define SLOT_SPEED_HS (XDEV_HS << 10)
  317. #define SLOT_SPEED_SS (XDEV_SS << 10)
  318. #define SLOT_SPEED_SSP (XDEV_SSP << 10)
  319. /* Port Indicator Control */
  320. #define PORT_LED_OFF (0 << 14)
  321. #define PORT_LED_AMBER (1 << 14)
  322. #define PORT_LED_GREEN (2 << 14)
  323. #define PORT_LED_MASK (3 << 14)
  324. /* Port Link State Write Strobe - set this when changing link state */
  325. #define PORT_LINK_STROBE (1 << 16)
  326. /* true: connect status change */
  327. #define PORT_CSC (1 << 17)
  328. /* true: port enable change */
  329. #define PORT_PEC (1 << 18)
  330. /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
  331. * into an enabled state, and the device into the default state. A "warm" reset
  332. * also resets the link, forcing the device through the link training sequence.
  333. * SW can also look at the Port Reset register to see when warm reset is done.
  334. */
  335. #define PORT_WRC (1 << 19)
  336. /* true: over-current change */
  337. #define PORT_OCC (1 << 20)
  338. /* true: reset change - 1 to 0 transition of PORT_RESET */
  339. #define PORT_RC (1 << 21)
  340. /* port link status change - set on some port link state transitions:
  341. * Transition Reason
  342. * ------------------------------------------------------------------------------
  343. * - U3 to Resume Wakeup signaling from a device
  344. * - Resume to Recovery to U0 USB 3.0 device resume
  345. * - Resume to U0 USB 2.0 device resume
  346. * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
  347. * - U3 to U0 Software resume of USB 2.0 device complete
  348. * - U2 to U0 L1 resume of USB 2.1 device complete
  349. * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
  350. * - U0 to disabled L1 entry error with USB 2.1 device
  351. * - Any state to inactive Error on USB 3.0 port
  352. */
  353. #define PORT_PLC (1 << 22)
  354. /* port configure error change - port failed to configure its link partner */
  355. #define PORT_CEC (1 << 23)
  356. #define PORT_CHANGE_MASK (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
  357. PORT_RC | PORT_PLC | PORT_CEC)
  358. /* Cold Attach Status - xHC can set this bit to report device attached during
  359. * Sx state. Warm port reset should be perfomed to clear this bit and move port
  360. * to connected state.
  361. */
  362. #define PORT_CAS (1 << 24)
  363. /* wake on connect (enable) */
  364. #define PORT_WKCONN_E (1 << 25)
  365. /* wake on disconnect (enable) */
  366. #define PORT_WKDISC_E (1 << 26)
  367. /* wake on over-current (enable) */
  368. #define PORT_WKOC_E (1 << 27)
  369. /* bits 28:29 reserved */
  370. /* true: device is non-removable - for USB 3.0 roothub emulation */
  371. #define PORT_DEV_REMOVE (1 << 30)
  372. /* Initiate a warm port reset - complete when PORT_WRC is '1' */
  373. #define PORT_WR (1 << 31)
  374. /* We mark duplicate entries with -1 */
  375. #define DUPLICATE_ENTRY ((u8)(-1))
  376. /* Port Power Management Status and Control - port_power_base bitmasks */
  377. /* Inactivity timer value for transitions into U1, in microseconds.
  378. * Timeout can be up to 127us. 0xFF means an infinite timeout.
  379. */
  380. #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
  381. #define PORT_U1_TIMEOUT_MASK 0xff
  382. /* Inactivity timer value for transitions into U2 */
  383. #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
  384. #define PORT_U2_TIMEOUT_MASK (0xff << 8)
  385. /* Bits 24:31 for port testing */
  386. /* USB2 Protocol PORTSPMSC */
  387. #define PORT_L1S_MASK 7
  388. #define PORT_L1S_SUCCESS 1
  389. #define PORT_RWE (1 << 3)
  390. #define PORT_HIRD(p) (((p) & 0xf) << 4)
  391. #define PORT_HIRD_MASK (0xf << 4)
  392. #define PORT_L1DS_MASK (0xff << 8)
  393. #define PORT_L1DS(p) (((p) & 0xff) << 8)
  394. #define PORT_HLE (1 << 16)
  395. #define PORT_TEST_MODE_SHIFT 28
  396. /* USB3 Protocol PORTLI Port Link Information */
  397. #define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
  398. #define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
  399. /* USB2 Protocol PORTHLPMC */
  400. #define PORT_HIRDM(p)((p) & 3)
  401. #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
  402. #define PORT_BESLD(p)(((p) & 0xf) << 10)
  403. /* use 512 microseconds as USB2 LPM L1 default timeout. */
  404. #define XHCI_L1_TIMEOUT 512
  405. /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
  406. * Safe to use with mixed HIRD and BESL systems (host and device) and is used
  407. * by other operating systems.
  408. *
  409. * XHCI 1.0 errata 8/14/12 Table 13 notes:
  410. * "Software should choose xHC BESL/BESLD field values that do not violate a
  411. * device's resume latency requirements,
  412. * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
  413. * or not program values < '4' if BLC = '0' and a BESL device is attached.
  414. */
  415. #define XHCI_DEFAULT_BESL 4
  416. /*
  417. * USB3 specification define a 360ms tPollingLFPSTiemout for USB3 ports
  418. * to complete link training. usually link trainig completes much faster
  419. * so check status 10 times with 36ms sleep in places we need to wait for
  420. * polling to complete.
  421. */
  422. #define XHCI_PORT_POLLING_LFPS_TIME 36
  423. /**
  424. * struct xhci_intr_reg - Interrupt Register Set
  425. * @irq_pending: IMAN - Interrupt Management Register. Used to enable
  426. * interrupts and check for pending interrupts.
  427. * @irq_control: IMOD - Interrupt Moderation Register.
  428. * Used to throttle interrupts.
  429. * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
  430. * @erst_base: ERST base address.
  431. * @erst_dequeue: Event ring dequeue pointer.
  432. *
  433. * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
  434. * Ring Segment Table (ERST) associated with it. The event ring is comprised of
  435. * multiple segments of the same size. The HC places events on the ring and
  436. * "updates the Cycle bit in the TRBs to indicate to software the current
  437. * position of the Enqueue Pointer." The HCD (Linux) processes those events and
  438. * updates the dequeue pointer.
  439. */
  440. struct xhci_intr_reg {
  441. __le32 irq_pending;
  442. __le32 irq_control;
  443. __le32 erst_size;
  444. __le32 rsvd;
  445. __le64 erst_base;
  446. __le64 erst_dequeue;
  447. };
  448. /* irq_pending bitmasks */
  449. #define ER_IRQ_PENDING(p) ((p) & 0x1)
  450. /* bits 2:31 need to be preserved */
  451. /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
  452. #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
  453. #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
  454. #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
  455. /* irq_control bitmasks */
  456. /* Minimum interval between interrupts (in 250ns intervals). The interval
  457. * between interrupts will be longer if there are no events on the event ring.
  458. * Default is 4000 (1 ms).
  459. */
  460. #define ER_IRQ_INTERVAL_MASK (0xffff)
  461. /* Counter used to count down the time to the next interrupt - HW use only */
  462. #define ER_IRQ_COUNTER_MASK (0xffff << 16)
  463. /* erst_size bitmasks */
  464. /* Preserve bits 16:31 of erst_size */
  465. #define ERST_SIZE_MASK (0xffff << 16)
  466. /* erst_dequeue bitmasks */
  467. /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
  468. * where the current dequeue pointer lies. This is an optional HW hint.
  469. */
  470. #define ERST_DESI_MASK (0x7)
  471. /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
  472. * a work queue (or delayed service routine)?
  473. */
  474. #define ERST_EHB (1 << 3)
  475. #define ERST_PTR_MASK (0xf)
  476. /**
  477. * struct xhci_run_regs
  478. * @microframe_index:
  479. * MFINDEX - current microframe number
  480. *
  481. * Section 5.5 Host Controller Runtime Registers:
  482. * "Software should read and write these registers using only Dword (32 bit)
  483. * or larger accesses"
  484. */
  485. struct xhci_run_regs {
  486. __le32 microframe_index;
  487. __le32 rsvd[7];
  488. struct xhci_intr_reg ir_set[128];
  489. };
  490. /**
  491. * struct doorbell_array
  492. *
  493. * Bits 0 - 7: Endpoint target
  494. * Bits 8 - 15: RsvdZ
  495. * Bits 16 - 31: Stream ID
  496. *
  497. * Section 5.6
  498. */
  499. struct xhci_doorbell_array {
  500. __le32 doorbell[256];
  501. };
  502. #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
  503. #define DB_VALUE_HOST 0x00000000
  504. /**
  505. * struct xhci_protocol_caps
  506. * @revision: major revision, minor revision, capability ID,
  507. * and next capability pointer.
  508. * @name_string: Four ASCII characters to say which spec this xHC
  509. * follows, typically "USB ".
  510. * @port_info: Port offset, count, and protocol-defined information.
  511. */
  512. struct xhci_protocol_caps {
  513. u32 revision;
  514. u32 name_string;
  515. u32 port_info;
  516. };
  517. #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
  518. #define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
  519. #define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
  520. #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
  521. #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
  522. #define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
  523. #define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
  524. #define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
  525. #define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
  526. #define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
  527. #define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
  528. #define PLT_MASK (0x03 << 6)
  529. #define PLT_SYM (0x00 << 6)
  530. #define PLT_ASYM_RX (0x02 << 6)
  531. #define PLT_ASYM_TX (0x03 << 6)
  532. /**
  533. * struct xhci_container_ctx
  534. * @type: Type of context. Used to calculated offsets to contained contexts.
  535. * @size: Size of the context data
  536. * @bytes: The raw context data given to HW
  537. * @dma: dma address of the bytes
  538. *
  539. * Represents either a Device or Input context. Holds a pointer to the raw
  540. * memory used for the context (bytes) and dma address of it (dma).
  541. */
  542. struct xhci_container_ctx {
  543. unsigned type;
  544. #define XHCI_CTX_TYPE_DEVICE 0x1
  545. #define XHCI_CTX_TYPE_INPUT 0x2
  546. int size;
  547. u8 *bytes;
  548. dma_addr_t dma;
  549. };
  550. /**
  551. * struct xhci_slot_ctx
  552. * @dev_info: Route string, device speed, hub info, and last valid endpoint
  553. * @dev_info2: Max exit latency for device number, root hub port number
  554. * @tt_info: tt_info is used to construct split transaction tokens
  555. * @dev_state: slot state and device address
  556. *
  557. * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
  558. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  559. * reserved at the end of the slot context for HC internal use.
  560. */
  561. struct xhci_slot_ctx {
  562. __le32 dev_info;
  563. __le32 dev_info2;
  564. __le32 tt_info;
  565. __le32 dev_state;
  566. /* offset 0x10 to 0x1f reserved for HC internal use */
  567. __le32 reserved[4];
  568. };
  569. /* dev_info bitmasks */
  570. /* Route String - 0:19 */
  571. #define ROUTE_STRING_MASK (0xfffff)
  572. /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
  573. #define DEV_SPEED (0xf << 20)
  574. #define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
  575. /* bit 24 reserved */
  576. /* Is this LS/FS device connected through a HS hub? - bit 25 */
  577. #define DEV_MTT (0x1 << 25)
  578. /* Set if the device is a hub - bit 26 */
  579. #define DEV_HUB (0x1 << 26)
  580. /* Index of the last valid endpoint context in this device context - 27:31 */
  581. #define LAST_CTX_MASK (0x1f << 27)
  582. #define LAST_CTX(p) ((p) << 27)
  583. #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
  584. #define SLOT_FLAG (1 << 0)
  585. #define EP0_FLAG (1 << 1)
  586. /* dev_info2 bitmasks */
  587. /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
  588. #define MAX_EXIT (0xffff)
  589. /* Root hub port number that is needed to access the USB device */
  590. #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
  591. #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
  592. /* Maximum number of ports under a hub device */
  593. #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
  594. #define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24)
  595. /* tt_info bitmasks */
  596. /*
  597. * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
  598. * The Slot ID of the hub that isolates the high speed signaling from
  599. * this low or full-speed device. '0' if attached to root hub port.
  600. */
  601. #define TT_SLOT (0xff)
  602. /*
  603. * The number of the downstream facing port of the high-speed hub
  604. * '0' if the device is not low or full speed.
  605. */
  606. #define TT_PORT (0xff << 8)
  607. #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
  608. #define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16)
  609. /* dev_state bitmasks */
  610. /* USB device address - assigned by the HC */
  611. #define DEV_ADDR_MASK (0xff)
  612. /* bits 8:26 reserved */
  613. /* Slot state */
  614. #define SLOT_STATE (0x1f << 27)
  615. #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
  616. #define SLOT_STATE_DISABLED 0
  617. #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
  618. #define SLOT_STATE_DEFAULT 1
  619. #define SLOT_STATE_ADDRESSED 2
  620. #define SLOT_STATE_CONFIGURED 3
  621. /**
  622. * struct xhci_ep_ctx
  623. * @ep_info: endpoint state, streams, mult, and interval information.
  624. * @ep_info2: information on endpoint type, max packet size, max burst size,
  625. * error count, and whether the HC will force an event for all
  626. * transactions.
  627. * @deq: 64-bit ring dequeue pointer address. If the endpoint only
  628. * defines one stream, this points to the endpoint transfer ring.
  629. * Otherwise, it points to a stream context array, which has a
  630. * ring pointer for each flow.
  631. * @tx_info:
  632. * Average TRB lengths for the endpoint ring and
  633. * max payload within an Endpoint Service Interval Time (ESIT).
  634. *
  635. * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
  636. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  637. * reserved at the end of the endpoint context for HC internal use.
  638. */
  639. struct xhci_ep_ctx {
  640. __le32 ep_info;
  641. __le32 ep_info2;
  642. __le64 deq;
  643. __le32 tx_info;
  644. /* offset 0x14 - 0x1f reserved for HC internal use */
  645. __le32 reserved[3];
  646. };
  647. /* ep_info bitmasks */
  648. /*
  649. * Endpoint State - bits 0:2
  650. * 0 - disabled
  651. * 1 - running
  652. * 2 - halted due to halt condition - ok to manipulate endpoint ring
  653. * 3 - stopped
  654. * 4 - TRB error
  655. * 5-7 - reserved
  656. */
  657. #define EP_STATE_MASK (0xf)
  658. #define EP_STATE_DISABLED 0
  659. #define EP_STATE_RUNNING 1
  660. #define EP_STATE_HALTED 2
  661. #define EP_STATE_STOPPED 3
  662. #define EP_STATE_ERROR 4
  663. #define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
  664. /* Mult - Max number of burtst within an interval, in EP companion desc. */
  665. #define EP_MULT(p) (((p) & 0x3) << 8)
  666. #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
  667. /* bits 10:14 are Max Primary Streams */
  668. /* bit 15 is Linear Stream Array */
  669. /* Interval - period between requests to an endpoint - 125u increments. */
  670. #define EP_INTERVAL(p) (((p) & 0xff) << 16)
  671. #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
  672. #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
  673. #define EP_MAXPSTREAMS_MASK (0x1f << 10)
  674. #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
  675. #define CTX_TO_EP_MAXPSTREAMS(p) (((p) & EP_MAXPSTREAMS_MASK) >> 10)
  676. /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
  677. #define EP_HAS_LSA (1 << 15)
  678. /* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
  679. #define CTX_TO_MAX_ESIT_PAYLOAD_HI(p) (((p) >> 24) & 0xff)
  680. /* ep_info2 bitmasks */
  681. /*
  682. * Force Event - generate transfer events for all TRBs for this endpoint
  683. * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
  684. */
  685. #define FORCE_EVENT (0x1)
  686. #define ERROR_COUNT(p) (((p) & 0x3) << 1)
  687. #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
  688. #define EP_TYPE(p) ((p) << 3)
  689. #define ISOC_OUT_EP 1
  690. #define BULK_OUT_EP 2
  691. #define INT_OUT_EP 3
  692. #define CTRL_EP 4
  693. #define ISOC_IN_EP 5
  694. #define BULK_IN_EP 6
  695. #define INT_IN_EP 7
  696. /* bit 6 reserved */
  697. /* bit 7 is Host Initiate Disable - for disabling stream selection */
  698. #define MAX_BURST(p) (((p)&0xff) << 8)
  699. #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
  700. #define MAX_PACKET(p) (((p)&0xffff) << 16)
  701. #define MAX_PACKET_MASK (0xffff << 16)
  702. #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
  703. /* tx_info bitmasks */
  704. #define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
  705. #define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
  706. #define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
  707. #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
  708. /* deq bitmasks */
  709. #define EP_CTX_CYCLE_MASK (1 << 0)
  710. #define SCTX_DEQ_MASK (~0xfL)
  711. /**
  712. * struct xhci_input_control_context
  713. * Input control context; see section 6.2.5.
  714. *
  715. * @drop_context: set the bit of the endpoint context you want to disable
  716. * @add_context: set the bit of the endpoint context you want to enable
  717. */
  718. struct xhci_input_control_ctx {
  719. __le32 drop_flags;
  720. __le32 add_flags;
  721. __le32 rsvd2[6];
  722. };
  723. #define EP_IS_ADDED(ctrl_ctx, i) \
  724. (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
  725. #define EP_IS_DROPPED(ctrl_ctx, i) \
  726. (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
  727. /* Represents everything that is needed to issue a command on the command ring.
  728. * It's useful to pre-allocate these for commands that cannot fail due to
  729. * out-of-memory errors, like freeing streams.
  730. */
  731. struct xhci_command {
  732. /* Input context for changing device state */
  733. struct xhci_container_ctx *in_ctx;
  734. u32 status;
  735. int slot_id;
  736. /* If completion is null, no one is waiting on this command
  737. * and the structure can be freed after the command completes.
  738. */
  739. struct completion *completion;
  740. union xhci_trb *command_trb;
  741. struct list_head cmd_list;
  742. };
  743. /* drop context bitmasks */
  744. #define DROP_EP(x) (0x1 << x)
  745. /* add context bitmasks */
  746. #define ADD_EP(x) (0x1 << x)
  747. struct xhci_stream_ctx {
  748. /* 64-bit stream ring address, cycle state, and stream type */
  749. __le64 stream_ring;
  750. /* offset 0x14 - 0x1f reserved for HC internal use */
  751. __le32 reserved[2];
  752. };
  753. /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
  754. #define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
  755. /* Secondary stream array type, dequeue pointer is to a transfer ring */
  756. #define SCT_SEC_TR 0
  757. /* Primary stream array type, dequeue pointer is to a transfer ring */
  758. #define SCT_PRI_TR 1
  759. /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
  760. #define SCT_SSA_8 2
  761. #define SCT_SSA_16 3
  762. #define SCT_SSA_32 4
  763. #define SCT_SSA_64 5
  764. #define SCT_SSA_128 6
  765. #define SCT_SSA_256 7
  766. /* Assume no secondary streams for now */
  767. struct xhci_stream_info {
  768. struct xhci_ring **stream_rings;
  769. /* Number of streams, including stream 0 (which drivers can't use) */
  770. unsigned int num_streams;
  771. /* The stream context array may be bigger than
  772. * the number of streams the driver asked for
  773. */
  774. struct xhci_stream_ctx *stream_ctx_array;
  775. unsigned int num_stream_ctxs;
  776. dma_addr_t ctx_array_dma;
  777. /* For mapping physical TRB addresses to segments in stream rings */
  778. struct radix_tree_root trb_address_map;
  779. struct xhci_command *free_streams_command;
  780. };
  781. #define SMALL_STREAM_ARRAY_SIZE 256
  782. #define MEDIUM_STREAM_ARRAY_SIZE 1024
  783. /* Some Intel xHCI host controllers need software to keep track of the bus
  784. * bandwidth. Keep track of endpoint info here. Each root port is allocated
  785. * the full bus bandwidth. We must also treat TTs (including each port under a
  786. * multi-TT hub) as a separate bandwidth domain. The direct memory interface
  787. * (DMI) also limits the total bandwidth (across all domains) that can be used.
  788. */
  789. struct xhci_bw_info {
  790. /* ep_interval is zero-based */
  791. unsigned int ep_interval;
  792. /* mult and num_packets are one-based */
  793. unsigned int mult;
  794. unsigned int num_packets;
  795. unsigned int max_packet_size;
  796. unsigned int max_esit_payload;
  797. unsigned int type;
  798. };
  799. /* "Block" sizes in bytes the hardware uses for different device speeds.
  800. * The logic in this part of the hardware limits the number of bits the hardware
  801. * can use, so must represent bandwidth in a less precise manner to mimic what
  802. * the scheduler hardware computes.
  803. */
  804. #define FS_BLOCK 1
  805. #define HS_BLOCK 4
  806. #define SS_BLOCK 16
  807. #define DMI_BLOCK 32
  808. /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
  809. * with each byte transferred. SuperSpeed devices have an initial overhead to
  810. * set up bursts. These are in blocks, see above. LS overhead has already been
  811. * translated into FS blocks.
  812. */
  813. #define DMI_OVERHEAD 8
  814. #define DMI_OVERHEAD_BURST 4
  815. #define SS_OVERHEAD 8
  816. #define SS_OVERHEAD_BURST 32
  817. #define HS_OVERHEAD 26
  818. #define FS_OVERHEAD 20
  819. #define LS_OVERHEAD 128
  820. /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
  821. * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
  822. * of overhead associated with split transfers crossing microframe boundaries.
  823. * 31 blocks is pure protocol overhead.
  824. */
  825. #define TT_HS_OVERHEAD (31 + 94)
  826. #define TT_DMI_OVERHEAD (25 + 12)
  827. /* Bandwidth limits in blocks */
  828. #define FS_BW_LIMIT 1285
  829. #define TT_BW_LIMIT 1320
  830. #define HS_BW_LIMIT 1607
  831. #define SS_BW_LIMIT_IN 3906
  832. #define DMI_BW_LIMIT_IN 3906
  833. #define SS_BW_LIMIT_OUT 3906
  834. #define DMI_BW_LIMIT_OUT 3906
  835. /* Percentage of bus bandwidth reserved for non-periodic transfers */
  836. #define FS_BW_RESERVED 10
  837. #define HS_BW_RESERVED 20
  838. #define SS_BW_RESERVED 10
  839. struct xhci_virt_ep {
  840. struct xhci_ring *ring;
  841. /* Related to endpoints that are configured to use stream IDs only */
  842. struct xhci_stream_info *stream_info;
  843. /* Temporary storage in case the configure endpoint command fails and we
  844. * have to restore the device state to the previous state
  845. */
  846. struct xhci_ring *new_ring;
  847. unsigned int ep_state;
  848. #define SET_DEQ_PENDING (1 << 0)
  849. #define EP_HALTED (1 << 1) /* For stall handling */
  850. #define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */
  851. /* Transitioning the endpoint to using streams, don't enqueue URBs */
  852. #define EP_GETTING_STREAMS (1 << 3)
  853. #define EP_HAS_STREAMS (1 << 4)
  854. /* Transitioning the endpoint to not using streams, don't enqueue URBs */
  855. #define EP_GETTING_NO_STREAMS (1 << 5)
  856. #define EP_HARD_CLEAR_TOGGLE (1 << 6)
  857. #define EP_SOFT_CLEAR_TOGGLE (1 << 7)
  858. /* ---- Related to URB cancellation ---- */
  859. struct list_head cancelled_td_list;
  860. /* Watchdog timer for stop endpoint command to cancel URBs */
  861. struct timer_list stop_cmd_timer;
  862. struct xhci_hcd *xhci;
  863. /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
  864. * command. We'll need to update the ring's dequeue segment and dequeue
  865. * pointer after the command completes.
  866. */
  867. struct xhci_segment *queued_deq_seg;
  868. union xhci_trb *queued_deq_ptr;
  869. /*
  870. * Sometimes the xHC can not process isochronous endpoint ring quickly
  871. * enough, and it will miss some isoc tds on the ring and generate
  872. * a Missed Service Error Event.
  873. * Set skip flag when receive a Missed Service Error Event and
  874. * process the missed tds on the endpoint ring.
  875. */
  876. bool skip;
  877. /* Bandwidth checking storage */
  878. struct xhci_bw_info bw_info;
  879. struct list_head bw_endpoint_list;
  880. /* Isoch Frame ID checking storage */
  881. int next_frame_id;
  882. /* Use new Isoch TRB layout needed for extended TBC support */
  883. bool use_extended_tbc;
  884. };
  885. enum xhci_overhead_type {
  886. LS_OVERHEAD_TYPE = 0,
  887. FS_OVERHEAD_TYPE,
  888. HS_OVERHEAD_TYPE,
  889. };
  890. struct xhci_interval_bw {
  891. unsigned int num_packets;
  892. /* Sorted by max packet size.
  893. * Head of the list is the greatest max packet size.
  894. */
  895. struct list_head endpoints;
  896. /* How many endpoints of each speed are present. */
  897. unsigned int overhead[3];
  898. };
  899. #define XHCI_MAX_INTERVAL 16
  900. struct xhci_interval_bw_table {
  901. unsigned int interval0_esit_payload;
  902. struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
  903. /* Includes reserved bandwidth for async endpoints */
  904. unsigned int bw_used;
  905. unsigned int ss_bw_in;
  906. unsigned int ss_bw_out;
  907. };
  908. struct xhci_virt_device {
  909. struct usb_device *udev;
  910. /*
  911. * Commands to the hardware are passed an "input context" that
  912. * tells the hardware what to change in its data structures.
  913. * The hardware will return changes in an "output context" that
  914. * software must allocate for the hardware. We need to keep
  915. * track of input and output contexts separately because
  916. * these commands might fail and we don't trust the hardware.
  917. */
  918. struct xhci_container_ctx *out_ctx;
  919. /* Used for addressing devices and configuration changes */
  920. struct xhci_container_ctx *in_ctx;
  921. struct xhci_virt_ep eps[31];
  922. u8 fake_port;
  923. u8 real_port;
  924. struct xhci_interval_bw_table *bw_table;
  925. struct xhci_tt_bw_info *tt_info;
  926. /*
  927. * flags for state tracking based on events and issued commands.
  928. * Software can not rely on states from output contexts because of
  929. * latency between events and xHC updating output context values.
  930. * See xhci 1.1 section 4.8.3 for more details
  931. */
  932. unsigned long flags;
  933. #define VDEV_PORT_ERROR BIT(0) /* Port error, link inactive */
  934. /* The current max exit latency for the enabled USB3 link states. */
  935. u16 current_mel;
  936. /* Used for the debugfs interfaces. */
  937. void *debugfs_private;
  938. };
  939. /*
  940. * For each roothub, keep track of the bandwidth information for each periodic
  941. * interval.
  942. *
  943. * If a high speed hub is attached to the roothub, each TT associated with that
  944. * hub is a separate bandwidth domain. The interval information for the
  945. * endpoints on the devices under that TT will appear in the TT structure.
  946. */
  947. struct xhci_root_port_bw_info {
  948. struct list_head tts;
  949. unsigned int num_active_tts;
  950. struct xhci_interval_bw_table bw_table;
  951. };
  952. struct xhci_tt_bw_info {
  953. struct list_head tt_list;
  954. int slot_id;
  955. int ttport;
  956. struct xhci_interval_bw_table bw_table;
  957. int active_eps;
  958. };
  959. /**
  960. * struct xhci_device_context_array
  961. * @dev_context_ptr array of 64-bit DMA addresses for device contexts
  962. */
  963. struct xhci_device_context_array {
  964. /* 64-bit device addresses; we only write 32-bit addresses */
  965. __le64 dev_context_ptrs[MAX_HC_SLOTS];
  966. /* private xHCD pointers */
  967. dma_addr_t dma;
  968. };
  969. /* TODO: write function to set the 64-bit device DMA address */
  970. /*
  971. * TODO: change this to be dynamically sized at HC mem init time since the HC
  972. * might not be able to handle the maximum number of devices possible.
  973. */
  974. struct xhci_transfer_event {
  975. /* 64-bit buffer address, or immediate data */
  976. __le64 buffer;
  977. __le32 transfer_len;
  978. /* This field is interpreted differently based on the type of TRB */
  979. __le32 flags;
  980. };
  981. /* Transfer event TRB length bit mask */
  982. /* bits 0:23 */
  983. #define EVENT_TRB_LEN(p) ((p) & 0xffffff)
  984. /** Transfer Event bit fields **/
  985. #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
  986. /* Completion Code - only applicable for some types of TRBs */
  987. #define COMP_CODE_MASK (0xff << 24)
  988. #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
  989. #define COMP_INVALID 0
  990. #define COMP_SUCCESS 1
  991. #define COMP_DATA_BUFFER_ERROR 2
  992. #define COMP_BABBLE_DETECTED_ERROR 3
  993. #define COMP_USB_TRANSACTION_ERROR 4
  994. #define COMP_TRB_ERROR 5
  995. #define COMP_STALL_ERROR 6
  996. #define COMP_RESOURCE_ERROR 7
  997. #define COMP_BANDWIDTH_ERROR 8
  998. #define COMP_NO_SLOTS_AVAILABLE_ERROR 9
  999. #define COMP_INVALID_STREAM_TYPE_ERROR 10
  1000. #define COMP_SLOT_NOT_ENABLED_ERROR 11
  1001. #define COMP_ENDPOINT_NOT_ENABLED_ERROR 12
  1002. #define COMP_SHORT_PACKET 13
  1003. #define COMP_RING_UNDERRUN 14
  1004. #define COMP_RING_OVERRUN 15
  1005. #define COMP_VF_EVENT_RING_FULL_ERROR 16
  1006. #define COMP_PARAMETER_ERROR 17
  1007. #define COMP_BANDWIDTH_OVERRUN_ERROR 18
  1008. #define COMP_CONTEXT_STATE_ERROR 19
  1009. #define COMP_NO_PING_RESPONSE_ERROR 20
  1010. #define COMP_EVENT_RING_FULL_ERROR 21
  1011. #define COMP_INCOMPATIBLE_DEVICE_ERROR 22
  1012. #define COMP_MISSED_SERVICE_ERROR 23
  1013. #define COMP_COMMAND_RING_STOPPED 24
  1014. #define COMP_COMMAND_ABORTED 25
  1015. #define COMP_STOPPED 26
  1016. #define COMP_STOPPED_LENGTH_INVALID 27
  1017. #define COMP_STOPPED_SHORT_PACKET 28
  1018. #define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29
  1019. #define COMP_ISOCH_BUFFER_OVERRUN 31
  1020. #define COMP_EVENT_LOST_ERROR 32
  1021. #define COMP_UNDEFINED_ERROR 33
  1022. #define COMP_INVALID_STREAM_ID_ERROR 34
  1023. #define COMP_SECONDARY_BANDWIDTH_ERROR 35
  1024. #define COMP_SPLIT_TRANSACTION_ERROR 36
  1025. static inline const char *xhci_trb_comp_code_string(u8 status)
  1026. {
  1027. switch (status) {
  1028. case COMP_INVALID:
  1029. return "Invalid";
  1030. case COMP_SUCCESS:
  1031. return "Success";
  1032. case COMP_DATA_BUFFER_ERROR:
  1033. return "Data Buffer Error";
  1034. case COMP_BABBLE_DETECTED_ERROR:
  1035. return "Babble Detected";
  1036. case COMP_USB_TRANSACTION_ERROR:
  1037. return "USB Transaction Error";
  1038. case COMP_TRB_ERROR:
  1039. return "TRB Error";
  1040. case COMP_STALL_ERROR:
  1041. return "Stall Error";
  1042. case COMP_RESOURCE_ERROR:
  1043. return "Resource Error";
  1044. case COMP_BANDWIDTH_ERROR:
  1045. return "Bandwidth Error";
  1046. case COMP_NO_SLOTS_AVAILABLE_ERROR:
  1047. return "No Slots Available Error";
  1048. case COMP_INVALID_STREAM_TYPE_ERROR:
  1049. return "Invalid Stream Type Error";
  1050. case COMP_SLOT_NOT_ENABLED_ERROR:
  1051. return "Slot Not Enabled Error";
  1052. case COMP_ENDPOINT_NOT_ENABLED_ERROR:
  1053. return "Endpoint Not Enabled Error";
  1054. case COMP_SHORT_PACKET:
  1055. return "Short Packet";
  1056. case COMP_RING_UNDERRUN:
  1057. return "Ring Underrun";
  1058. case COMP_RING_OVERRUN:
  1059. return "Ring Overrun";
  1060. case COMP_VF_EVENT_RING_FULL_ERROR:
  1061. return "VF Event Ring Full Error";
  1062. case COMP_PARAMETER_ERROR:
  1063. return "Parameter Error";
  1064. case COMP_BANDWIDTH_OVERRUN_ERROR:
  1065. return "Bandwidth Overrun Error";
  1066. case COMP_CONTEXT_STATE_ERROR:
  1067. return "Context State Error";
  1068. case COMP_NO_PING_RESPONSE_ERROR:
  1069. return "No Ping Response Error";
  1070. case COMP_EVENT_RING_FULL_ERROR:
  1071. return "Event Ring Full Error";
  1072. case COMP_INCOMPATIBLE_DEVICE_ERROR:
  1073. return "Incompatible Device Error";
  1074. case COMP_MISSED_SERVICE_ERROR:
  1075. return "Missed Service Error";
  1076. case COMP_COMMAND_RING_STOPPED:
  1077. return "Command Ring Stopped";
  1078. case COMP_COMMAND_ABORTED:
  1079. return "Command Aborted";
  1080. case COMP_STOPPED:
  1081. return "Stopped";
  1082. case COMP_STOPPED_LENGTH_INVALID:
  1083. return "Stopped - Length Invalid";
  1084. case COMP_STOPPED_SHORT_PACKET:
  1085. return "Stopped - Short Packet";
  1086. case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
  1087. return "Max Exit Latency Too Large Error";
  1088. case COMP_ISOCH_BUFFER_OVERRUN:
  1089. return "Isoch Buffer Overrun";
  1090. case COMP_EVENT_LOST_ERROR:
  1091. return "Event Lost Error";
  1092. case COMP_UNDEFINED_ERROR:
  1093. return "Undefined Error";
  1094. case COMP_INVALID_STREAM_ID_ERROR:
  1095. return "Invalid Stream ID Error";
  1096. case COMP_SECONDARY_BANDWIDTH_ERROR:
  1097. return "Secondary Bandwidth Error";
  1098. case COMP_SPLIT_TRANSACTION_ERROR:
  1099. return "Split Transaction Error";
  1100. default:
  1101. return "Unknown!!";
  1102. }
  1103. }
  1104. struct xhci_link_trb {
  1105. /* 64-bit segment pointer*/
  1106. __le64 segment_ptr;
  1107. __le32 intr_target;
  1108. __le32 control;
  1109. };
  1110. /* control bitfields */
  1111. #define LINK_TOGGLE (0x1<<1)
  1112. /* Command completion event TRB */
  1113. struct xhci_event_cmd {
  1114. /* Pointer to command TRB, or the value passed by the event data trb */
  1115. __le64 cmd_trb;
  1116. __le32 status;
  1117. __le32 flags;
  1118. };
  1119. /* flags bitmasks */
  1120. /* Address device - disable SetAddress */
  1121. #define TRB_BSR (1<<9)
  1122. /* Configure Endpoint - Deconfigure */
  1123. #define TRB_DC (1<<9)
  1124. /* Stop Ring - Transfer State Preserve */
  1125. #define TRB_TSP (1<<9)
  1126. enum xhci_ep_reset_type {
  1127. EP_HARD_RESET,
  1128. EP_SOFT_RESET,
  1129. };
  1130. /* Force Event */
  1131. #define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22)
  1132. #define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16)
  1133. /* Set Latency Tolerance Value */
  1134. #define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16)
  1135. /* Get Port Bandwidth */
  1136. #define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16)
  1137. /* Force Header */
  1138. #define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f)
  1139. #define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24)
  1140. enum xhci_setup_dev {
  1141. SETUP_CONTEXT_ONLY,
  1142. SETUP_CONTEXT_ADDRESS,
  1143. };
  1144. /* bits 16:23 are the virtual function ID */
  1145. /* bits 24:31 are the slot ID */
  1146. #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
  1147. #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
  1148. /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
  1149. #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
  1150. #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
  1151. #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
  1152. #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
  1153. #define LAST_EP_INDEX 30
  1154. /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
  1155. #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
  1156. #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
  1157. #define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
  1158. /* Link TRB specific fields */
  1159. #define TRB_TC (1<<1)
  1160. /* Port Status Change Event TRB fields */
  1161. /* Port ID - bits 31:24 */
  1162. #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
  1163. #define EVENT_DATA (1 << 2)
  1164. /* Normal TRB fields */
  1165. /* transfer_len bitmasks - bits 0:16 */
  1166. #define TRB_LEN(p) ((p) & 0x1ffff)
  1167. /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
  1168. #define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
  1169. #define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17)
  1170. /* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
  1171. #define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
  1172. /* Interrupter Target - which MSI-X vector to target the completion event at */
  1173. #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
  1174. #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
  1175. /* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
  1176. #define TRB_TBC(p) (((p) & 0x3) << 7)
  1177. #define TRB_TLBPC(p) (((p) & 0xf) << 16)
  1178. /* Cycle bit - indicates TRB ownership by HC or HCD */
  1179. #define TRB_CYCLE (1<<0)
  1180. /*
  1181. * Force next event data TRB to be evaluated before task switch.
  1182. * Used to pass OS data back after a TD completes.
  1183. */
  1184. #define TRB_ENT (1<<1)
  1185. /* Interrupt on short packet */
  1186. #define TRB_ISP (1<<2)
  1187. /* Set PCIe no snoop attribute */
  1188. #define TRB_NO_SNOOP (1<<3)
  1189. /* Chain multiple TRBs into a TD */
  1190. #define TRB_CHAIN (1<<4)
  1191. /* Interrupt on completion */
  1192. #define TRB_IOC (1<<5)
  1193. /* The buffer pointer contains immediate data */
  1194. #define TRB_IDT (1<<6)
  1195. /* Block Event Interrupt */
  1196. #define TRB_BEI (1<<9)
  1197. /* Control transfer TRB specific fields */
  1198. #define TRB_DIR_IN (1<<16)
  1199. #define TRB_TX_TYPE(p) ((p) << 16)
  1200. #define TRB_DATA_OUT 2
  1201. #define TRB_DATA_IN 3
  1202. /* Isochronous TRB specific fields */
  1203. #define TRB_SIA (1<<31)
  1204. #define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
  1205. struct xhci_generic_trb {
  1206. __le32 field[4];
  1207. };
  1208. union xhci_trb {
  1209. struct xhci_link_trb link;
  1210. struct xhci_transfer_event trans_event;
  1211. struct xhci_event_cmd event_cmd;
  1212. struct xhci_generic_trb generic;
  1213. };
  1214. /* TRB bit mask */
  1215. #define TRB_TYPE_BITMASK (0xfc00)
  1216. #define TRB_TYPE(p) ((p) << 10)
  1217. #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
  1218. /* TRB type IDs */
  1219. /* bulk, interrupt, isoc scatter/gather, and control data stage */
  1220. #define TRB_NORMAL 1
  1221. /* setup stage for control transfers */
  1222. #define TRB_SETUP 2
  1223. /* data stage for control transfers */
  1224. #define TRB_DATA 3
  1225. /* status stage for control transfers */
  1226. #define TRB_STATUS 4
  1227. /* isoc transfers */
  1228. #define TRB_ISOC 5
  1229. /* TRB for linking ring segments */
  1230. #define TRB_LINK 6
  1231. #define TRB_EVENT_DATA 7
  1232. /* Transfer Ring No-op (not for the command ring) */
  1233. #define TRB_TR_NOOP 8
  1234. /* Command TRBs */
  1235. /* Enable Slot Command */
  1236. #define TRB_ENABLE_SLOT 9
  1237. /* Disable Slot Command */
  1238. #define TRB_DISABLE_SLOT 10
  1239. /* Address Device Command */
  1240. #define TRB_ADDR_DEV 11
  1241. /* Configure Endpoint Command */
  1242. #define TRB_CONFIG_EP 12
  1243. /* Evaluate Context Command */
  1244. #define TRB_EVAL_CONTEXT 13
  1245. /* Reset Endpoint Command */
  1246. #define TRB_RESET_EP 14
  1247. /* Stop Transfer Ring Command */
  1248. #define TRB_STOP_RING 15
  1249. /* Set Transfer Ring Dequeue Pointer Command */
  1250. #define TRB_SET_DEQ 16
  1251. /* Reset Device Command */
  1252. #define TRB_RESET_DEV 17
  1253. /* Force Event Command (opt) */
  1254. #define TRB_FORCE_EVENT 18
  1255. /* Negotiate Bandwidth Command (opt) */
  1256. #define TRB_NEG_BANDWIDTH 19
  1257. /* Set Latency Tolerance Value Command (opt) */
  1258. #define TRB_SET_LT 20
  1259. /* Get port bandwidth Command */
  1260. #define TRB_GET_BW 21
  1261. /* Force Header Command - generate a transaction or link management packet */
  1262. #define TRB_FORCE_HEADER 22
  1263. /* No-op Command - not for transfer rings */
  1264. #define TRB_CMD_NOOP 23
  1265. /* TRB IDs 24-31 reserved */
  1266. /* Event TRBS */
  1267. /* Transfer Event */
  1268. #define TRB_TRANSFER 32
  1269. /* Command Completion Event */
  1270. #define TRB_COMPLETION 33
  1271. /* Port Status Change Event */
  1272. #define TRB_PORT_STATUS 34
  1273. /* Bandwidth Request Event (opt) */
  1274. #define TRB_BANDWIDTH_EVENT 35
  1275. /* Doorbell Event (opt) */
  1276. #define TRB_DOORBELL 36
  1277. /* Host Controller Event */
  1278. #define TRB_HC_EVENT 37
  1279. /* Device Notification Event - device sent function wake notification */
  1280. #define TRB_DEV_NOTE 38
  1281. /* MFINDEX Wrap Event - microframe counter wrapped */
  1282. #define TRB_MFINDEX_WRAP 39
  1283. /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
  1284. /* Nec vendor-specific command completion event. */
  1285. #define TRB_NEC_CMD_COMP 48
  1286. /* Get NEC firmware revision. */
  1287. #define TRB_NEC_GET_FW 49
  1288. static inline const char *xhci_trb_type_string(u8 type)
  1289. {
  1290. switch (type) {
  1291. case TRB_NORMAL:
  1292. return "Normal";
  1293. case TRB_SETUP:
  1294. return "Setup Stage";
  1295. case TRB_DATA:
  1296. return "Data Stage";
  1297. case TRB_STATUS:
  1298. return "Status Stage";
  1299. case TRB_ISOC:
  1300. return "Isoch";
  1301. case TRB_LINK:
  1302. return "Link";
  1303. case TRB_EVENT_DATA:
  1304. return "Event Data";
  1305. case TRB_TR_NOOP:
  1306. return "No-Op";
  1307. case TRB_ENABLE_SLOT:
  1308. return "Enable Slot Command";
  1309. case TRB_DISABLE_SLOT:
  1310. return "Disable Slot Command";
  1311. case TRB_ADDR_DEV:
  1312. return "Address Device Command";
  1313. case TRB_CONFIG_EP:
  1314. return "Configure Endpoint Command";
  1315. case TRB_EVAL_CONTEXT:
  1316. return "Evaluate Context Command";
  1317. case TRB_RESET_EP:
  1318. return "Reset Endpoint Command";
  1319. case TRB_STOP_RING:
  1320. return "Stop Ring Command";
  1321. case TRB_SET_DEQ:
  1322. return "Set TR Dequeue Pointer Command";
  1323. case TRB_RESET_DEV:
  1324. return "Reset Device Command";
  1325. case TRB_FORCE_EVENT:
  1326. return "Force Event Command";
  1327. case TRB_NEG_BANDWIDTH:
  1328. return "Negotiate Bandwidth Command";
  1329. case TRB_SET_LT:
  1330. return "Set Latency Tolerance Value Command";
  1331. case TRB_GET_BW:
  1332. return "Get Port Bandwidth Command";
  1333. case TRB_FORCE_HEADER:
  1334. return "Force Header Command";
  1335. case TRB_CMD_NOOP:
  1336. return "No-Op Command";
  1337. case TRB_TRANSFER:
  1338. return "Transfer Event";
  1339. case TRB_COMPLETION:
  1340. return "Command Completion Event";
  1341. case TRB_PORT_STATUS:
  1342. return "Port Status Change Event";
  1343. case TRB_BANDWIDTH_EVENT:
  1344. return "Bandwidth Request Event";
  1345. case TRB_DOORBELL:
  1346. return "Doorbell Event";
  1347. case TRB_HC_EVENT:
  1348. return "Host Controller Event";
  1349. case TRB_DEV_NOTE:
  1350. return "Device Notification Event";
  1351. case TRB_MFINDEX_WRAP:
  1352. return "MFINDEX Wrap Event";
  1353. case TRB_NEC_CMD_COMP:
  1354. return "NEC Command Completion Event";
  1355. case TRB_NEC_GET_FW:
  1356. return "NET Get Firmware Revision Command";
  1357. default:
  1358. return "UNKNOWN";
  1359. }
  1360. }
  1361. #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  1362. /* Above, but for __le32 types -- can avoid work by swapping constants: */
  1363. #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1364. cpu_to_le32(TRB_TYPE(TRB_LINK)))
  1365. #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1366. cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
  1367. #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
  1368. #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
  1369. /*
  1370. * TRBS_PER_SEGMENT must be a multiple of 4,
  1371. * since the command ring is 64-byte aligned.
  1372. * It must also be greater than 16.
  1373. */
  1374. #define TRBS_PER_SEGMENT 256
  1375. /* Allow two commands + a link TRB, along with any reserved command TRBs */
  1376. #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
  1377. #define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
  1378. #define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
  1379. /* TRB buffer pointers can't cross 64KB boundaries */
  1380. #define TRB_MAX_BUFF_SHIFT 16
  1381. #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
  1382. /* How much data is left before the 64KB boundary? */
  1383. #define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
  1384. (addr & (TRB_MAX_BUFF_SIZE - 1)))
  1385. struct xhci_segment {
  1386. union xhci_trb *trbs;
  1387. /* private to HCD */
  1388. struct xhci_segment *next;
  1389. dma_addr_t dma;
  1390. /* Max packet sized bounce buffer for td-fragmant alignment */
  1391. dma_addr_t bounce_dma;
  1392. void *bounce_buf;
  1393. unsigned int bounce_offs;
  1394. unsigned int bounce_len;
  1395. };
  1396. struct xhci_td {
  1397. struct list_head td_list;
  1398. struct list_head cancelled_td_list;
  1399. struct urb *urb;
  1400. struct xhci_segment *start_seg;
  1401. union xhci_trb *first_trb;
  1402. union xhci_trb *last_trb;
  1403. struct xhci_segment *bounce_seg;
  1404. /* actual_length of the URB has already been set */
  1405. bool urb_length_set;
  1406. };
  1407. /* xHCI command default timeout value */
  1408. #define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
  1409. /* command descriptor */
  1410. struct xhci_cd {
  1411. struct xhci_command *command;
  1412. union xhci_trb *cmd_trb;
  1413. };
  1414. struct xhci_dequeue_state {
  1415. struct xhci_segment *new_deq_seg;
  1416. union xhci_trb *new_deq_ptr;
  1417. int new_cycle_state;
  1418. unsigned int stream_id;
  1419. };
  1420. enum xhci_ring_type {
  1421. TYPE_CTRL = 0,
  1422. TYPE_ISOC,
  1423. TYPE_BULK,
  1424. TYPE_INTR,
  1425. TYPE_STREAM,
  1426. TYPE_COMMAND,
  1427. TYPE_EVENT,
  1428. };
  1429. static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
  1430. {
  1431. switch (type) {
  1432. case TYPE_CTRL:
  1433. return "CTRL";
  1434. case TYPE_ISOC:
  1435. return "ISOC";
  1436. case TYPE_BULK:
  1437. return "BULK";
  1438. case TYPE_INTR:
  1439. return "INTR";
  1440. case TYPE_STREAM:
  1441. return "STREAM";
  1442. case TYPE_COMMAND:
  1443. return "CMD";
  1444. case TYPE_EVENT:
  1445. return "EVENT";
  1446. }
  1447. return "UNKNOWN";
  1448. }
  1449. struct xhci_ring {
  1450. struct xhci_segment *first_seg;
  1451. struct xhci_segment *last_seg;
  1452. union xhci_trb *enqueue;
  1453. struct xhci_segment *enq_seg;
  1454. union xhci_trb *dequeue;
  1455. struct xhci_segment *deq_seg;
  1456. struct list_head td_list;
  1457. /*
  1458. * Write the cycle state into the TRB cycle field to give ownership of
  1459. * the TRB to the host controller (if we are the producer), or to check
  1460. * if we own the TRB (if we are the consumer). See section 4.9.1.
  1461. */
  1462. u32 cycle_state;
  1463. unsigned int stream_id;
  1464. unsigned int num_segs;
  1465. unsigned int num_trbs_free;
  1466. unsigned int num_trbs_free_temp;
  1467. unsigned int bounce_buf_len;
  1468. enum xhci_ring_type type;
  1469. bool last_td_was_short;
  1470. struct radix_tree_root *trb_address_map;
  1471. };
  1472. struct xhci_erst_entry {
  1473. /* 64-bit event ring segment address */
  1474. __le64 seg_addr;
  1475. __le32 seg_size;
  1476. /* Set to zero */
  1477. __le32 rsvd;
  1478. };
  1479. struct xhci_erst {
  1480. struct xhci_erst_entry *entries;
  1481. unsigned int num_entries;
  1482. /* xhci->event_ring keeps track of segment dma addresses */
  1483. dma_addr_t erst_dma_addr;
  1484. /* Num entries the ERST can contain */
  1485. unsigned int erst_size;
  1486. };
  1487. struct xhci_scratchpad {
  1488. u64 *sp_array;
  1489. dma_addr_t sp_dma;
  1490. void **sp_buffers;
  1491. };
  1492. struct urb_priv {
  1493. int num_tds;
  1494. int num_tds_done;
  1495. struct xhci_td td[0];
  1496. };
  1497. /*
  1498. * Each segment table entry is 4*32bits long. 1K seems like an ok size:
  1499. * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
  1500. * meaning 64 ring segments.
  1501. * Initial allocated size of the ERST, in number of entries */
  1502. #define ERST_NUM_SEGS 1
  1503. /* Initial allocated size of the ERST, in number of entries */
  1504. #define ERST_SIZE 64
  1505. /* Initial number of event segment rings allocated */
  1506. #define ERST_ENTRIES 1
  1507. /* Poll every 60 seconds */
  1508. #define POLL_TIMEOUT 60
  1509. /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
  1510. #define XHCI_STOP_EP_CMD_TIMEOUT 5
  1511. /* XXX: Make these module parameters */
  1512. struct s3_save {
  1513. u32 command;
  1514. u32 dev_nt;
  1515. u64 dcbaa_ptr;
  1516. u32 config_reg;
  1517. u32 irq_pending;
  1518. u32 irq_control;
  1519. u32 erst_size;
  1520. u64 erst_base;
  1521. u64 erst_dequeue;
  1522. };
  1523. /* Use for lpm */
  1524. struct dev_info {
  1525. u32 dev_id;
  1526. struct list_head list;
  1527. };
  1528. struct xhci_bus_state {
  1529. unsigned long bus_suspended;
  1530. unsigned long next_statechange;
  1531. /* Port suspend arrays are indexed by the portnum of the fake roothub */
  1532. /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
  1533. u32 port_c_suspend;
  1534. u32 suspended_ports;
  1535. u32 port_remote_wakeup;
  1536. unsigned long resume_done[USB_MAXCHILDREN];
  1537. /* which ports have started to resume */
  1538. unsigned long resuming_ports;
  1539. /* Which ports are waiting on RExit to U0 transition. */
  1540. unsigned long rexit_ports;
  1541. struct completion rexit_done[USB_MAXCHILDREN];
  1542. };
  1543. /*
  1544. * It can take up to 20 ms to transition from RExit to U0 on the
  1545. * Intel Lynx Point LP xHCI host.
  1546. */
  1547. #define XHCI_MAX_REXIT_TIMEOUT_MS 20
  1548. static inline unsigned int hcd_index(struct usb_hcd *hcd)
  1549. {
  1550. if (hcd->speed >= HCD_USB3)
  1551. return 0;
  1552. else
  1553. return 1;
  1554. }
  1555. struct xhci_port_cap {
  1556. u32 *psi; /* array of protocol speed ID entries */
  1557. u8 psi_count;
  1558. u8 psi_uid_count;
  1559. u8 maj_rev;
  1560. u8 min_rev;
  1561. };
  1562. struct xhci_port {
  1563. __le32 __iomem *addr;
  1564. int hw_portnum;
  1565. int hcd_portnum;
  1566. struct xhci_hub *rhub;
  1567. struct xhci_port_cap *port_cap;
  1568. };
  1569. struct xhci_hub {
  1570. struct xhci_port **ports;
  1571. unsigned int num_ports;
  1572. struct usb_hcd *hcd;
  1573. /* supported prococol extended capabiliy values */
  1574. u8 maj_rev;
  1575. u8 min_rev;
  1576. };
  1577. /* There is one xhci_hcd structure per controller */
  1578. struct xhci_hcd {
  1579. struct usb_hcd *main_hcd;
  1580. struct usb_hcd *shared_hcd;
  1581. /* glue to PCI and HCD framework */
  1582. struct xhci_cap_regs __iomem *cap_regs;
  1583. struct xhci_op_regs __iomem *op_regs;
  1584. struct xhci_run_regs __iomem *run_regs;
  1585. struct xhci_doorbell_array __iomem *dba;
  1586. /* Our HCD's current interrupter register set */
  1587. struct xhci_intr_reg __iomem *ir_set;
  1588. /* Cached register copies of read-only HC data */
  1589. __u32 hcs_params1;
  1590. __u32 hcs_params2;
  1591. __u32 hcs_params3;
  1592. __u32 hcc_params;
  1593. __u32 hcc_params2;
  1594. spinlock_t lock;
  1595. /* packed release number */
  1596. u8 sbrn;
  1597. u16 hci_version;
  1598. u8 max_slots;
  1599. u8 max_interrupters;
  1600. u8 max_ports;
  1601. u8 isoc_threshold;
  1602. /* imod_interval in ns (I * 250ns) */
  1603. u32 imod_interval;
  1604. int event_ring_max;
  1605. /* 4KB min, 128MB max */
  1606. int page_size;
  1607. /* Valid values are 12 to 20, inclusive */
  1608. int page_shift;
  1609. /* msi-x vectors */
  1610. int msix_count;
  1611. /* optional clocks */
  1612. struct clk *clk;
  1613. struct clk *reg_clk;
  1614. /* data structures */
  1615. struct xhci_device_context_array *dcbaa;
  1616. struct xhci_ring *cmd_ring;
  1617. unsigned int cmd_ring_state;
  1618. #define CMD_RING_STATE_RUNNING (1 << 0)
  1619. #define CMD_RING_STATE_ABORTED (1 << 1)
  1620. #define CMD_RING_STATE_STOPPED (1 << 2)
  1621. struct list_head cmd_list;
  1622. unsigned int cmd_ring_reserved_trbs;
  1623. struct delayed_work cmd_timer;
  1624. struct completion cmd_ring_stop_completion;
  1625. struct xhci_command *current_cmd;
  1626. struct xhci_ring *event_ring;
  1627. struct xhci_erst erst;
  1628. /* Scratchpad */
  1629. struct xhci_scratchpad *scratchpad;
  1630. /* Store LPM test failed devices' information */
  1631. struct list_head lpm_failed_devs;
  1632. /* slot enabling and address device helpers */
  1633. /* these are not thread safe so use mutex */
  1634. struct mutex mutex;
  1635. /* For USB 3.0 LPM enable/disable. */
  1636. struct xhci_command *lpm_command;
  1637. /* Internal mirror of the HW's dcbaa */
  1638. struct xhci_virt_device *devs[MAX_HC_SLOTS];
  1639. /* For keeping track of bandwidth domains per roothub. */
  1640. struct xhci_root_port_bw_info *rh_bw;
  1641. /* DMA pools */
  1642. struct dma_pool *device_pool;
  1643. struct dma_pool *segment_pool;
  1644. struct dma_pool *small_streams_pool;
  1645. struct dma_pool *medium_streams_pool;
  1646. /* Host controller watchdog timer structures */
  1647. unsigned int xhc_state;
  1648. u32 command;
  1649. struct s3_save s3;
  1650. /* Host controller is dying - not responding to commands. "I'm not dead yet!"
  1651. *
  1652. * xHC interrupts have been disabled and a watchdog timer will (or has already)
  1653. * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
  1654. * that sees this status (other than the timer that set it) should stop touching
  1655. * hardware immediately. Interrupt handlers should return immediately when
  1656. * they see this status (any time they drop and re-acquire xhci->lock).
  1657. * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
  1658. * putting the TD on the canceled list, etc.
  1659. *
  1660. * There are no reports of xHCI host controllers that display this issue.
  1661. */
  1662. #define XHCI_STATE_DYING (1 << 0)
  1663. #define XHCI_STATE_HALTED (1 << 1)
  1664. #define XHCI_STATE_REMOVING (1 << 2)
  1665. unsigned long long quirks;
  1666. #define XHCI_LINK_TRB_QUIRK BIT_ULL(0)
  1667. #define XHCI_RESET_EP_QUIRK BIT_ULL(1)
  1668. #define XHCI_NEC_HOST BIT_ULL(2)
  1669. #define XHCI_AMD_PLL_FIX BIT_ULL(3)
  1670. #define XHCI_SPURIOUS_SUCCESS BIT_ULL(4)
  1671. /*
  1672. * Certain Intel host controllers have a limit to the number of endpoint
  1673. * contexts they can handle. Ideally, they would signal that they can't handle
  1674. * anymore endpoint contexts by returning a Resource Error for the Configure
  1675. * Endpoint command, but they don't. Instead they expect software to keep track
  1676. * of the number of active endpoints for them, across configure endpoint
  1677. * commands, reset device commands, disable slot commands, and address device
  1678. * commands.
  1679. */
  1680. #define XHCI_EP_LIMIT_QUIRK BIT_ULL(5)
  1681. #define XHCI_BROKEN_MSI BIT_ULL(6)
  1682. #define XHCI_RESET_ON_RESUME BIT_ULL(7)
  1683. #define XHCI_SW_BW_CHECKING BIT_ULL(8)
  1684. #define XHCI_AMD_0x96_HOST BIT_ULL(9)
  1685. #define XHCI_TRUST_TX_LENGTH BIT_ULL(10)
  1686. #define XHCI_LPM_SUPPORT BIT_ULL(11)
  1687. #define XHCI_INTEL_HOST BIT_ULL(12)
  1688. #define XHCI_SPURIOUS_REBOOT BIT_ULL(13)
  1689. #define XHCI_COMP_MODE_QUIRK BIT_ULL(14)
  1690. #define XHCI_AVOID_BEI BIT_ULL(15)
  1691. #define XHCI_PLAT BIT_ULL(16)
  1692. #define XHCI_SLOW_SUSPEND BIT_ULL(17)
  1693. #define XHCI_SPURIOUS_WAKEUP BIT_ULL(18)
  1694. /* For controllers with a broken beyond repair streams implementation */
  1695. #define XHCI_BROKEN_STREAMS BIT_ULL(19)
  1696. #define XHCI_PME_STUCK_QUIRK BIT_ULL(20)
  1697. #define XHCI_MTK_HOST BIT_ULL(21)
  1698. #define XHCI_SSIC_PORT_UNUSED BIT_ULL(22)
  1699. #define XHCI_NO_64BIT_SUPPORT BIT_ULL(23)
  1700. #define XHCI_MISSING_CAS BIT_ULL(24)
  1701. /* For controller with a broken Port Disable implementation */
  1702. #define XHCI_BROKEN_PORT_PED BIT_ULL(25)
  1703. #define XHCI_LIMIT_ENDPOINT_INTERVAL_7 BIT_ULL(26)
  1704. #define XHCI_U2_DISABLE_WAKE BIT_ULL(27)
  1705. #define XHCI_ASMEDIA_MODIFY_FLOWCONTROL BIT_ULL(28)
  1706. #define XHCI_HW_LPM_DISABLE BIT_ULL(29)
  1707. #define XHCI_SUSPEND_DELAY BIT_ULL(30)
  1708. #define XHCI_INTEL_USB_ROLE_SW BIT_ULL(31)
  1709. #define XHCI_ZERO_64B_REGS BIT_ULL(32)
  1710. #define XHCI_RESET_PLL_ON_DISCONNECT BIT_ULL(34)
  1711. #define XHCI_SNPS_BROKEN_SUSPEND BIT_ULL(35)
  1712. unsigned int num_active_eps;
  1713. unsigned int limit_active_eps;
  1714. /* There are two roothubs to keep track of bus suspend info for */
  1715. struct xhci_bus_state bus_state[2];
  1716. struct xhci_port *hw_ports;
  1717. struct xhci_hub usb2_rhub;
  1718. struct xhci_hub usb3_rhub;
  1719. /* support xHCI 0.96 spec USB2 software LPM */
  1720. unsigned sw_lpm_support:1;
  1721. /* support xHCI 1.0 spec USB2 hardware LPM */
  1722. unsigned hw_lpm_support:1;
  1723. /* Broken Suspend flag for SNPS Suspend resume issue */
  1724. unsigned broken_suspend:1;
  1725. /* cached usb2 extened protocol capabilites */
  1726. u32 *ext_caps;
  1727. unsigned int num_ext_caps;
  1728. /* cached extended protocol port capabilities */
  1729. struct xhci_port_cap *port_caps;
  1730. unsigned int num_port_caps;
  1731. /* Compliance Mode Recovery Data */
  1732. struct timer_list comp_mode_recovery_timer;
  1733. u32 port_status_u0;
  1734. u16 test_mode;
  1735. /* Compliance Mode Timer Triggered every 2 seconds */
  1736. #define COMP_MODE_RCVRY_MSECS 2000
  1737. struct dentry *debugfs_root;
  1738. struct dentry *debugfs_slots;
  1739. struct list_head regset_list;
  1740. void *dbc;
  1741. /* platform-specific data -- must come last */
  1742. unsigned long priv[0] __aligned(sizeof(s64));
  1743. };
  1744. /* Platform specific overrides to generic XHCI hc_driver ops */
  1745. struct xhci_driver_overrides {
  1746. size_t extra_priv_size;
  1747. int (*reset)(struct usb_hcd *hcd);
  1748. int (*start)(struct usb_hcd *hcd);
  1749. };
  1750. #define XHCI_CFC_DELAY 10
  1751. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  1752. static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
  1753. {
  1754. struct usb_hcd *primary_hcd;
  1755. if (usb_hcd_is_primary_hcd(hcd))
  1756. primary_hcd = hcd;
  1757. else
  1758. primary_hcd = hcd->primary_hcd;
  1759. return (struct xhci_hcd *) (primary_hcd->hcd_priv);
  1760. }
  1761. static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
  1762. {
  1763. return xhci->main_hcd;
  1764. }
  1765. #define xhci_dbg(xhci, fmt, args...) \
  1766. dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1767. #define xhci_err(xhci, fmt, args...) \
  1768. dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1769. #define xhci_warn(xhci, fmt, args...) \
  1770. dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1771. #define xhci_warn_ratelimited(xhci, fmt, args...) \
  1772. dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1773. #define xhci_info(xhci, fmt, args...) \
  1774. dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1775. /*
  1776. * Registers should always be accessed with double word or quad word accesses.
  1777. *
  1778. * Some xHCI implementations may support 64-bit address pointers. Registers
  1779. * with 64-bit address pointers should be written to with dword accesses by
  1780. * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
  1781. * xHCI implementations that do not support 64-bit address pointers will ignore
  1782. * the high dword, and write order is irrelevant.
  1783. */
  1784. static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
  1785. __le64 __iomem *regs)
  1786. {
  1787. return lo_hi_readq(regs);
  1788. }
  1789. static inline void xhci_write_64(struct xhci_hcd *xhci,
  1790. const u64 val, __le64 __iomem *regs)
  1791. {
  1792. lo_hi_writeq(val, regs);
  1793. }
  1794. static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
  1795. {
  1796. return xhci->quirks & XHCI_LINK_TRB_QUIRK;
  1797. }
  1798. /* xHCI debugging */
  1799. char *xhci_get_slot_state(struct xhci_hcd *xhci,
  1800. struct xhci_container_ctx *ctx);
  1801. void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
  1802. const char *fmt, ...);
  1803. /* xHCI memory management */
  1804. void xhci_mem_cleanup(struct xhci_hcd *xhci);
  1805. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
  1806. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
  1807. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
  1808. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
  1809. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  1810. struct usb_device *udev);
  1811. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
  1812. unsigned int xhci_get_endpoint_address(unsigned int ep_index);
  1813. unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
  1814. void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
  1815. void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
  1816. struct xhci_virt_device *virt_dev,
  1817. int old_active_eps);
  1818. void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
  1819. void xhci_update_bw_info(struct xhci_hcd *xhci,
  1820. struct xhci_container_ctx *in_ctx,
  1821. struct xhci_input_control_ctx *ctrl_ctx,
  1822. struct xhci_virt_device *virt_dev);
  1823. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1824. struct xhci_container_ctx *in_ctx,
  1825. struct xhci_container_ctx *out_ctx,
  1826. unsigned int ep_index);
  1827. void xhci_slot_copy(struct xhci_hcd *xhci,
  1828. struct xhci_container_ctx *in_ctx,
  1829. struct xhci_container_ctx *out_ctx);
  1830. int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
  1831. struct usb_device *udev, struct usb_host_endpoint *ep,
  1832. gfp_t mem_flags);
  1833. struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
  1834. unsigned int num_segs, unsigned int cycle_state,
  1835. enum xhci_ring_type type, unsigned int max_packet, gfp_t flags);
  1836. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1837. int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
  1838. unsigned int num_trbs, gfp_t flags);
  1839. int xhci_alloc_erst(struct xhci_hcd *xhci,
  1840. struct xhci_ring *evt_ring,
  1841. struct xhci_erst *erst,
  1842. gfp_t flags);
  1843. void xhci_free_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
  1844. void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
  1845. struct xhci_virt_device *virt_dev,
  1846. unsigned int ep_index);
  1847. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  1848. unsigned int num_stream_ctxs,
  1849. unsigned int num_streams,
  1850. unsigned int max_packet, gfp_t flags);
  1851. void xhci_free_stream_info(struct xhci_hcd *xhci,
  1852. struct xhci_stream_info *stream_info);
  1853. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1854. struct xhci_ep_ctx *ep_ctx,
  1855. struct xhci_stream_info *stream_info);
  1856. void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
  1857. struct xhci_virt_ep *ep);
  1858. void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
  1859. struct xhci_virt_device *virt_dev, bool drop_control_ep);
  1860. struct xhci_ring *xhci_dma_to_transfer_ring(
  1861. struct xhci_virt_ep *ep,
  1862. u64 address);
  1863. struct xhci_ring *xhci_stream_id_to_ring(
  1864. struct xhci_virt_device *dev,
  1865. unsigned int ep_index,
  1866. unsigned int stream_id);
  1867. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1868. bool allocate_completion, gfp_t mem_flags);
  1869. struct xhci_command *xhci_alloc_command_with_ctx(struct xhci_hcd *xhci,
  1870. bool allocate_completion, gfp_t mem_flags);
  1871. void xhci_urb_free_priv(struct urb_priv *urb_priv);
  1872. void xhci_free_command(struct xhci_hcd *xhci,
  1873. struct xhci_command *command);
  1874. struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
  1875. int type, gfp_t flags);
  1876. void xhci_free_container_ctx(struct xhci_hcd *xhci,
  1877. struct xhci_container_ctx *ctx);
  1878. /* xHCI host controller glue */
  1879. typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
  1880. int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
  1881. void xhci_quiesce(struct xhci_hcd *xhci);
  1882. int xhci_halt(struct xhci_hcd *xhci);
  1883. int xhci_start(struct xhci_hcd *xhci);
  1884. int xhci_reset(struct xhci_hcd *xhci);
  1885. int xhci_run(struct usb_hcd *hcd);
  1886. int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
  1887. void xhci_shutdown(struct usb_hcd *hcd);
  1888. void xhci_init_driver(struct hc_driver *drv,
  1889. const struct xhci_driver_overrides *over);
  1890. int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
  1891. int xhci_ext_cap_init(struct xhci_hcd *xhci);
  1892. int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
  1893. int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
  1894. irqreturn_t xhci_irq(struct usb_hcd *hcd);
  1895. irqreturn_t xhci_msi_irq(int irq, void *hcd);
  1896. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1897. int xhci_alloc_tt_info(struct xhci_hcd *xhci,
  1898. struct xhci_virt_device *virt_dev,
  1899. struct usb_device *hdev,
  1900. struct usb_tt *tt, gfp_t mem_flags);
  1901. /* xHCI ring, segment, TRB, and TD functions */
  1902. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
  1903. struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
  1904. struct xhci_segment *start_seg, union xhci_trb *start_trb,
  1905. union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
  1906. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
  1907. void xhci_ring_cmd_db(struct xhci_hcd *xhci);
  1908. int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1909. u32 trb_type, u32 slot_id);
  1910. int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1911. dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
  1912. int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1913. u32 field1, u32 field2, u32 field3, u32 field4);
  1914. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1915. int slot_id, unsigned int ep_index, int suspend);
  1916. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1917. int slot_id, unsigned int ep_index);
  1918. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1919. int slot_id, unsigned int ep_index);
  1920. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1921. int slot_id, unsigned int ep_index);
  1922. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  1923. struct urb *urb, int slot_id, unsigned int ep_index);
  1924. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
  1925. struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
  1926. bool command_must_succeed);
  1927. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1928. dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
  1929. int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1930. int slot_id, unsigned int ep_index,
  1931. enum xhci_ep_reset_type reset_type);
  1932. int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1933. u32 slot_id);
  1934. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  1935. unsigned int slot_id, unsigned int ep_index,
  1936. unsigned int stream_id, struct xhci_td *cur_td,
  1937. struct xhci_dequeue_state *state);
  1938. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  1939. unsigned int slot_id, unsigned int ep_index,
  1940. struct xhci_dequeue_state *deq_state);
  1941. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
  1942. unsigned int stream_id, struct xhci_td *td);
  1943. void xhci_stop_endpoint_command_watchdog(struct timer_list *t);
  1944. void xhci_handle_command_timeout(struct work_struct *work);
  1945. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
  1946. unsigned int ep_index, unsigned int stream_id);
  1947. void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
  1948. void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1949. unsigned int count_trbs(u64 addr, u64 len);
  1950. /* xHCI roothub code */
  1951. void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
  1952. u32 link_state);
  1953. void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
  1954. u32 port_bit);
  1955. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
  1956. char *buf, u16 wLength);
  1957. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
  1958. int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
  1959. struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd);
  1960. void xhci_hc_died(struct xhci_hcd *xhci);
  1961. #ifdef CONFIG_PM
  1962. int xhci_bus_suspend(struct usb_hcd *hcd);
  1963. int xhci_bus_resume(struct usb_hcd *hcd);
  1964. unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd);
  1965. #else
  1966. #define xhci_bus_suspend NULL
  1967. #define xhci_bus_resume NULL
  1968. #define xhci_get_resuming_ports NULL
  1969. #endif /* CONFIG_PM */
  1970. u32 xhci_port_state_to_neutral(u32 state);
  1971. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  1972. u16 port);
  1973. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
  1974. /* xHCI contexts */
  1975. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
  1976. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1977. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
  1978. struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  1979. unsigned int slot_id, unsigned int ep_index,
  1980. unsigned int stream_id);
  1981. static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  1982. struct urb *urb)
  1983. {
  1984. return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
  1985. xhci_get_endpoint_index(&urb->ep->desc),
  1986. urb->stream_id);
  1987. }
  1988. static inline char *xhci_slot_state_string(u32 state)
  1989. {
  1990. switch (state) {
  1991. case SLOT_STATE_ENABLED:
  1992. return "enabled/disabled";
  1993. case SLOT_STATE_DEFAULT:
  1994. return "default";
  1995. case SLOT_STATE_ADDRESSED:
  1996. return "addressed";
  1997. case SLOT_STATE_CONFIGURED:
  1998. return "configured";
  1999. default:
  2000. return "reserved";
  2001. }
  2002. }
  2003. static inline const char *xhci_decode_trb(u32 field0, u32 field1, u32 field2,
  2004. u32 field3)
  2005. {
  2006. static char str[256];
  2007. int type = TRB_FIELD_TO_TYPE(field3);
  2008. switch (type) {
  2009. case TRB_LINK:
  2010. sprintf(str,
  2011. "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
  2012. field1, field0, GET_INTR_TARGET(field2),
  2013. xhci_trb_type_string(type),
  2014. field3 & TRB_IOC ? 'I' : 'i',
  2015. field3 & TRB_CHAIN ? 'C' : 'c',
  2016. field3 & TRB_TC ? 'T' : 't',
  2017. field3 & TRB_CYCLE ? 'C' : 'c');
  2018. break;
  2019. case TRB_TRANSFER:
  2020. case TRB_COMPLETION:
  2021. case TRB_PORT_STATUS:
  2022. case TRB_BANDWIDTH_EVENT:
  2023. case TRB_DOORBELL:
  2024. case TRB_HC_EVENT:
  2025. case TRB_DEV_NOTE:
  2026. case TRB_MFINDEX_WRAP:
  2027. sprintf(str,
  2028. "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
  2029. field1, field0,
  2030. xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
  2031. EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
  2032. /* Macro decrements 1, maybe it shouldn't?!? */
  2033. TRB_TO_EP_INDEX(field3) + 1,
  2034. xhci_trb_type_string(type),
  2035. field3 & EVENT_DATA ? 'E' : 'e',
  2036. field3 & TRB_CYCLE ? 'C' : 'c');
  2037. break;
  2038. case TRB_SETUP:
  2039. sprintf(str, "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
  2040. field0 & 0xff,
  2041. (field0 & 0xff00) >> 8,
  2042. (field0 & 0xff000000) >> 24,
  2043. (field0 & 0xff0000) >> 16,
  2044. (field1 & 0xff00) >> 8,
  2045. field1 & 0xff,
  2046. (field1 & 0xff000000) >> 16 |
  2047. (field1 & 0xff0000) >> 16,
  2048. TRB_LEN(field2), GET_TD_SIZE(field2),
  2049. GET_INTR_TARGET(field2),
  2050. xhci_trb_type_string(type),
  2051. field3 & TRB_IDT ? 'I' : 'i',
  2052. field3 & TRB_IOC ? 'I' : 'i',
  2053. field3 & TRB_CYCLE ? 'C' : 'c');
  2054. break;
  2055. case TRB_DATA:
  2056. sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
  2057. field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
  2058. GET_INTR_TARGET(field2),
  2059. xhci_trb_type_string(type),
  2060. field3 & TRB_IDT ? 'I' : 'i',
  2061. field3 & TRB_IOC ? 'I' : 'i',
  2062. field3 & TRB_CHAIN ? 'C' : 'c',
  2063. field3 & TRB_NO_SNOOP ? 'S' : 's',
  2064. field3 & TRB_ISP ? 'I' : 'i',
  2065. field3 & TRB_ENT ? 'E' : 'e',
  2066. field3 & TRB_CYCLE ? 'C' : 'c');
  2067. break;
  2068. case TRB_STATUS:
  2069. sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
  2070. field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
  2071. GET_INTR_TARGET(field2),
  2072. xhci_trb_type_string(type),
  2073. field3 & TRB_IOC ? 'I' : 'i',
  2074. field3 & TRB_CHAIN ? 'C' : 'c',
  2075. field3 & TRB_ENT ? 'E' : 'e',
  2076. field3 & TRB_CYCLE ? 'C' : 'c');
  2077. break;
  2078. case TRB_NORMAL:
  2079. case TRB_ISOC:
  2080. case TRB_EVENT_DATA:
  2081. case TRB_TR_NOOP:
  2082. sprintf(str,
  2083. "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
  2084. field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
  2085. GET_INTR_TARGET(field2),
  2086. xhci_trb_type_string(type),
  2087. field3 & TRB_BEI ? 'B' : 'b',
  2088. field3 & TRB_IDT ? 'I' : 'i',
  2089. field3 & TRB_IOC ? 'I' : 'i',
  2090. field3 & TRB_CHAIN ? 'C' : 'c',
  2091. field3 & TRB_NO_SNOOP ? 'S' : 's',
  2092. field3 & TRB_ISP ? 'I' : 'i',
  2093. field3 & TRB_ENT ? 'E' : 'e',
  2094. field3 & TRB_CYCLE ? 'C' : 'c');
  2095. break;
  2096. case TRB_CMD_NOOP:
  2097. case TRB_ENABLE_SLOT:
  2098. sprintf(str,
  2099. "%s: flags %c",
  2100. xhci_trb_type_string(type),
  2101. field3 & TRB_CYCLE ? 'C' : 'c');
  2102. break;
  2103. case TRB_DISABLE_SLOT:
  2104. case TRB_NEG_BANDWIDTH:
  2105. sprintf(str,
  2106. "%s: slot %d flags %c",
  2107. xhci_trb_type_string(type),
  2108. TRB_TO_SLOT_ID(field3),
  2109. field3 & TRB_CYCLE ? 'C' : 'c');
  2110. break;
  2111. case TRB_ADDR_DEV:
  2112. sprintf(str,
  2113. "%s: ctx %08x%08x slot %d flags %c:%c",
  2114. xhci_trb_type_string(type),
  2115. field1, field0,
  2116. TRB_TO_SLOT_ID(field3),
  2117. field3 & TRB_BSR ? 'B' : 'b',
  2118. field3 & TRB_CYCLE ? 'C' : 'c');
  2119. break;
  2120. case TRB_CONFIG_EP:
  2121. sprintf(str,
  2122. "%s: ctx %08x%08x slot %d flags %c:%c",
  2123. xhci_trb_type_string(type),
  2124. field1, field0,
  2125. TRB_TO_SLOT_ID(field3),
  2126. field3 & TRB_DC ? 'D' : 'd',
  2127. field3 & TRB_CYCLE ? 'C' : 'c');
  2128. break;
  2129. case TRB_EVAL_CONTEXT:
  2130. sprintf(str,
  2131. "%s: ctx %08x%08x slot %d flags %c",
  2132. xhci_trb_type_string(type),
  2133. field1, field0,
  2134. TRB_TO_SLOT_ID(field3),
  2135. field3 & TRB_CYCLE ? 'C' : 'c');
  2136. break;
  2137. case TRB_RESET_EP:
  2138. sprintf(str,
  2139. "%s: ctx %08x%08x slot %d ep %d flags %c",
  2140. xhci_trb_type_string(type),
  2141. field1, field0,
  2142. TRB_TO_SLOT_ID(field3),
  2143. /* Macro decrements 1, maybe it shouldn't?!? */
  2144. TRB_TO_EP_INDEX(field3) + 1,
  2145. field3 & TRB_CYCLE ? 'C' : 'c');
  2146. break;
  2147. case TRB_STOP_RING:
  2148. sprintf(str,
  2149. "%s: slot %d sp %d ep %d flags %c",
  2150. xhci_trb_type_string(type),
  2151. TRB_TO_SLOT_ID(field3),
  2152. TRB_TO_SUSPEND_PORT(field3),
  2153. /* Macro decrements 1, maybe it shouldn't?!? */
  2154. TRB_TO_EP_INDEX(field3) + 1,
  2155. field3 & TRB_CYCLE ? 'C' : 'c');
  2156. break;
  2157. case TRB_SET_DEQ:
  2158. sprintf(str,
  2159. "%s: deq %08x%08x stream %d slot %d ep %d flags %c",
  2160. xhci_trb_type_string(type),
  2161. field1, field0,
  2162. TRB_TO_STREAM_ID(field2),
  2163. TRB_TO_SLOT_ID(field3),
  2164. /* Macro decrements 1, maybe it shouldn't?!? */
  2165. TRB_TO_EP_INDEX(field3) + 1,
  2166. field3 & TRB_CYCLE ? 'C' : 'c');
  2167. break;
  2168. case TRB_RESET_DEV:
  2169. sprintf(str,
  2170. "%s: slot %d flags %c",
  2171. xhci_trb_type_string(type),
  2172. TRB_TO_SLOT_ID(field3),
  2173. field3 & TRB_CYCLE ? 'C' : 'c');
  2174. break;
  2175. case TRB_FORCE_EVENT:
  2176. sprintf(str,
  2177. "%s: event %08x%08x vf intr %d vf id %d flags %c",
  2178. xhci_trb_type_string(type),
  2179. field1, field0,
  2180. TRB_TO_VF_INTR_TARGET(field2),
  2181. TRB_TO_VF_ID(field3),
  2182. field3 & TRB_CYCLE ? 'C' : 'c');
  2183. break;
  2184. case TRB_SET_LT:
  2185. sprintf(str,
  2186. "%s: belt %d flags %c",
  2187. xhci_trb_type_string(type),
  2188. TRB_TO_BELT(field3),
  2189. field3 & TRB_CYCLE ? 'C' : 'c');
  2190. break;
  2191. case TRB_GET_BW:
  2192. sprintf(str,
  2193. "%s: ctx %08x%08x slot %d speed %d flags %c",
  2194. xhci_trb_type_string(type),
  2195. field1, field0,
  2196. TRB_TO_SLOT_ID(field3),
  2197. TRB_TO_DEV_SPEED(field3),
  2198. field3 & TRB_CYCLE ? 'C' : 'c');
  2199. break;
  2200. case TRB_FORCE_HEADER:
  2201. sprintf(str,
  2202. "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
  2203. xhci_trb_type_string(type),
  2204. field2, field1, field0 & 0xffffffe0,
  2205. TRB_TO_PACKET_TYPE(field0),
  2206. TRB_TO_ROOTHUB_PORT(field3),
  2207. field3 & TRB_CYCLE ? 'C' : 'c');
  2208. break;
  2209. default:
  2210. sprintf(str,
  2211. "type '%s' -> raw %08x %08x %08x %08x",
  2212. xhci_trb_type_string(type),
  2213. field0, field1, field2, field3);
  2214. }
  2215. return str;
  2216. }
  2217. static inline const char *xhci_decode_slot_context(u32 info, u32 info2,
  2218. u32 tt_info, u32 state)
  2219. {
  2220. static char str[1024];
  2221. u32 speed;
  2222. u32 hub;
  2223. u32 mtt;
  2224. int ret = 0;
  2225. speed = info & DEV_SPEED;
  2226. hub = info & DEV_HUB;
  2227. mtt = info & DEV_MTT;
  2228. ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
  2229. info & ROUTE_STRING_MASK,
  2230. ({ char *s;
  2231. switch (speed) {
  2232. case SLOT_SPEED_FS:
  2233. s = "full-speed";
  2234. break;
  2235. case SLOT_SPEED_LS:
  2236. s = "low-speed";
  2237. break;
  2238. case SLOT_SPEED_HS:
  2239. s = "high-speed";
  2240. break;
  2241. case SLOT_SPEED_SS:
  2242. s = "super-speed";
  2243. break;
  2244. case SLOT_SPEED_SSP:
  2245. s = "super-speed plus";
  2246. break;
  2247. default:
  2248. s = "UNKNOWN speed";
  2249. } s; }),
  2250. mtt ? " multi-TT" : "",
  2251. hub ? " Hub" : "",
  2252. (info & LAST_CTX_MASK) >> 27,
  2253. info2 & MAX_EXIT,
  2254. DEVINFO_TO_ROOT_HUB_PORT(info2),
  2255. DEVINFO_TO_MAX_PORTS(info2));
  2256. ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
  2257. tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
  2258. GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
  2259. state & DEV_ADDR_MASK,
  2260. xhci_slot_state_string(GET_SLOT_STATE(state)));
  2261. return str;
  2262. }
  2263. static inline const char *xhci_portsc_link_state_string(u32 portsc)
  2264. {
  2265. switch (portsc & PORT_PLS_MASK) {
  2266. case XDEV_U0:
  2267. return "U0";
  2268. case XDEV_U1:
  2269. return "U1";
  2270. case XDEV_U2:
  2271. return "U2";
  2272. case XDEV_U3:
  2273. return "U3";
  2274. case XDEV_DISABLED:
  2275. return "Disabled";
  2276. case XDEV_RXDETECT:
  2277. return "RxDetect";
  2278. case XDEV_INACTIVE:
  2279. return "Inactive";
  2280. case XDEV_POLLING:
  2281. return "Polling";
  2282. case XDEV_RECOVERY:
  2283. return "Recovery";
  2284. case XDEV_HOT_RESET:
  2285. return "Hot Reset";
  2286. case XDEV_COMP_MODE:
  2287. return "Compliance mode";
  2288. case XDEV_TEST_MODE:
  2289. return "Test mode";
  2290. case XDEV_RESUME:
  2291. return "Resume";
  2292. default:
  2293. break;
  2294. }
  2295. return "Unknown";
  2296. }
  2297. static inline const char *xhci_decode_portsc(u32 portsc)
  2298. {
  2299. static char str[256];
  2300. int ret;
  2301. ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
  2302. portsc & PORT_POWER ? "Powered" : "Powered-off",
  2303. portsc & PORT_CONNECT ? "Connected" : "Not-connected",
  2304. portsc & PORT_PE ? "Enabled" : "Disabled",
  2305. xhci_portsc_link_state_string(portsc),
  2306. DEV_PORT_SPEED(portsc));
  2307. if (portsc & PORT_OC)
  2308. ret += sprintf(str + ret, "OverCurrent ");
  2309. if (portsc & PORT_RESET)
  2310. ret += sprintf(str + ret, "In-Reset ");
  2311. ret += sprintf(str + ret, "Change: ");
  2312. if (portsc & PORT_CSC)
  2313. ret += sprintf(str + ret, "CSC ");
  2314. if (portsc & PORT_PEC)
  2315. ret += sprintf(str + ret, "PEC ");
  2316. if (portsc & PORT_WRC)
  2317. ret += sprintf(str + ret, "WRC ");
  2318. if (portsc & PORT_OCC)
  2319. ret += sprintf(str + ret, "OCC ");
  2320. if (portsc & PORT_RC)
  2321. ret += sprintf(str + ret, "PRC ");
  2322. if (portsc & PORT_PLC)
  2323. ret += sprintf(str + ret, "PLC ");
  2324. if (portsc & PORT_CEC)
  2325. ret += sprintf(str + ret, "CEC ");
  2326. if (portsc & PORT_CAS)
  2327. ret += sprintf(str + ret, "CAS ");
  2328. ret += sprintf(str + ret, "Wake: ");
  2329. if (portsc & PORT_WKCONN_E)
  2330. ret += sprintf(str + ret, "WCE ");
  2331. if (portsc & PORT_WKDISC_E)
  2332. ret += sprintf(str + ret, "WDE ");
  2333. if (portsc & PORT_WKOC_E)
  2334. ret += sprintf(str + ret, "WOE ");
  2335. return str;
  2336. }
  2337. static inline const char *xhci_ep_state_string(u8 state)
  2338. {
  2339. switch (state) {
  2340. case EP_STATE_DISABLED:
  2341. return "disabled";
  2342. case EP_STATE_RUNNING:
  2343. return "running";
  2344. case EP_STATE_HALTED:
  2345. return "halted";
  2346. case EP_STATE_STOPPED:
  2347. return "stopped";
  2348. case EP_STATE_ERROR:
  2349. return "error";
  2350. default:
  2351. return "INVALID";
  2352. }
  2353. }
  2354. static inline const char *xhci_ep_type_string(u8 type)
  2355. {
  2356. switch (type) {
  2357. case ISOC_OUT_EP:
  2358. return "Isoc OUT";
  2359. case BULK_OUT_EP:
  2360. return "Bulk OUT";
  2361. case INT_OUT_EP:
  2362. return "Int OUT";
  2363. case CTRL_EP:
  2364. return "Ctrl";
  2365. case ISOC_IN_EP:
  2366. return "Isoc IN";
  2367. case BULK_IN_EP:
  2368. return "Bulk IN";
  2369. case INT_IN_EP:
  2370. return "Int IN";
  2371. default:
  2372. return "INVALID";
  2373. }
  2374. }
  2375. static inline const char *xhci_decode_ep_context(u32 info, u32 info2, u64 deq,
  2376. u32 tx_info)
  2377. {
  2378. static char str[1024];
  2379. int ret;
  2380. u32 esit;
  2381. u16 maxp;
  2382. u16 avg;
  2383. u8 max_pstr;
  2384. u8 ep_state;
  2385. u8 interval;
  2386. u8 ep_type;
  2387. u8 burst;
  2388. u8 cerr;
  2389. u8 mult;
  2390. bool lsa;
  2391. bool hid;
  2392. esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
  2393. CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
  2394. ep_state = info & EP_STATE_MASK;
  2395. max_pstr = CTX_TO_EP_MAXPSTREAMS(info);
  2396. interval = CTX_TO_EP_INTERVAL(info);
  2397. mult = CTX_TO_EP_MULT(info) + 1;
  2398. lsa = !!(info & EP_HAS_LSA);
  2399. cerr = (info2 & (3 << 1)) >> 1;
  2400. ep_type = CTX_TO_EP_TYPE(info2);
  2401. hid = !!(info2 & (1 << 7));
  2402. burst = CTX_TO_MAX_BURST(info2);
  2403. maxp = MAX_PACKET_DECODED(info2);
  2404. avg = EP_AVG_TRB_LENGTH(tx_info);
  2405. ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
  2406. xhci_ep_state_string(ep_state), mult,
  2407. max_pstr, lsa ? "LSA " : "");
  2408. ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
  2409. (1 << interval) * 125, esit, cerr);
  2410. ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
  2411. xhci_ep_type_string(ep_type), hid ? "HID" : "",
  2412. burst, maxp, deq);
  2413. ret += sprintf(str + ret, "avg trb len %d", avg);
  2414. return str;
  2415. }
  2416. #endif /* __LINUX_XHCI_HCD_H */