nhi_regs.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Thunderbolt driver - NHI registers
  4. *
  5. * Copyright (c) 2014 Andreas Noever <andreas.noever@gmail.com>
  6. */
  7. #ifndef NHI_REGS_H_
  8. #define NHI_REGS_H_
  9. #include <linux/types.h>
  10. enum ring_flags {
  11. RING_FLAG_ISOCH_ENABLE = 1 << 27, /* TX only? */
  12. RING_FLAG_E2E_FLOW_CONTROL = 1 << 28,
  13. RING_FLAG_PCI_NO_SNOOP = 1 << 29,
  14. RING_FLAG_RAW = 1 << 30, /* ignore EOF/SOF mask, include checksum */
  15. RING_FLAG_ENABLE = 1 << 31,
  16. };
  17. /**
  18. * struct ring_desc - TX/RX ring entry
  19. *
  20. * For TX set length/eof/sof.
  21. * For RX length/eof/sof are set by the NHI.
  22. */
  23. struct ring_desc {
  24. u64 phys;
  25. u32 length:12;
  26. u32 eof:4;
  27. u32 sof:4;
  28. enum ring_desc_flags flags:12;
  29. u32 time; /* write zero */
  30. } __packed;
  31. /* NHI registers in bar 0 */
  32. /*
  33. * 16 bytes per entry, one entry for every hop (REG_HOP_COUNT)
  34. * 00: physical pointer to an array of struct ring_desc
  35. * 08: ring tail (set by NHI)
  36. * 10: ring head (index of first non posted descriptor)
  37. * 12: descriptor count
  38. */
  39. #define REG_TX_RING_BASE 0x00000
  40. /*
  41. * 16 bytes per entry, one entry for every hop (REG_HOP_COUNT)
  42. * 00: physical pointer to an array of struct ring_desc
  43. * 08: ring head (index of first not posted descriptor)
  44. * 10: ring tail (set by NHI)
  45. * 12: descriptor count
  46. * 14: max frame sizes (anything larger than 0x100 has no effect)
  47. */
  48. #define REG_RX_RING_BASE 0x08000
  49. /*
  50. * 32 bytes per entry, one entry for every hop (REG_HOP_COUNT)
  51. * 00: enum_ring_flags
  52. * 04: isoch time stamp ?? (write 0)
  53. * ..: unknown
  54. */
  55. #define REG_TX_OPTIONS_BASE 0x19800
  56. /*
  57. * 32 bytes per entry, one entry for every hop (REG_HOP_COUNT)
  58. * 00: enum ring_flags
  59. * If RING_FLAG_E2E_FLOW_CONTROL is set then bits 13-23 must be set to
  60. * the corresponding TX hop id.
  61. * 04: EOF/SOF mask (ignored for RING_FLAG_RAW rings)
  62. * ..: unknown
  63. */
  64. #define REG_RX_OPTIONS_BASE 0x29800
  65. #define REG_RX_OPTIONS_E2E_HOP_MASK GENMASK(22, 12)
  66. #define REG_RX_OPTIONS_E2E_HOP_SHIFT 12
  67. /*
  68. * three bitfields: tx, rx, rx overflow
  69. * Every bitfield contains one bit for every hop (REG_HOP_COUNT). Registers are
  70. * cleared on read. New interrupts are fired only after ALL registers have been
  71. * read (even those containing only disabled rings).
  72. */
  73. #define REG_RING_NOTIFY_BASE 0x37800
  74. #define RING_NOTIFY_REG_COUNT(nhi) ((31 + 3 * nhi->hop_count) / 32)
  75. /*
  76. * two bitfields: rx, tx
  77. * Both bitfields contains one bit for every hop (REG_HOP_COUNT). To
  78. * enable/disable interrupts set/clear the corresponding bits.
  79. */
  80. #define REG_RING_INTERRUPT_BASE 0x38200
  81. #define RING_INTERRUPT_REG_COUNT(nhi) ((31 + 2 * nhi->hop_count) / 32)
  82. #define REG_INT_THROTTLING_RATE 0x38c00
  83. /* Interrupt Vector Allocation */
  84. #define REG_INT_VEC_ALLOC_BASE 0x38c40
  85. #define REG_INT_VEC_ALLOC_BITS 4
  86. #define REG_INT_VEC_ALLOC_MASK GENMASK(3, 0)
  87. #define REG_INT_VEC_ALLOC_REGS (32 / REG_INT_VEC_ALLOC_BITS)
  88. /* The last 11 bits contain the number of hops supported by the NHI port. */
  89. #define REG_HOP_COUNT 0x39640
  90. #define REG_DMA_MISC 0x39864
  91. #define REG_DMA_MISC_INT_AUTO_CLEAR BIT(2)
  92. #define REG_INMAIL_DATA 0x39900
  93. #define REG_INMAIL_CMD 0x39904
  94. #define REG_INMAIL_CMD_MASK GENMASK(7, 0)
  95. #define REG_INMAIL_ERROR BIT(30)
  96. #define REG_INMAIL_OP_REQUEST BIT(31)
  97. #define REG_OUTMAIL_CMD 0x3990c
  98. #define REG_OUTMAIL_CMD_OPMODE_SHIFT 8
  99. #define REG_OUTMAIL_CMD_OPMODE_MASK GENMASK(11, 8)
  100. #define REG_FW_STS 0x39944
  101. #define REG_FW_STS_NVM_AUTH_DONE BIT(31)
  102. #define REG_FW_STS_CIO_RESET_REQ BIT(30)
  103. #define REG_FW_STS_ICM_EN_CPU BIT(2)
  104. #define REG_FW_STS_ICM_EN_INVERT BIT(1)
  105. #define REG_FW_STS_ICM_EN BIT(0)
  106. #endif