mvumi.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697
  1. /*
  2. * Marvell UMI driver
  3. *
  4. * Copyright 2011 Marvell. <jyli@marvell.com>
  5. *
  6. * This file is licensed under GPLv2.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; version 2 of the
  11. * License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
  21. * USA
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/init.h>
  27. #include <linux/device.h>
  28. #include <linux/pci.h>
  29. #include <linux/list.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/delay.h>
  33. #include <linux/ktime.h>
  34. #include <linux/blkdev.h>
  35. #include <linux/io.h>
  36. #include <scsi/scsi.h>
  37. #include <scsi/scsi_cmnd.h>
  38. #include <scsi/scsi_device.h>
  39. #include <scsi/scsi_host.h>
  40. #include <scsi/scsi_transport.h>
  41. #include <scsi/scsi_eh.h>
  42. #include <linux/uaccess.h>
  43. #include <linux/kthread.h>
  44. #include "mvumi.h"
  45. MODULE_LICENSE("GPL");
  46. MODULE_AUTHOR("jyli@marvell.com");
  47. MODULE_DESCRIPTION("Marvell UMI Driver");
  48. static const struct pci_device_id mvumi_pci_table[] = {
  49. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, PCI_DEVICE_ID_MARVELL_MV9143) },
  50. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, PCI_DEVICE_ID_MARVELL_MV9580) },
  51. { 0 }
  52. };
  53. MODULE_DEVICE_TABLE(pci, mvumi_pci_table);
  54. static void tag_init(struct mvumi_tag *st, unsigned short size)
  55. {
  56. unsigned short i;
  57. BUG_ON(size != st->size);
  58. st->top = size;
  59. for (i = 0; i < size; i++)
  60. st->stack[i] = size - 1 - i;
  61. }
  62. static unsigned short tag_get_one(struct mvumi_hba *mhba, struct mvumi_tag *st)
  63. {
  64. BUG_ON(st->top <= 0);
  65. return st->stack[--st->top];
  66. }
  67. static void tag_release_one(struct mvumi_hba *mhba, struct mvumi_tag *st,
  68. unsigned short tag)
  69. {
  70. BUG_ON(st->top >= st->size);
  71. st->stack[st->top++] = tag;
  72. }
  73. static bool tag_is_empty(struct mvumi_tag *st)
  74. {
  75. if (st->top == 0)
  76. return 1;
  77. else
  78. return 0;
  79. }
  80. static void mvumi_unmap_pci_addr(struct pci_dev *dev, void **addr_array)
  81. {
  82. int i;
  83. for (i = 0; i < MAX_BASE_ADDRESS; i++)
  84. if ((pci_resource_flags(dev, i) & IORESOURCE_MEM) &&
  85. addr_array[i])
  86. pci_iounmap(dev, addr_array[i]);
  87. }
  88. static int mvumi_map_pci_addr(struct pci_dev *dev, void **addr_array)
  89. {
  90. int i;
  91. for (i = 0; i < MAX_BASE_ADDRESS; i++) {
  92. if (pci_resource_flags(dev, i) & IORESOURCE_MEM) {
  93. addr_array[i] = pci_iomap(dev, i, 0);
  94. if (!addr_array[i]) {
  95. dev_err(&dev->dev, "failed to map Bar[%d]\n",
  96. i);
  97. mvumi_unmap_pci_addr(dev, addr_array);
  98. return -ENOMEM;
  99. }
  100. } else
  101. addr_array[i] = NULL;
  102. dev_dbg(&dev->dev, "Bar %d : %p.\n", i, addr_array[i]);
  103. }
  104. return 0;
  105. }
  106. static struct mvumi_res *mvumi_alloc_mem_resource(struct mvumi_hba *mhba,
  107. enum resource_type type, unsigned int size)
  108. {
  109. struct mvumi_res *res = kzalloc(sizeof(*res), GFP_ATOMIC);
  110. if (!res) {
  111. dev_err(&mhba->pdev->dev,
  112. "Failed to allocate memory for resource manager.\n");
  113. return NULL;
  114. }
  115. switch (type) {
  116. case RESOURCE_CACHED_MEMORY:
  117. res->virt_addr = kzalloc(size, GFP_ATOMIC);
  118. if (!res->virt_addr) {
  119. dev_err(&mhba->pdev->dev,
  120. "unable to allocate memory,size = %d.\n", size);
  121. kfree(res);
  122. return NULL;
  123. }
  124. break;
  125. case RESOURCE_UNCACHED_MEMORY:
  126. size = round_up(size, 8);
  127. res->virt_addr = pci_zalloc_consistent(mhba->pdev, size,
  128. &res->bus_addr);
  129. if (!res->virt_addr) {
  130. dev_err(&mhba->pdev->dev,
  131. "unable to allocate consistent mem,"
  132. "size = %d.\n", size);
  133. kfree(res);
  134. return NULL;
  135. }
  136. break;
  137. default:
  138. dev_err(&mhba->pdev->dev, "unknown resource type %d.\n", type);
  139. kfree(res);
  140. return NULL;
  141. }
  142. res->type = type;
  143. res->size = size;
  144. INIT_LIST_HEAD(&res->entry);
  145. list_add_tail(&res->entry, &mhba->res_list);
  146. return res;
  147. }
  148. static void mvumi_release_mem_resource(struct mvumi_hba *mhba)
  149. {
  150. struct mvumi_res *res, *tmp;
  151. list_for_each_entry_safe(res, tmp, &mhba->res_list, entry) {
  152. switch (res->type) {
  153. case RESOURCE_UNCACHED_MEMORY:
  154. pci_free_consistent(mhba->pdev, res->size,
  155. res->virt_addr, res->bus_addr);
  156. break;
  157. case RESOURCE_CACHED_MEMORY:
  158. kfree(res->virt_addr);
  159. break;
  160. default:
  161. dev_err(&mhba->pdev->dev,
  162. "unknown resource type %d\n", res->type);
  163. break;
  164. }
  165. list_del(&res->entry);
  166. kfree(res);
  167. }
  168. mhba->fw_flag &= ~MVUMI_FW_ALLOC;
  169. }
  170. /**
  171. * mvumi_make_sgl - Prepares SGL
  172. * @mhba: Adapter soft state
  173. * @scmd: SCSI command from the mid-layer
  174. * @sgl_p: SGL to be filled in
  175. * @sg_count return the number of SG elements
  176. *
  177. * If successful, this function returns 0. otherwise, it returns -1.
  178. */
  179. static int mvumi_make_sgl(struct mvumi_hba *mhba, struct scsi_cmnd *scmd,
  180. void *sgl_p, unsigned char *sg_count)
  181. {
  182. struct scatterlist *sg;
  183. struct mvumi_sgl *m_sg = (struct mvumi_sgl *) sgl_p;
  184. unsigned int i;
  185. unsigned int sgnum = scsi_sg_count(scmd);
  186. dma_addr_t busaddr;
  187. sg = scsi_sglist(scmd);
  188. *sg_count = pci_map_sg(mhba->pdev, sg, sgnum,
  189. (int) scmd->sc_data_direction);
  190. if (*sg_count > mhba->max_sge) {
  191. dev_err(&mhba->pdev->dev,
  192. "sg count[0x%x] is bigger than max sg[0x%x].\n",
  193. *sg_count, mhba->max_sge);
  194. pci_unmap_sg(mhba->pdev, sg, sgnum,
  195. (int) scmd->sc_data_direction);
  196. return -1;
  197. }
  198. for (i = 0; i < *sg_count; i++) {
  199. busaddr = sg_dma_address(&sg[i]);
  200. m_sg->baseaddr_l = cpu_to_le32(lower_32_bits(busaddr));
  201. m_sg->baseaddr_h = cpu_to_le32(upper_32_bits(busaddr));
  202. m_sg->flags = 0;
  203. sgd_setsz(mhba, m_sg, cpu_to_le32(sg_dma_len(&sg[i])));
  204. if ((i + 1) == *sg_count)
  205. m_sg->flags |= 1U << mhba->eot_flag;
  206. sgd_inc(mhba, m_sg);
  207. }
  208. return 0;
  209. }
  210. static int mvumi_internal_cmd_sgl(struct mvumi_hba *mhba, struct mvumi_cmd *cmd,
  211. unsigned int size)
  212. {
  213. struct mvumi_sgl *m_sg;
  214. void *virt_addr;
  215. dma_addr_t phy_addr;
  216. if (size == 0)
  217. return 0;
  218. virt_addr = pci_zalloc_consistent(mhba->pdev, size, &phy_addr);
  219. if (!virt_addr)
  220. return -1;
  221. m_sg = (struct mvumi_sgl *) &cmd->frame->payload[0];
  222. cmd->frame->sg_counts = 1;
  223. cmd->data_buf = virt_addr;
  224. m_sg->baseaddr_l = cpu_to_le32(lower_32_bits(phy_addr));
  225. m_sg->baseaddr_h = cpu_to_le32(upper_32_bits(phy_addr));
  226. m_sg->flags = 1U << mhba->eot_flag;
  227. sgd_setsz(mhba, m_sg, cpu_to_le32(size));
  228. return 0;
  229. }
  230. static struct mvumi_cmd *mvumi_create_internal_cmd(struct mvumi_hba *mhba,
  231. unsigned int buf_size)
  232. {
  233. struct mvumi_cmd *cmd;
  234. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  235. if (!cmd) {
  236. dev_err(&mhba->pdev->dev, "failed to create a internal cmd\n");
  237. return NULL;
  238. }
  239. INIT_LIST_HEAD(&cmd->queue_pointer);
  240. cmd->frame = pci_alloc_consistent(mhba->pdev,
  241. mhba->ib_max_size, &cmd->frame_phys);
  242. if (!cmd->frame) {
  243. dev_err(&mhba->pdev->dev, "failed to allocate memory for FW"
  244. " frame,size = %d.\n", mhba->ib_max_size);
  245. kfree(cmd);
  246. return NULL;
  247. }
  248. if (buf_size) {
  249. if (mvumi_internal_cmd_sgl(mhba, cmd, buf_size)) {
  250. dev_err(&mhba->pdev->dev, "failed to allocate memory"
  251. " for internal frame\n");
  252. pci_free_consistent(mhba->pdev, mhba->ib_max_size,
  253. cmd->frame, cmd->frame_phys);
  254. kfree(cmd);
  255. return NULL;
  256. }
  257. } else
  258. cmd->frame->sg_counts = 0;
  259. return cmd;
  260. }
  261. static void mvumi_delete_internal_cmd(struct mvumi_hba *mhba,
  262. struct mvumi_cmd *cmd)
  263. {
  264. struct mvumi_sgl *m_sg;
  265. unsigned int size;
  266. dma_addr_t phy_addr;
  267. if (cmd && cmd->frame) {
  268. if (cmd->frame->sg_counts) {
  269. m_sg = (struct mvumi_sgl *) &cmd->frame->payload[0];
  270. sgd_getsz(mhba, m_sg, size);
  271. phy_addr = (dma_addr_t) m_sg->baseaddr_l |
  272. (dma_addr_t) ((m_sg->baseaddr_h << 16) << 16);
  273. pci_free_consistent(mhba->pdev, size, cmd->data_buf,
  274. phy_addr);
  275. }
  276. pci_free_consistent(mhba->pdev, mhba->ib_max_size,
  277. cmd->frame, cmd->frame_phys);
  278. kfree(cmd);
  279. }
  280. }
  281. /**
  282. * mvumi_get_cmd - Get a command from the free pool
  283. * @mhba: Adapter soft state
  284. *
  285. * Returns a free command from the pool
  286. */
  287. static struct mvumi_cmd *mvumi_get_cmd(struct mvumi_hba *mhba)
  288. {
  289. struct mvumi_cmd *cmd = NULL;
  290. if (likely(!list_empty(&mhba->cmd_pool))) {
  291. cmd = list_entry((&mhba->cmd_pool)->next,
  292. struct mvumi_cmd, queue_pointer);
  293. list_del_init(&cmd->queue_pointer);
  294. } else
  295. dev_warn(&mhba->pdev->dev, "command pool is empty!\n");
  296. return cmd;
  297. }
  298. /**
  299. * mvumi_return_cmd - Return a cmd to free command pool
  300. * @mhba: Adapter soft state
  301. * @cmd: Command packet to be returned to free command pool
  302. */
  303. static inline void mvumi_return_cmd(struct mvumi_hba *mhba,
  304. struct mvumi_cmd *cmd)
  305. {
  306. cmd->scmd = NULL;
  307. list_add_tail(&cmd->queue_pointer, &mhba->cmd_pool);
  308. }
  309. /**
  310. * mvumi_free_cmds - Free all the cmds in the free cmd pool
  311. * @mhba: Adapter soft state
  312. */
  313. static void mvumi_free_cmds(struct mvumi_hba *mhba)
  314. {
  315. struct mvumi_cmd *cmd;
  316. while (!list_empty(&mhba->cmd_pool)) {
  317. cmd = list_first_entry(&mhba->cmd_pool, struct mvumi_cmd,
  318. queue_pointer);
  319. list_del(&cmd->queue_pointer);
  320. if (!(mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC))
  321. kfree(cmd->frame);
  322. kfree(cmd);
  323. }
  324. }
  325. /**
  326. * mvumi_alloc_cmds - Allocates the command packets
  327. * @mhba: Adapter soft state
  328. *
  329. */
  330. static int mvumi_alloc_cmds(struct mvumi_hba *mhba)
  331. {
  332. int i;
  333. struct mvumi_cmd *cmd;
  334. for (i = 0; i < mhba->max_io; i++) {
  335. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  336. if (!cmd)
  337. goto err_exit;
  338. INIT_LIST_HEAD(&cmd->queue_pointer);
  339. list_add_tail(&cmd->queue_pointer, &mhba->cmd_pool);
  340. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
  341. cmd->frame = mhba->ib_frame + i * mhba->ib_max_size;
  342. cmd->frame_phys = mhba->ib_frame_phys
  343. + i * mhba->ib_max_size;
  344. } else
  345. cmd->frame = kzalloc(mhba->ib_max_size, GFP_KERNEL);
  346. if (!cmd->frame)
  347. goto err_exit;
  348. }
  349. return 0;
  350. err_exit:
  351. dev_err(&mhba->pdev->dev,
  352. "failed to allocate memory for cmd[0x%x].\n", i);
  353. while (!list_empty(&mhba->cmd_pool)) {
  354. cmd = list_first_entry(&mhba->cmd_pool, struct mvumi_cmd,
  355. queue_pointer);
  356. list_del(&cmd->queue_pointer);
  357. if (!(mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC))
  358. kfree(cmd->frame);
  359. kfree(cmd);
  360. }
  361. return -ENOMEM;
  362. }
  363. static unsigned int mvumi_check_ib_list_9143(struct mvumi_hba *mhba)
  364. {
  365. unsigned int ib_rp_reg;
  366. struct mvumi_hw_regs *regs = mhba->regs;
  367. ib_rp_reg = ioread32(mhba->regs->inb_read_pointer);
  368. if (unlikely(((ib_rp_reg & regs->cl_slot_num_mask) ==
  369. (mhba->ib_cur_slot & regs->cl_slot_num_mask)) &&
  370. ((ib_rp_reg & regs->cl_pointer_toggle)
  371. != (mhba->ib_cur_slot & regs->cl_pointer_toggle)))) {
  372. dev_warn(&mhba->pdev->dev, "no free slot to use.\n");
  373. return 0;
  374. }
  375. if (atomic_read(&mhba->fw_outstanding) >= mhba->max_io) {
  376. dev_warn(&mhba->pdev->dev, "firmware io overflow.\n");
  377. return 0;
  378. } else {
  379. return mhba->max_io - atomic_read(&mhba->fw_outstanding);
  380. }
  381. }
  382. static unsigned int mvumi_check_ib_list_9580(struct mvumi_hba *mhba)
  383. {
  384. unsigned int count;
  385. if (atomic_read(&mhba->fw_outstanding) >= (mhba->max_io - 1))
  386. return 0;
  387. count = ioread32(mhba->ib_shadow);
  388. if (count == 0xffff)
  389. return 0;
  390. return count;
  391. }
  392. static void mvumi_get_ib_list_entry(struct mvumi_hba *mhba, void **ib_entry)
  393. {
  394. unsigned int cur_ib_entry;
  395. cur_ib_entry = mhba->ib_cur_slot & mhba->regs->cl_slot_num_mask;
  396. cur_ib_entry++;
  397. if (cur_ib_entry >= mhba->list_num_io) {
  398. cur_ib_entry -= mhba->list_num_io;
  399. mhba->ib_cur_slot ^= mhba->regs->cl_pointer_toggle;
  400. }
  401. mhba->ib_cur_slot &= ~mhba->regs->cl_slot_num_mask;
  402. mhba->ib_cur_slot |= (cur_ib_entry & mhba->regs->cl_slot_num_mask);
  403. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
  404. *ib_entry = mhba->ib_list + cur_ib_entry *
  405. sizeof(struct mvumi_dyn_list_entry);
  406. } else {
  407. *ib_entry = mhba->ib_list + cur_ib_entry * mhba->ib_max_size;
  408. }
  409. atomic_inc(&mhba->fw_outstanding);
  410. }
  411. static void mvumi_send_ib_list_entry(struct mvumi_hba *mhba)
  412. {
  413. iowrite32(0xffff, mhba->ib_shadow);
  414. iowrite32(mhba->ib_cur_slot, mhba->regs->inb_write_pointer);
  415. }
  416. static char mvumi_check_ob_frame(struct mvumi_hba *mhba,
  417. unsigned int cur_obf, struct mvumi_rsp_frame *p_outb_frame)
  418. {
  419. unsigned short tag, request_id;
  420. udelay(1);
  421. p_outb_frame = mhba->ob_list + cur_obf * mhba->ob_max_size;
  422. request_id = p_outb_frame->request_id;
  423. tag = p_outb_frame->tag;
  424. if (tag > mhba->tag_pool.size) {
  425. dev_err(&mhba->pdev->dev, "ob frame data error\n");
  426. return -1;
  427. }
  428. if (mhba->tag_cmd[tag] == NULL) {
  429. dev_err(&mhba->pdev->dev, "tag[0x%x] with NO command\n", tag);
  430. return -1;
  431. } else if (mhba->tag_cmd[tag]->request_id != request_id &&
  432. mhba->request_id_enabled) {
  433. dev_err(&mhba->pdev->dev, "request ID from FW:0x%x,"
  434. "cmd request ID:0x%x\n", request_id,
  435. mhba->tag_cmd[tag]->request_id);
  436. return -1;
  437. }
  438. return 0;
  439. }
  440. static int mvumi_check_ob_list_9143(struct mvumi_hba *mhba,
  441. unsigned int *cur_obf, unsigned int *assign_obf_end)
  442. {
  443. unsigned int ob_write, ob_write_shadow;
  444. struct mvumi_hw_regs *regs = mhba->regs;
  445. do {
  446. ob_write = ioread32(regs->outb_copy_pointer);
  447. ob_write_shadow = ioread32(mhba->ob_shadow);
  448. } while ((ob_write & regs->cl_slot_num_mask) != ob_write_shadow);
  449. *cur_obf = mhba->ob_cur_slot & mhba->regs->cl_slot_num_mask;
  450. *assign_obf_end = ob_write & mhba->regs->cl_slot_num_mask;
  451. if ((ob_write & regs->cl_pointer_toggle) !=
  452. (mhba->ob_cur_slot & regs->cl_pointer_toggle)) {
  453. *assign_obf_end += mhba->list_num_io;
  454. }
  455. return 0;
  456. }
  457. static int mvumi_check_ob_list_9580(struct mvumi_hba *mhba,
  458. unsigned int *cur_obf, unsigned int *assign_obf_end)
  459. {
  460. unsigned int ob_write;
  461. struct mvumi_hw_regs *regs = mhba->regs;
  462. ob_write = ioread32(regs->outb_read_pointer);
  463. ob_write = ioread32(regs->outb_copy_pointer);
  464. *cur_obf = mhba->ob_cur_slot & mhba->regs->cl_slot_num_mask;
  465. *assign_obf_end = ob_write & mhba->regs->cl_slot_num_mask;
  466. if (*assign_obf_end < *cur_obf)
  467. *assign_obf_end += mhba->list_num_io;
  468. else if (*assign_obf_end == *cur_obf)
  469. return -1;
  470. return 0;
  471. }
  472. static void mvumi_receive_ob_list_entry(struct mvumi_hba *mhba)
  473. {
  474. unsigned int cur_obf, assign_obf_end, i;
  475. struct mvumi_ob_data *ob_data;
  476. struct mvumi_rsp_frame *p_outb_frame;
  477. struct mvumi_hw_regs *regs = mhba->regs;
  478. if (mhba->instancet->check_ob_list(mhba, &cur_obf, &assign_obf_end))
  479. return;
  480. for (i = (assign_obf_end - cur_obf); i != 0; i--) {
  481. cur_obf++;
  482. if (cur_obf >= mhba->list_num_io) {
  483. cur_obf -= mhba->list_num_io;
  484. mhba->ob_cur_slot ^= regs->cl_pointer_toggle;
  485. }
  486. p_outb_frame = mhba->ob_list + cur_obf * mhba->ob_max_size;
  487. /* Copy pointer may point to entry in outbound list
  488. * before entry has valid data
  489. */
  490. if (unlikely(p_outb_frame->tag > mhba->tag_pool.size ||
  491. mhba->tag_cmd[p_outb_frame->tag] == NULL ||
  492. p_outb_frame->request_id !=
  493. mhba->tag_cmd[p_outb_frame->tag]->request_id))
  494. if (mvumi_check_ob_frame(mhba, cur_obf, p_outb_frame))
  495. continue;
  496. if (!list_empty(&mhba->ob_data_list)) {
  497. ob_data = (struct mvumi_ob_data *)
  498. list_first_entry(&mhba->ob_data_list,
  499. struct mvumi_ob_data, list);
  500. list_del_init(&ob_data->list);
  501. } else {
  502. ob_data = NULL;
  503. if (cur_obf == 0) {
  504. cur_obf = mhba->list_num_io - 1;
  505. mhba->ob_cur_slot ^= regs->cl_pointer_toggle;
  506. } else
  507. cur_obf -= 1;
  508. break;
  509. }
  510. memcpy(ob_data->data, p_outb_frame, mhba->ob_max_size);
  511. p_outb_frame->tag = 0xff;
  512. list_add_tail(&ob_data->list, &mhba->free_ob_list);
  513. }
  514. mhba->ob_cur_slot &= ~regs->cl_slot_num_mask;
  515. mhba->ob_cur_slot |= (cur_obf & regs->cl_slot_num_mask);
  516. iowrite32(mhba->ob_cur_slot, regs->outb_read_pointer);
  517. }
  518. static void mvumi_reset(struct mvumi_hba *mhba)
  519. {
  520. struct mvumi_hw_regs *regs = mhba->regs;
  521. iowrite32(0, regs->enpointa_mask_reg);
  522. if (ioread32(regs->arm_to_pciea_msg1) != HANDSHAKE_DONESTATE)
  523. return;
  524. iowrite32(DRBL_SOFT_RESET, regs->pciea_to_arm_drbl_reg);
  525. }
  526. static unsigned char mvumi_start(struct mvumi_hba *mhba);
  527. static int mvumi_wait_for_outstanding(struct mvumi_hba *mhba)
  528. {
  529. mhba->fw_state = FW_STATE_ABORT;
  530. mvumi_reset(mhba);
  531. if (mvumi_start(mhba))
  532. return FAILED;
  533. else
  534. return SUCCESS;
  535. }
  536. static int mvumi_wait_for_fw(struct mvumi_hba *mhba)
  537. {
  538. struct mvumi_hw_regs *regs = mhba->regs;
  539. u32 tmp;
  540. unsigned long before;
  541. before = jiffies;
  542. iowrite32(0, regs->enpointa_mask_reg);
  543. tmp = ioread32(regs->arm_to_pciea_msg1);
  544. while (tmp != HANDSHAKE_READYSTATE) {
  545. iowrite32(DRBL_MU_RESET, regs->pciea_to_arm_drbl_reg);
  546. if (time_after(jiffies, before + FW_MAX_DELAY * HZ)) {
  547. dev_err(&mhba->pdev->dev,
  548. "FW reset failed [0x%x].\n", tmp);
  549. return FAILED;
  550. }
  551. msleep(500);
  552. rmb();
  553. tmp = ioread32(regs->arm_to_pciea_msg1);
  554. }
  555. return SUCCESS;
  556. }
  557. static void mvumi_backup_bar_addr(struct mvumi_hba *mhba)
  558. {
  559. unsigned char i;
  560. for (i = 0; i < MAX_BASE_ADDRESS; i++) {
  561. pci_read_config_dword(mhba->pdev, 0x10 + i * 4,
  562. &mhba->pci_base[i]);
  563. }
  564. }
  565. static void mvumi_restore_bar_addr(struct mvumi_hba *mhba)
  566. {
  567. unsigned char i;
  568. for (i = 0; i < MAX_BASE_ADDRESS; i++) {
  569. if (mhba->pci_base[i])
  570. pci_write_config_dword(mhba->pdev, 0x10 + i * 4,
  571. mhba->pci_base[i]);
  572. }
  573. }
  574. static unsigned int mvumi_pci_set_master(struct pci_dev *pdev)
  575. {
  576. unsigned int ret = 0;
  577. pci_set_master(pdev);
  578. if (IS_DMA64) {
  579. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  580. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  581. } else
  582. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  583. return ret;
  584. }
  585. static int mvumi_reset_host_9580(struct mvumi_hba *mhba)
  586. {
  587. mhba->fw_state = FW_STATE_ABORT;
  588. iowrite32(0, mhba->regs->reset_enable);
  589. iowrite32(0xf, mhba->regs->reset_request);
  590. iowrite32(0x10, mhba->regs->reset_enable);
  591. iowrite32(0x10, mhba->regs->reset_request);
  592. msleep(100);
  593. pci_disable_device(mhba->pdev);
  594. if (pci_enable_device(mhba->pdev)) {
  595. dev_err(&mhba->pdev->dev, "enable device failed\n");
  596. return FAILED;
  597. }
  598. if (mvumi_pci_set_master(mhba->pdev)) {
  599. dev_err(&mhba->pdev->dev, "set master failed\n");
  600. return FAILED;
  601. }
  602. mvumi_restore_bar_addr(mhba);
  603. if (mvumi_wait_for_fw(mhba) == FAILED)
  604. return FAILED;
  605. return mvumi_wait_for_outstanding(mhba);
  606. }
  607. static int mvumi_reset_host_9143(struct mvumi_hba *mhba)
  608. {
  609. return mvumi_wait_for_outstanding(mhba);
  610. }
  611. static int mvumi_host_reset(struct scsi_cmnd *scmd)
  612. {
  613. struct mvumi_hba *mhba;
  614. mhba = (struct mvumi_hba *) scmd->device->host->hostdata;
  615. scmd_printk(KERN_NOTICE, scmd, "RESET -%ld cmd=%x retries=%x\n",
  616. scmd->serial_number, scmd->cmnd[0], scmd->retries);
  617. return mhba->instancet->reset_host(mhba);
  618. }
  619. static int mvumi_issue_blocked_cmd(struct mvumi_hba *mhba,
  620. struct mvumi_cmd *cmd)
  621. {
  622. unsigned long flags;
  623. cmd->cmd_status = REQ_STATUS_PENDING;
  624. if (atomic_read(&cmd->sync_cmd)) {
  625. dev_err(&mhba->pdev->dev,
  626. "last blocked cmd not finished, sync_cmd = %d\n",
  627. atomic_read(&cmd->sync_cmd));
  628. BUG_ON(1);
  629. return -1;
  630. }
  631. atomic_inc(&cmd->sync_cmd);
  632. spin_lock_irqsave(mhba->shost->host_lock, flags);
  633. mhba->instancet->fire_cmd(mhba, cmd);
  634. spin_unlock_irqrestore(mhba->shost->host_lock, flags);
  635. wait_event_timeout(mhba->int_cmd_wait_q,
  636. (cmd->cmd_status != REQ_STATUS_PENDING),
  637. MVUMI_INTERNAL_CMD_WAIT_TIME * HZ);
  638. /* command timeout */
  639. if (atomic_read(&cmd->sync_cmd)) {
  640. spin_lock_irqsave(mhba->shost->host_lock, flags);
  641. atomic_dec(&cmd->sync_cmd);
  642. if (mhba->tag_cmd[cmd->frame->tag]) {
  643. mhba->tag_cmd[cmd->frame->tag] = 0;
  644. dev_warn(&mhba->pdev->dev, "TIMEOUT:release tag [%d]\n",
  645. cmd->frame->tag);
  646. tag_release_one(mhba, &mhba->tag_pool, cmd->frame->tag);
  647. }
  648. if (!list_empty(&cmd->queue_pointer)) {
  649. dev_warn(&mhba->pdev->dev,
  650. "TIMEOUT:A internal command doesn't send!\n");
  651. list_del_init(&cmd->queue_pointer);
  652. } else
  653. atomic_dec(&mhba->fw_outstanding);
  654. spin_unlock_irqrestore(mhba->shost->host_lock, flags);
  655. }
  656. return 0;
  657. }
  658. static void mvumi_release_fw(struct mvumi_hba *mhba)
  659. {
  660. mvumi_free_cmds(mhba);
  661. mvumi_release_mem_resource(mhba);
  662. mvumi_unmap_pci_addr(mhba->pdev, mhba->base_addr);
  663. pci_free_consistent(mhba->pdev, HSP_MAX_SIZE,
  664. mhba->handshake_page, mhba->handshake_page_phys);
  665. kfree(mhba->regs);
  666. pci_release_regions(mhba->pdev);
  667. }
  668. static unsigned char mvumi_flush_cache(struct mvumi_hba *mhba)
  669. {
  670. struct mvumi_cmd *cmd;
  671. struct mvumi_msg_frame *frame;
  672. unsigned char device_id, retry = 0;
  673. unsigned char bitcount = sizeof(unsigned char) * 8;
  674. for (device_id = 0; device_id < mhba->max_target_id; device_id++) {
  675. if (!(mhba->target_map[device_id / bitcount] &
  676. (1 << (device_id % bitcount))))
  677. continue;
  678. get_cmd: cmd = mvumi_create_internal_cmd(mhba, 0);
  679. if (!cmd) {
  680. if (retry++ >= 5) {
  681. dev_err(&mhba->pdev->dev, "failed to get memory"
  682. " for internal flush cache cmd for "
  683. "device %d", device_id);
  684. retry = 0;
  685. continue;
  686. } else
  687. goto get_cmd;
  688. }
  689. cmd->scmd = NULL;
  690. cmd->cmd_status = REQ_STATUS_PENDING;
  691. atomic_set(&cmd->sync_cmd, 0);
  692. frame = cmd->frame;
  693. frame->req_function = CL_FUN_SCSI_CMD;
  694. frame->device_id = device_id;
  695. frame->cmd_flag = CMD_FLAG_NON_DATA;
  696. frame->data_transfer_length = 0;
  697. frame->cdb_length = MAX_COMMAND_SIZE;
  698. memset(frame->cdb, 0, MAX_COMMAND_SIZE);
  699. frame->cdb[0] = SCSI_CMD_MARVELL_SPECIFIC;
  700. frame->cdb[1] = CDB_CORE_MODULE;
  701. frame->cdb[2] = CDB_CORE_SHUTDOWN;
  702. mvumi_issue_blocked_cmd(mhba, cmd);
  703. if (cmd->cmd_status != SAM_STAT_GOOD) {
  704. dev_err(&mhba->pdev->dev,
  705. "device %d flush cache failed, status=0x%x.\n",
  706. device_id, cmd->cmd_status);
  707. }
  708. mvumi_delete_internal_cmd(mhba, cmd);
  709. }
  710. return 0;
  711. }
  712. static unsigned char
  713. mvumi_calculate_checksum(struct mvumi_hs_header *p_header,
  714. unsigned short len)
  715. {
  716. unsigned char *ptr;
  717. unsigned char ret = 0, i;
  718. ptr = (unsigned char *) p_header->frame_content;
  719. for (i = 0; i < len; i++) {
  720. ret ^= *ptr;
  721. ptr++;
  722. }
  723. return ret;
  724. }
  725. static void mvumi_hs_build_page(struct mvumi_hba *mhba,
  726. struct mvumi_hs_header *hs_header)
  727. {
  728. struct mvumi_hs_page2 *hs_page2;
  729. struct mvumi_hs_page4 *hs_page4;
  730. struct mvumi_hs_page3 *hs_page3;
  731. u64 time;
  732. u64 local_time;
  733. switch (hs_header->page_code) {
  734. case HS_PAGE_HOST_INFO:
  735. hs_page2 = (struct mvumi_hs_page2 *) hs_header;
  736. hs_header->frame_length = sizeof(*hs_page2) - 4;
  737. memset(hs_header->frame_content, 0, hs_header->frame_length);
  738. hs_page2->host_type = 3; /* 3 mean linux*/
  739. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC)
  740. hs_page2->host_cap = 0x08;/* host dynamic source mode */
  741. hs_page2->host_ver.ver_major = VER_MAJOR;
  742. hs_page2->host_ver.ver_minor = VER_MINOR;
  743. hs_page2->host_ver.ver_oem = VER_OEM;
  744. hs_page2->host_ver.ver_build = VER_BUILD;
  745. hs_page2->system_io_bus = 0;
  746. hs_page2->slot_number = 0;
  747. hs_page2->intr_level = 0;
  748. hs_page2->intr_vector = 0;
  749. time = ktime_get_real_seconds();
  750. local_time = (time - (sys_tz.tz_minuteswest * 60));
  751. hs_page2->seconds_since1970 = local_time;
  752. hs_header->checksum = mvumi_calculate_checksum(hs_header,
  753. hs_header->frame_length);
  754. break;
  755. case HS_PAGE_FIRM_CTL:
  756. hs_page3 = (struct mvumi_hs_page3 *) hs_header;
  757. hs_header->frame_length = sizeof(*hs_page3) - 4;
  758. memset(hs_header->frame_content, 0, hs_header->frame_length);
  759. hs_header->checksum = mvumi_calculate_checksum(hs_header,
  760. hs_header->frame_length);
  761. break;
  762. case HS_PAGE_CL_INFO:
  763. hs_page4 = (struct mvumi_hs_page4 *) hs_header;
  764. hs_header->frame_length = sizeof(*hs_page4) - 4;
  765. memset(hs_header->frame_content, 0, hs_header->frame_length);
  766. hs_page4->ib_baseaddr_l = lower_32_bits(mhba->ib_list_phys);
  767. hs_page4->ib_baseaddr_h = upper_32_bits(mhba->ib_list_phys);
  768. hs_page4->ob_baseaddr_l = lower_32_bits(mhba->ob_list_phys);
  769. hs_page4->ob_baseaddr_h = upper_32_bits(mhba->ob_list_phys);
  770. hs_page4->ib_entry_size = mhba->ib_max_size_setting;
  771. hs_page4->ob_entry_size = mhba->ob_max_size_setting;
  772. if (mhba->hba_capability
  773. & HS_CAPABILITY_NEW_PAGE_IO_DEPTH_DEF) {
  774. hs_page4->ob_depth = find_first_bit((unsigned long *)
  775. &mhba->list_num_io,
  776. BITS_PER_LONG);
  777. hs_page4->ib_depth = find_first_bit((unsigned long *)
  778. &mhba->list_num_io,
  779. BITS_PER_LONG);
  780. } else {
  781. hs_page4->ob_depth = (u8) mhba->list_num_io;
  782. hs_page4->ib_depth = (u8) mhba->list_num_io;
  783. }
  784. hs_header->checksum = mvumi_calculate_checksum(hs_header,
  785. hs_header->frame_length);
  786. break;
  787. default:
  788. dev_err(&mhba->pdev->dev, "cannot build page, code[0x%x]\n",
  789. hs_header->page_code);
  790. break;
  791. }
  792. }
  793. /**
  794. * mvumi_init_data - Initialize requested date for FW
  795. * @mhba: Adapter soft state
  796. */
  797. static int mvumi_init_data(struct mvumi_hba *mhba)
  798. {
  799. struct mvumi_ob_data *ob_pool;
  800. struct mvumi_res *res_mgnt;
  801. unsigned int tmp_size, offset, i;
  802. void *virmem, *v;
  803. dma_addr_t p;
  804. if (mhba->fw_flag & MVUMI_FW_ALLOC)
  805. return 0;
  806. tmp_size = mhba->ib_max_size * mhba->max_io;
  807. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC)
  808. tmp_size += sizeof(struct mvumi_dyn_list_entry) * mhba->max_io;
  809. tmp_size += 128 + mhba->ob_max_size * mhba->max_io;
  810. tmp_size += 8 + sizeof(u32)*2 + 16;
  811. res_mgnt = mvumi_alloc_mem_resource(mhba,
  812. RESOURCE_UNCACHED_MEMORY, tmp_size);
  813. if (!res_mgnt) {
  814. dev_err(&mhba->pdev->dev,
  815. "failed to allocate memory for inbound list\n");
  816. goto fail_alloc_dma_buf;
  817. }
  818. p = res_mgnt->bus_addr;
  819. v = res_mgnt->virt_addr;
  820. /* ib_list */
  821. offset = round_up(p, 128) - p;
  822. p += offset;
  823. v += offset;
  824. mhba->ib_list = v;
  825. mhba->ib_list_phys = p;
  826. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
  827. v += sizeof(struct mvumi_dyn_list_entry) * mhba->max_io;
  828. p += sizeof(struct mvumi_dyn_list_entry) * mhba->max_io;
  829. mhba->ib_frame = v;
  830. mhba->ib_frame_phys = p;
  831. }
  832. v += mhba->ib_max_size * mhba->max_io;
  833. p += mhba->ib_max_size * mhba->max_io;
  834. /* ib shadow */
  835. offset = round_up(p, 8) - p;
  836. p += offset;
  837. v += offset;
  838. mhba->ib_shadow = v;
  839. mhba->ib_shadow_phys = p;
  840. p += sizeof(u32)*2;
  841. v += sizeof(u32)*2;
  842. /* ob shadow */
  843. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580) {
  844. offset = round_up(p, 8) - p;
  845. p += offset;
  846. v += offset;
  847. mhba->ob_shadow = v;
  848. mhba->ob_shadow_phys = p;
  849. p += 8;
  850. v += 8;
  851. } else {
  852. offset = round_up(p, 4) - p;
  853. p += offset;
  854. v += offset;
  855. mhba->ob_shadow = v;
  856. mhba->ob_shadow_phys = p;
  857. p += 4;
  858. v += 4;
  859. }
  860. /* ob list */
  861. offset = round_up(p, 128) - p;
  862. p += offset;
  863. v += offset;
  864. mhba->ob_list = v;
  865. mhba->ob_list_phys = p;
  866. /* ob data pool */
  867. tmp_size = mhba->max_io * (mhba->ob_max_size + sizeof(*ob_pool));
  868. tmp_size = round_up(tmp_size, 8);
  869. res_mgnt = mvumi_alloc_mem_resource(mhba,
  870. RESOURCE_CACHED_MEMORY, tmp_size);
  871. if (!res_mgnt) {
  872. dev_err(&mhba->pdev->dev,
  873. "failed to allocate memory for outbound data buffer\n");
  874. goto fail_alloc_dma_buf;
  875. }
  876. virmem = res_mgnt->virt_addr;
  877. for (i = mhba->max_io; i != 0; i--) {
  878. ob_pool = (struct mvumi_ob_data *) virmem;
  879. list_add_tail(&ob_pool->list, &mhba->ob_data_list);
  880. virmem += mhba->ob_max_size + sizeof(*ob_pool);
  881. }
  882. tmp_size = sizeof(unsigned short) * mhba->max_io +
  883. sizeof(struct mvumi_cmd *) * mhba->max_io;
  884. tmp_size += round_up(mhba->max_target_id, sizeof(unsigned char) * 8) /
  885. (sizeof(unsigned char) * 8);
  886. res_mgnt = mvumi_alloc_mem_resource(mhba,
  887. RESOURCE_CACHED_MEMORY, tmp_size);
  888. if (!res_mgnt) {
  889. dev_err(&mhba->pdev->dev,
  890. "failed to allocate memory for tag and target map\n");
  891. goto fail_alloc_dma_buf;
  892. }
  893. virmem = res_mgnt->virt_addr;
  894. mhba->tag_pool.stack = virmem;
  895. mhba->tag_pool.size = mhba->max_io;
  896. tag_init(&mhba->tag_pool, mhba->max_io);
  897. virmem += sizeof(unsigned short) * mhba->max_io;
  898. mhba->tag_cmd = virmem;
  899. virmem += sizeof(struct mvumi_cmd *) * mhba->max_io;
  900. mhba->target_map = virmem;
  901. mhba->fw_flag |= MVUMI_FW_ALLOC;
  902. return 0;
  903. fail_alloc_dma_buf:
  904. mvumi_release_mem_resource(mhba);
  905. return -1;
  906. }
  907. static int mvumi_hs_process_page(struct mvumi_hba *mhba,
  908. struct mvumi_hs_header *hs_header)
  909. {
  910. struct mvumi_hs_page1 *hs_page1;
  911. unsigned char page_checksum;
  912. page_checksum = mvumi_calculate_checksum(hs_header,
  913. hs_header->frame_length);
  914. if (page_checksum != hs_header->checksum) {
  915. dev_err(&mhba->pdev->dev, "checksum error\n");
  916. return -1;
  917. }
  918. switch (hs_header->page_code) {
  919. case HS_PAGE_FIRM_CAP:
  920. hs_page1 = (struct mvumi_hs_page1 *) hs_header;
  921. mhba->max_io = hs_page1->max_io_support;
  922. mhba->list_num_io = hs_page1->cl_inout_list_depth;
  923. mhba->max_transfer_size = hs_page1->max_transfer_size;
  924. mhba->max_target_id = hs_page1->max_devices_support;
  925. mhba->hba_capability = hs_page1->capability;
  926. mhba->ib_max_size_setting = hs_page1->cl_in_max_entry_size;
  927. mhba->ib_max_size = (1 << hs_page1->cl_in_max_entry_size) << 2;
  928. mhba->ob_max_size_setting = hs_page1->cl_out_max_entry_size;
  929. mhba->ob_max_size = (1 << hs_page1->cl_out_max_entry_size) << 2;
  930. dev_dbg(&mhba->pdev->dev, "FW version:%d\n",
  931. hs_page1->fw_ver.ver_build);
  932. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_COMPACT_SG)
  933. mhba->eot_flag = 22;
  934. else
  935. mhba->eot_flag = 27;
  936. if (mhba->hba_capability & HS_CAPABILITY_NEW_PAGE_IO_DEPTH_DEF)
  937. mhba->list_num_io = 1 << hs_page1->cl_inout_list_depth;
  938. break;
  939. default:
  940. dev_err(&mhba->pdev->dev, "handshake: page code error\n");
  941. return -1;
  942. }
  943. return 0;
  944. }
  945. /**
  946. * mvumi_handshake - Move the FW to READY state
  947. * @mhba: Adapter soft state
  948. *
  949. * During the initialization, FW passes can potentially be in any one of
  950. * several possible states. If the FW in operational, waiting-for-handshake
  951. * states, driver must take steps to bring it to ready state. Otherwise, it
  952. * has to wait for the ready state.
  953. */
  954. static int mvumi_handshake(struct mvumi_hba *mhba)
  955. {
  956. unsigned int hs_state, tmp, hs_fun;
  957. struct mvumi_hs_header *hs_header;
  958. struct mvumi_hw_regs *regs = mhba->regs;
  959. if (mhba->fw_state == FW_STATE_STARTING)
  960. hs_state = HS_S_START;
  961. else {
  962. tmp = ioread32(regs->arm_to_pciea_msg0);
  963. hs_state = HS_GET_STATE(tmp);
  964. dev_dbg(&mhba->pdev->dev, "handshake state[0x%x].\n", hs_state);
  965. if (HS_GET_STATUS(tmp) != HS_STATUS_OK) {
  966. mhba->fw_state = FW_STATE_STARTING;
  967. return -1;
  968. }
  969. }
  970. hs_fun = 0;
  971. switch (hs_state) {
  972. case HS_S_START:
  973. mhba->fw_state = FW_STATE_HANDSHAKING;
  974. HS_SET_STATUS(hs_fun, HS_STATUS_OK);
  975. HS_SET_STATE(hs_fun, HS_S_RESET);
  976. iowrite32(HANDSHAKE_SIGNATURE, regs->pciea_to_arm_msg1);
  977. iowrite32(hs_fun, regs->pciea_to_arm_msg0);
  978. iowrite32(DRBL_HANDSHAKE, regs->pciea_to_arm_drbl_reg);
  979. break;
  980. case HS_S_RESET:
  981. iowrite32(lower_32_bits(mhba->handshake_page_phys),
  982. regs->pciea_to_arm_msg1);
  983. iowrite32(upper_32_bits(mhba->handshake_page_phys),
  984. regs->arm_to_pciea_msg1);
  985. HS_SET_STATUS(hs_fun, HS_STATUS_OK);
  986. HS_SET_STATE(hs_fun, HS_S_PAGE_ADDR);
  987. iowrite32(hs_fun, regs->pciea_to_arm_msg0);
  988. iowrite32(DRBL_HANDSHAKE, regs->pciea_to_arm_drbl_reg);
  989. break;
  990. case HS_S_PAGE_ADDR:
  991. case HS_S_QUERY_PAGE:
  992. case HS_S_SEND_PAGE:
  993. hs_header = (struct mvumi_hs_header *) mhba->handshake_page;
  994. if (hs_header->page_code == HS_PAGE_FIRM_CAP) {
  995. mhba->hba_total_pages =
  996. ((struct mvumi_hs_page1 *) hs_header)->total_pages;
  997. if (mhba->hba_total_pages == 0)
  998. mhba->hba_total_pages = HS_PAGE_TOTAL-1;
  999. }
  1000. if (hs_state == HS_S_QUERY_PAGE) {
  1001. if (mvumi_hs_process_page(mhba, hs_header)) {
  1002. HS_SET_STATE(hs_fun, HS_S_ABORT);
  1003. return -1;
  1004. }
  1005. if (mvumi_init_data(mhba)) {
  1006. HS_SET_STATE(hs_fun, HS_S_ABORT);
  1007. return -1;
  1008. }
  1009. } else if (hs_state == HS_S_PAGE_ADDR) {
  1010. hs_header->page_code = 0;
  1011. mhba->hba_total_pages = HS_PAGE_TOTAL-1;
  1012. }
  1013. if ((hs_header->page_code + 1) <= mhba->hba_total_pages) {
  1014. hs_header->page_code++;
  1015. if (hs_header->page_code != HS_PAGE_FIRM_CAP) {
  1016. mvumi_hs_build_page(mhba, hs_header);
  1017. HS_SET_STATE(hs_fun, HS_S_SEND_PAGE);
  1018. } else
  1019. HS_SET_STATE(hs_fun, HS_S_QUERY_PAGE);
  1020. } else
  1021. HS_SET_STATE(hs_fun, HS_S_END);
  1022. HS_SET_STATUS(hs_fun, HS_STATUS_OK);
  1023. iowrite32(hs_fun, regs->pciea_to_arm_msg0);
  1024. iowrite32(DRBL_HANDSHAKE, regs->pciea_to_arm_drbl_reg);
  1025. break;
  1026. case HS_S_END:
  1027. /* Set communication list ISR */
  1028. tmp = ioread32(regs->enpointa_mask_reg);
  1029. tmp |= regs->int_comaout | regs->int_comaerr;
  1030. iowrite32(tmp, regs->enpointa_mask_reg);
  1031. iowrite32(mhba->list_num_io, mhba->ib_shadow);
  1032. /* Set InBound List Available count shadow */
  1033. iowrite32(lower_32_bits(mhba->ib_shadow_phys),
  1034. regs->inb_aval_count_basel);
  1035. iowrite32(upper_32_bits(mhba->ib_shadow_phys),
  1036. regs->inb_aval_count_baseh);
  1037. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9143) {
  1038. /* Set OutBound List Available count shadow */
  1039. iowrite32((mhba->list_num_io-1) |
  1040. regs->cl_pointer_toggle,
  1041. mhba->ob_shadow);
  1042. iowrite32(lower_32_bits(mhba->ob_shadow_phys),
  1043. regs->outb_copy_basel);
  1044. iowrite32(upper_32_bits(mhba->ob_shadow_phys),
  1045. regs->outb_copy_baseh);
  1046. }
  1047. mhba->ib_cur_slot = (mhba->list_num_io - 1) |
  1048. regs->cl_pointer_toggle;
  1049. mhba->ob_cur_slot = (mhba->list_num_io - 1) |
  1050. regs->cl_pointer_toggle;
  1051. mhba->fw_state = FW_STATE_STARTED;
  1052. break;
  1053. default:
  1054. dev_err(&mhba->pdev->dev, "unknown handshake state [0x%x].\n",
  1055. hs_state);
  1056. return -1;
  1057. }
  1058. return 0;
  1059. }
  1060. static unsigned char mvumi_handshake_event(struct mvumi_hba *mhba)
  1061. {
  1062. unsigned int isr_status;
  1063. unsigned long before;
  1064. before = jiffies;
  1065. mvumi_handshake(mhba);
  1066. do {
  1067. isr_status = mhba->instancet->read_fw_status_reg(mhba);
  1068. if (mhba->fw_state == FW_STATE_STARTED)
  1069. return 0;
  1070. if (time_after(jiffies, before + FW_MAX_DELAY * HZ)) {
  1071. dev_err(&mhba->pdev->dev,
  1072. "no handshake response at state 0x%x.\n",
  1073. mhba->fw_state);
  1074. dev_err(&mhba->pdev->dev,
  1075. "isr : global=0x%x,status=0x%x.\n",
  1076. mhba->global_isr, isr_status);
  1077. return -1;
  1078. }
  1079. rmb();
  1080. usleep_range(1000, 2000);
  1081. } while (!(isr_status & DRBL_HANDSHAKE_ISR));
  1082. return 0;
  1083. }
  1084. static unsigned char mvumi_check_handshake(struct mvumi_hba *mhba)
  1085. {
  1086. unsigned int tmp;
  1087. unsigned long before;
  1088. before = jiffies;
  1089. tmp = ioread32(mhba->regs->arm_to_pciea_msg1);
  1090. while ((tmp != HANDSHAKE_READYSTATE) && (tmp != HANDSHAKE_DONESTATE)) {
  1091. if (tmp != HANDSHAKE_READYSTATE)
  1092. iowrite32(DRBL_MU_RESET,
  1093. mhba->regs->pciea_to_arm_drbl_reg);
  1094. if (time_after(jiffies, before + FW_MAX_DELAY * HZ)) {
  1095. dev_err(&mhba->pdev->dev,
  1096. "invalid signature [0x%x].\n", tmp);
  1097. return -1;
  1098. }
  1099. usleep_range(1000, 2000);
  1100. rmb();
  1101. tmp = ioread32(mhba->regs->arm_to_pciea_msg1);
  1102. }
  1103. mhba->fw_state = FW_STATE_STARTING;
  1104. dev_dbg(&mhba->pdev->dev, "start firmware handshake...\n");
  1105. do {
  1106. if (mvumi_handshake_event(mhba)) {
  1107. dev_err(&mhba->pdev->dev,
  1108. "handshake failed at state 0x%x.\n",
  1109. mhba->fw_state);
  1110. return -1;
  1111. }
  1112. } while (mhba->fw_state != FW_STATE_STARTED);
  1113. dev_dbg(&mhba->pdev->dev, "firmware handshake done\n");
  1114. return 0;
  1115. }
  1116. static unsigned char mvumi_start(struct mvumi_hba *mhba)
  1117. {
  1118. unsigned int tmp;
  1119. struct mvumi_hw_regs *regs = mhba->regs;
  1120. /* clear Door bell */
  1121. tmp = ioread32(regs->arm_to_pciea_drbl_reg);
  1122. iowrite32(tmp, regs->arm_to_pciea_drbl_reg);
  1123. iowrite32(regs->int_drbl_int_mask, regs->arm_to_pciea_mask_reg);
  1124. tmp = ioread32(regs->enpointa_mask_reg) | regs->int_dl_cpu2pciea;
  1125. iowrite32(tmp, regs->enpointa_mask_reg);
  1126. msleep(100);
  1127. if (mvumi_check_handshake(mhba))
  1128. return -1;
  1129. return 0;
  1130. }
  1131. /**
  1132. * mvumi_complete_cmd - Completes a command
  1133. * @mhba: Adapter soft state
  1134. * @cmd: Command to be completed
  1135. */
  1136. static void mvumi_complete_cmd(struct mvumi_hba *mhba, struct mvumi_cmd *cmd,
  1137. struct mvumi_rsp_frame *ob_frame)
  1138. {
  1139. struct scsi_cmnd *scmd = cmd->scmd;
  1140. cmd->scmd->SCp.ptr = NULL;
  1141. scmd->result = ob_frame->req_status;
  1142. switch (ob_frame->req_status) {
  1143. case SAM_STAT_GOOD:
  1144. scmd->result |= DID_OK << 16;
  1145. break;
  1146. case SAM_STAT_BUSY:
  1147. scmd->result |= DID_BUS_BUSY << 16;
  1148. break;
  1149. case SAM_STAT_CHECK_CONDITION:
  1150. scmd->result |= (DID_OK << 16);
  1151. if (ob_frame->rsp_flag & CL_RSP_FLAG_SENSEDATA) {
  1152. memcpy(cmd->scmd->sense_buffer, ob_frame->payload,
  1153. sizeof(struct mvumi_sense_data));
  1154. scmd->result |= (DRIVER_SENSE << 24);
  1155. }
  1156. break;
  1157. default:
  1158. scmd->result |= (DRIVER_INVALID << 24) | (DID_ABORT << 16);
  1159. break;
  1160. }
  1161. if (scsi_bufflen(scmd))
  1162. pci_unmap_sg(mhba->pdev, scsi_sglist(scmd),
  1163. scsi_sg_count(scmd),
  1164. (int) scmd->sc_data_direction);
  1165. cmd->scmd->scsi_done(scmd);
  1166. mvumi_return_cmd(mhba, cmd);
  1167. }
  1168. static void mvumi_complete_internal_cmd(struct mvumi_hba *mhba,
  1169. struct mvumi_cmd *cmd,
  1170. struct mvumi_rsp_frame *ob_frame)
  1171. {
  1172. if (atomic_read(&cmd->sync_cmd)) {
  1173. cmd->cmd_status = ob_frame->req_status;
  1174. if ((ob_frame->req_status == SAM_STAT_CHECK_CONDITION) &&
  1175. (ob_frame->rsp_flag & CL_RSP_FLAG_SENSEDATA) &&
  1176. cmd->data_buf) {
  1177. memcpy(cmd->data_buf, ob_frame->payload,
  1178. sizeof(struct mvumi_sense_data));
  1179. }
  1180. atomic_dec(&cmd->sync_cmd);
  1181. wake_up(&mhba->int_cmd_wait_q);
  1182. }
  1183. }
  1184. static void mvumi_show_event(struct mvumi_hba *mhba,
  1185. struct mvumi_driver_event *ptr)
  1186. {
  1187. unsigned int i;
  1188. dev_warn(&mhba->pdev->dev,
  1189. "Event[0x%x] id[0x%x] severity[0x%x] device id[0x%x]\n",
  1190. ptr->sequence_no, ptr->event_id, ptr->severity, ptr->device_id);
  1191. if (ptr->param_count) {
  1192. printk(KERN_WARNING "Event param(len 0x%x): ",
  1193. ptr->param_count);
  1194. for (i = 0; i < ptr->param_count; i++)
  1195. printk(KERN_WARNING "0x%x ", ptr->params[i]);
  1196. printk(KERN_WARNING "\n");
  1197. }
  1198. if (ptr->sense_data_length) {
  1199. printk(KERN_WARNING "Event sense data(len 0x%x): ",
  1200. ptr->sense_data_length);
  1201. for (i = 0; i < ptr->sense_data_length; i++)
  1202. printk(KERN_WARNING "0x%x ", ptr->sense_data[i]);
  1203. printk(KERN_WARNING "\n");
  1204. }
  1205. }
  1206. static int mvumi_handle_hotplug(struct mvumi_hba *mhba, u16 devid, int status)
  1207. {
  1208. struct scsi_device *sdev;
  1209. int ret = -1;
  1210. if (status == DEVICE_OFFLINE) {
  1211. sdev = scsi_device_lookup(mhba->shost, 0, devid, 0);
  1212. if (sdev) {
  1213. dev_dbg(&mhba->pdev->dev, "remove disk %d-%d-%d.\n", 0,
  1214. sdev->id, 0);
  1215. scsi_remove_device(sdev);
  1216. scsi_device_put(sdev);
  1217. ret = 0;
  1218. } else
  1219. dev_err(&mhba->pdev->dev, " no disk[%d] to remove\n",
  1220. devid);
  1221. } else if (status == DEVICE_ONLINE) {
  1222. sdev = scsi_device_lookup(mhba->shost, 0, devid, 0);
  1223. if (!sdev) {
  1224. scsi_add_device(mhba->shost, 0, devid, 0);
  1225. dev_dbg(&mhba->pdev->dev, " add disk %d-%d-%d.\n", 0,
  1226. devid, 0);
  1227. ret = 0;
  1228. } else {
  1229. dev_err(&mhba->pdev->dev, " don't add disk %d-%d-%d.\n",
  1230. 0, devid, 0);
  1231. scsi_device_put(sdev);
  1232. }
  1233. }
  1234. return ret;
  1235. }
  1236. static u64 mvumi_inquiry(struct mvumi_hba *mhba,
  1237. unsigned int id, struct mvumi_cmd *cmd)
  1238. {
  1239. struct mvumi_msg_frame *frame;
  1240. u64 wwid = 0;
  1241. int cmd_alloc = 0;
  1242. int data_buf_len = 64;
  1243. if (!cmd) {
  1244. cmd = mvumi_create_internal_cmd(mhba, data_buf_len);
  1245. if (cmd)
  1246. cmd_alloc = 1;
  1247. else
  1248. return 0;
  1249. } else {
  1250. memset(cmd->data_buf, 0, data_buf_len);
  1251. }
  1252. cmd->scmd = NULL;
  1253. cmd->cmd_status = REQ_STATUS_PENDING;
  1254. atomic_set(&cmd->sync_cmd, 0);
  1255. frame = cmd->frame;
  1256. frame->device_id = (u16) id;
  1257. frame->cmd_flag = CMD_FLAG_DATA_IN;
  1258. frame->req_function = CL_FUN_SCSI_CMD;
  1259. frame->cdb_length = 6;
  1260. frame->data_transfer_length = MVUMI_INQUIRY_LENGTH;
  1261. memset(frame->cdb, 0, frame->cdb_length);
  1262. frame->cdb[0] = INQUIRY;
  1263. frame->cdb[4] = frame->data_transfer_length;
  1264. mvumi_issue_blocked_cmd(mhba, cmd);
  1265. if (cmd->cmd_status == SAM_STAT_GOOD) {
  1266. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9143)
  1267. wwid = id + 1;
  1268. else
  1269. memcpy((void *)&wwid,
  1270. (cmd->data_buf + MVUMI_INQUIRY_UUID_OFF),
  1271. MVUMI_INQUIRY_UUID_LEN);
  1272. dev_dbg(&mhba->pdev->dev,
  1273. "inquiry device(0:%d:0) wwid(%llx)\n", id, wwid);
  1274. } else {
  1275. wwid = 0;
  1276. }
  1277. if (cmd_alloc)
  1278. mvumi_delete_internal_cmd(mhba, cmd);
  1279. return wwid;
  1280. }
  1281. static void mvumi_detach_devices(struct mvumi_hba *mhba)
  1282. {
  1283. struct mvumi_device *mv_dev = NULL , *dev_next;
  1284. struct scsi_device *sdev = NULL;
  1285. mutex_lock(&mhba->device_lock);
  1286. /* detach Hard Disk */
  1287. list_for_each_entry_safe(mv_dev, dev_next,
  1288. &mhba->shost_dev_list, list) {
  1289. mvumi_handle_hotplug(mhba, mv_dev->id, DEVICE_OFFLINE);
  1290. list_del_init(&mv_dev->list);
  1291. dev_dbg(&mhba->pdev->dev, "release device(0:%d:0) wwid(%llx)\n",
  1292. mv_dev->id, mv_dev->wwid);
  1293. kfree(mv_dev);
  1294. }
  1295. list_for_each_entry_safe(mv_dev, dev_next, &mhba->mhba_dev_list, list) {
  1296. list_del_init(&mv_dev->list);
  1297. dev_dbg(&mhba->pdev->dev, "release device(0:%d:0) wwid(%llx)\n",
  1298. mv_dev->id, mv_dev->wwid);
  1299. kfree(mv_dev);
  1300. }
  1301. /* detach virtual device */
  1302. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580)
  1303. sdev = scsi_device_lookup(mhba->shost, 0,
  1304. mhba->max_target_id - 1, 0);
  1305. if (sdev) {
  1306. scsi_remove_device(sdev);
  1307. scsi_device_put(sdev);
  1308. }
  1309. mutex_unlock(&mhba->device_lock);
  1310. }
  1311. static void mvumi_rescan_devices(struct mvumi_hba *mhba, int id)
  1312. {
  1313. struct scsi_device *sdev;
  1314. sdev = scsi_device_lookup(mhba->shost, 0, id, 0);
  1315. if (sdev) {
  1316. scsi_rescan_device(&sdev->sdev_gendev);
  1317. scsi_device_put(sdev);
  1318. }
  1319. }
  1320. static int mvumi_match_devices(struct mvumi_hba *mhba, int id, u64 wwid)
  1321. {
  1322. struct mvumi_device *mv_dev = NULL;
  1323. list_for_each_entry(mv_dev, &mhba->shost_dev_list, list) {
  1324. if (mv_dev->wwid == wwid) {
  1325. if (mv_dev->id != id) {
  1326. dev_err(&mhba->pdev->dev,
  1327. "%s has same wwid[%llx] ,"
  1328. " but different id[%d %d]\n",
  1329. __func__, mv_dev->wwid, mv_dev->id, id);
  1330. return -1;
  1331. } else {
  1332. if (mhba->pdev->device ==
  1333. PCI_DEVICE_ID_MARVELL_MV9143)
  1334. mvumi_rescan_devices(mhba, id);
  1335. return 1;
  1336. }
  1337. }
  1338. }
  1339. return 0;
  1340. }
  1341. static void mvumi_remove_devices(struct mvumi_hba *mhba, int id)
  1342. {
  1343. struct mvumi_device *mv_dev = NULL, *dev_next;
  1344. list_for_each_entry_safe(mv_dev, dev_next,
  1345. &mhba->shost_dev_list, list) {
  1346. if (mv_dev->id == id) {
  1347. dev_dbg(&mhba->pdev->dev,
  1348. "detach device(0:%d:0) wwid(%llx) from HOST\n",
  1349. mv_dev->id, mv_dev->wwid);
  1350. mvumi_handle_hotplug(mhba, mv_dev->id, DEVICE_OFFLINE);
  1351. list_del_init(&mv_dev->list);
  1352. kfree(mv_dev);
  1353. }
  1354. }
  1355. }
  1356. static int mvumi_probe_devices(struct mvumi_hba *mhba)
  1357. {
  1358. int id, maxid;
  1359. u64 wwid = 0;
  1360. struct mvumi_device *mv_dev = NULL;
  1361. struct mvumi_cmd *cmd = NULL;
  1362. int found = 0;
  1363. cmd = mvumi_create_internal_cmd(mhba, 64);
  1364. if (!cmd)
  1365. return -1;
  1366. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9143)
  1367. maxid = mhba->max_target_id;
  1368. else
  1369. maxid = mhba->max_target_id - 1;
  1370. for (id = 0; id < maxid; id++) {
  1371. wwid = mvumi_inquiry(mhba, id, cmd);
  1372. if (!wwid) {
  1373. /* device no response, remove it */
  1374. mvumi_remove_devices(mhba, id);
  1375. } else {
  1376. /* device response, add it */
  1377. found = mvumi_match_devices(mhba, id, wwid);
  1378. if (!found) {
  1379. mvumi_remove_devices(mhba, id);
  1380. mv_dev = kzalloc(sizeof(struct mvumi_device),
  1381. GFP_KERNEL);
  1382. if (!mv_dev) {
  1383. dev_err(&mhba->pdev->dev,
  1384. "%s alloc mv_dev failed\n",
  1385. __func__);
  1386. continue;
  1387. }
  1388. mv_dev->id = id;
  1389. mv_dev->wwid = wwid;
  1390. mv_dev->sdev = NULL;
  1391. INIT_LIST_HEAD(&mv_dev->list);
  1392. list_add_tail(&mv_dev->list,
  1393. &mhba->mhba_dev_list);
  1394. dev_dbg(&mhba->pdev->dev,
  1395. "probe a new device(0:%d:0)"
  1396. " wwid(%llx)\n", id, mv_dev->wwid);
  1397. } else if (found == -1)
  1398. return -1;
  1399. else
  1400. continue;
  1401. }
  1402. }
  1403. if (cmd)
  1404. mvumi_delete_internal_cmd(mhba, cmd);
  1405. return 0;
  1406. }
  1407. static int mvumi_rescan_bus(void *data)
  1408. {
  1409. int ret = 0;
  1410. struct mvumi_hba *mhba = (struct mvumi_hba *) data;
  1411. struct mvumi_device *mv_dev = NULL , *dev_next;
  1412. while (!kthread_should_stop()) {
  1413. set_current_state(TASK_INTERRUPTIBLE);
  1414. if (!atomic_read(&mhba->pnp_count))
  1415. schedule();
  1416. msleep(1000);
  1417. atomic_set(&mhba->pnp_count, 0);
  1418. __set_current_state(TASK_RUNNING);
  1419. mutex_lock(&mhba->device_lock);
  1420. ret = mvumi_probe_devices(mhba);
  1421. if (!ret) {
  1422. list_for_each_entry_safe(mv_dev, dev_next,
  1423. &mhba->mhba_dev_list, list) {
  1424. if (mvumi_handle_hotplug(mhba, mv_dev->id,
  1425. DEVICE_ONLINE)) {
  1426. dev_err(&mhba->pdev->dev,
  1427. "%s add device(0:%d:0) failed"
  1428. "wwid(%llx) has exist\n",
  1429. __func__,
  1430. mv_dev->id, mv_dev->wwid);
  1431. list_del_init(&mv_dev->list);
  1432. kfree(mv_dev);
  1433. } else {
  1434. list_move_tail(&mv_dev->list,
  1435. &mhba->shost_dev_list);
  1436. }
  1437. }
  1438. }
  1439. mutex_unlock(&mhba->device_lock);
  1440. }
  1441. return 0;
  1442. }
  1443. static void mvumi_proc_msg(struct mvumi_hba *mhba,
  1444. struct mvumi_hotplug_event *param)
  1445. {
  1446. u16 size = param->size;
  1447. const unsigned long *ar_bitmap;
  1448. const unsigned long *re_bitmap;
  1449. int index;
  1450. if (mhba->fw_flag & MVUMI_FW_ATTACH) {
  1451. index = -1;
  1452. ar_bitmap = (const unsigned long *) param->bitmap;
  1453. re_bitmap = (const unsigned long *) &param->bitmap[size >> 3];
  1454. mutex_lock(&mhba->sas_discovery_mutex);
  1455. do {
  1456. index = find_next_zero_bit(ar_bitmap, size, index + 1);
  1457. if (index >= size)
  1458. break;
  1459. mvumi_handle_hotplug(mhba, index, DEVICE_ONLINE);
  1460. } while (1);
  1461. index = -1;
  1462. do {
  1463. index = find_next_zero_bit(re_bitmap, size, index + 1);
  1464. if (index >= size)
  1465. break;
  1466. mvumi_handle_hotplug(mhba, index, DEVICE_OFFLINE);
  1467. } while (1);
  1468. mutex_unlock(&mhba->sas_discovery_mutex);
  1469. }
  1470. }
  1471. static void mvumi_notification(struct mvumi_hba *mhba, u8 msg, void *buffer)
  1472. {
  1473. if (msg == APICDB1_EVENT_GETEVENT) {
  1474. int i, count;
  1475. struct mvumi_driver_event *param = NULL;
  1476. struct mvumi_event_req *er = buffer;
  1477. count = er->count;
  1478. if (count > MAX_EVENTS_RETURNED) {
  1479. dev_err(&mhba->pdev->dev, "event count[0x%x] is bigger"
  1480. " than max event count[0x%x].\n",
  1481. count, MAX_EVENTS_RETURNED);
  1482. return;
  1483. }
  1484. for (i = 0; i < count; i++) {
  1485. param = &er->events[i];
  1486. mvumi_show_event(mhba, param);
  1487. }
  1488. } else if (msg == APICDB1_HOST_GETEVENT) {
  1489. mvumi_proc_msg(mhba, buffer);
  1490. }
  1491. }
  1492. static int mvumi_get_event(struct mvumi_hba *mhba, unsigned char msg)
  1493. {
  1494. struct mvumi_cmd *cmd;
  1495. struct mvumi_msg_frame *frame;
  1496. cmd = mvumi_create_internal_cmd(mhba, 512);
  1497. if (!cmd)
  1498. return -1;
  1499. cmd->scmd = NULL;
  1500. cmd->cmd_status = REQ_STATUS_PENDING;
  1501. atomic_set(&cmd->sync_cmd, 0);
  1502. frame = cmd->frame;
  1503. frame->device_id = 0;
  1504. frame->cmd_flag = CMD_FLAG_DATA_IN;
  1505. frame->req_function = CL_FUN_SCSI_CMD;
  1506. frame->cdb_length = MAX_COMMAND_SIZE;
  1507. frame->data_transfer_length = sizeof(struct mvumi_event_req);
  1508. memset(frame->cdb, 0, MAX_COMMAND_SIZE);
  1509. frame->cdb[0] = APICDB0_EVENT;
  1510. frame->cdb[1] = msg;
  1511. mvumi_issue_blocked_cmd(mhba, cmd);
  1512. if (cmd->cmd_status != SAM_STAT_GOOD)
  1513. dev_err(&mhba->pdev->dev, "get event failed, status=0x%x.\n",
  1514. cmd->cmd_status);
  1515. else
  1516. mvumi_notification(mhba, cmd->frame->cdb[1], cmd->data_buf);
  1517. mvumi_delete_internal_cmd(mhba, cmd);
  1518. return 0;
  1519. }
  1520. static void mvumi_scan_events(struct work_struct *work)
  1521. {
  1522. struct mvumi_events_wq *mu_ev =
  1523. container_of(work, struct mvumi_events_wq, work_q);
  1524. mvumi_get_event(mu_ev->mhba, mu_ev->event);
  1525. kfree(mu_ev);
  1526. }
  1527. static void mvumi_launch_events(struct mvumi_hba *mhba, u32 isr_status)
  1528. {
  1529. struct mvumi_events_wq *mu_ev;
  1530. while (isr_status & (DRBL_BUS_CHANGE | DRBL_EVENT_NOTIFY)) {
  1531. if (isr_status & DRBL_BUS_CHANGE) {
  1532. atomic_inc(&mhba->pnp_count);
  1533. wake_up_process(mhba->dm_thread);
  1534. isr_status &= ~(DRBL_BUS_CHANGE);
  1535. continue;
  1536. }
  1537. mu_ev = kzalloc(sizeof(*mu_ev), GFP_ATOMIC);
  1538. if (mu_ev) {
  1539. INIT_WORK(&mu_ev->work_q, mvumi_scan_events);
  1540. mu_ev->mhba = mhba;
  1541. mu_ev->event = APICDB1_EVENT_GETEVENT;
  1542. isr_status &= ~(DRBL_EVENT_NOTIFY);
  1543. mu_ev->param = NULL;
  1544. schedule_work(&mu_ev->work_q);
  1545. }
  1546. }
  1547. }
  1548. static void mvumi_handle_clob(struct mvumi_hba *mhba)
  1549. {
  1550. struct mvumi_rsp_frame *ob_frame;
  1551. struct mvumi_cmd *cmd;
  1552. struct mvumi_ob_data *pool;
  1553. while (!list_empty(&mhba->free_ob_list)) {
  1554. pool = list_first_entry(&mhba->free_ob_list,
  1555. struct mvumi_ob_data, list);
  1556. list_del_init(&pool->list);
  1557. list_add_tail(&pool->list, &mhba->ob_data_list);
  1558. ob_frame = (struct mvumi_rsp_frame *) &pool->data[0];
  1559. cmd = mhba->tag_cmd[ob_frame->tag];
  1560. atomic_dec(&mhba->fw_outstanding);
  1561. mhba->tag_cmd[ob_frame->tag] = 0;
  1562. tag_release_one(mhba, &mhba->tag_pool, ob_frame->tag);
  1563. if (cmd->scmd)
  1564. mvumi_complete_cmd(mhba, cmd, ob_frame);
  1565. else
  1566. mvumi_complete_internal_cmd(mhba, cmd, ob_frame);
  1567. }
  1568. mhba->instancet->fire_cmd(mhba, NULL);
  1569. }
  1570. static irqreturn_t mvumi_isr_handler(int irq, void *devp)
  1571. {
  1572. struct mvumi_hba *mhba = (struct mvumi_hba *) devp;
  1573. unsigned long flags;
  1574. spin_lock_irqsave(mhba->shost->host_lock, flags);
  1575. if (unlikely(mhba->instancet->clear_intr(mhba) || !mhba->global_isr)) {
  1576. spin_unlock_irqrestore(mhba->shost->host_lock, flags);
  1577. return IRQ_NONE;
  1578. }
  1579. if (mhba->global_isr & mhba->regs->int_dl_cpu2pciea) {
  1580. if (mhba->isr_status & (DRBL_BUS_CHANGE | DRBL_EVENT_NOTIFY))
  1581. mvumi_launch_events(mhba, mhba->isr_status);
  1582. if (mhba->isr_status & DRBL_HANDSHAKE_ISR) {
  1583. dev_warn(&mhba->pdev->dev, "enter handshake again!\n");
  1584. mvumi_handshake(mhba);
  1585. }
  1586. }
  1587. if (mhba->global_isr & mhba->regs->int_comaout)
  1588. mvumi_receive_ob_list_entry(mhba);
  1589. mhba->global_isr = 0;
  1590. mhba->isr_status = 0;
  1591. if (mhba->fw_state == FW_STATE_STARTED)
  1592. mvumi_handle_clob(mhba);
  1593. spin_unlock_irqrestore(mhba->shost->host_lock, flags);
  1594. return IRQ_HANDLED;
  1595. }
  1596. static enum mvumi_qc_result mvumi_send_command(struct mvumi_hba *mhba,
  1597. struct mvumi_cmd *cmd)
  1598. {
  1599. void *ib_entry;
  1600. struct mvumi_msg_frame *ib_frame;
  1601. unsigned int frame_len;
  1602. ib_frame = cmd->frame;
  1603. if (unlikely(mhba->fw_state != FW_STATE_STARTED)) {
  1604. dev_dbg(&mhba->pdev->dev, "firmware not ready.\n");
  1605. return MV_QUEUE_COMMAND_RESULT_NO_RESOURCE;
  1606. }
  1607. if (tag_is_empty(&mhba->tag_pool)) {
  1608. dev_dbg(&mhba->pdev->dev, "no free tag.\n");
  1609. return MV_QUEUE_COMMAND_RESULT_NO_RESOURCE;
  1610. }
  1611. mvumi_get_ib_list_entry(mhba, &ib_entry);
  1612. cmd->frame->tag = tag_get_one(mhba, &mhba->tag_pool);
  1613. cmd->frame->request_id = mhba->io_seq++;
  1614. cmd->request_id = cmd->frame->request_id;
  1615. mhba->tag_cmd[cmd->frame->tag] = cmd;
  1616. frame_len = sizeof(*ib_frame) - 4 +
  1617. ib_frame->sg_counts * sizeof(struct mvumi_sgl);
  1618. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
  1619. struct mvumi_dyn_list_entry *dle;
  1620. dle = ib_entry;
  1621. dle->src_low_addr =
  1622. cpu_to_le32(lower_32_bits(cmd->frame_phys));
  1623. dle->src_high_addr =
  1624. cpu_to_le32(upper_32_bits(cmd->frame_phys));
  1625. dle->if_length = (frame_len >> 2) & 0xFFF;
  1626. } else {
  1627. memcpy(ib_entry, ib_frame, frame_len);
  1628. }
  1629. return MV_QUEUE_COMMAND_RESULT_SENT;
  1630. }
  1631. static void mvumi_fire_cmd(struct mvumi_hba *mhba, struct mvumi_cmd *cmd)
  1632. {
  1633. unsigned short num_of_cl_sent = 0;
  1634. unsigned int count;
  1635. enum mvumi_qc_result result;
  1636. if (cmd)
  1637. list_add_tail(&cmd->queue_pointer, &mhba->waiting_req_list);
  1638. count = mhba->instancet->check_ib_list(mhba);
  1639. if (list_empty(&mhba->waiting_req_list) || !count)
  1640. return;
  1641. do {
  1642. cmd = list_first_entry(&mhba->waiting_req_list,
  1643. struct mvumi_cmd, queue_pointer);
  1644. list_del_init(&cmd->queue_pointer);
  1645. result = mvumi_send_command(mhba, cmd);
  1646. switch (result) {
  1647. case MV_QUEUE_COMMAND_RESULT_SENT:
  1648. num_of_cl_sent++;
  1649. break;
  1650. case MV_QUEUE_COMMAND_RESULT_NO_RESOURCE:
  1651. list_add(&cmd->queue_pointer, &mhba->waiting_req_list);
  1652. if (num_of_cl_sent > 0)
  1653. mvumi_send_ib_list_entry(mhba);
  1654. return;
  1655. }
  1656. } while (!list_empty(&mhba->waiting_req_list) && count--);
  1657. if (num_of_cl_sent > 0)
  1658. mvumi_send_ib_list_entry(mhba);
  1659. }
  1660. /**
  1661. * mvumi_enable_intr - Enables interrupts
  1662. * @mhba: Adapter soft state
  1663. */
  1664. static void mvumi_enable_intr(struct mvumi_hba *mhba)
  1665. {
  1666. unsigned int mask;
  1667. struct mvumi_hw_regs *regs = mhba->regs;
  1668. iowrite32(regs->int_drbl_int_mask, regs->arm_to_pciea_mask_reg);
  1669. mask = ioread32(regs->enpointa_mask_reg);
  1670. mask |= regs->int_dl_cpu2pciea | regs->int_comaout | regs->int_comaerr;
  1671. iowrite32(mask, regs->enpointa_mask_reg);
  1672. }
  1673. /**
  1674. * mvumi_disable_intr -Disables interrupt
  1675. * @mhba: Adapter soft state
  1676. */
  1677. static void mvumi_disable_intr(struct mvumi_hba *mhba)
  1678. {
  1679. unsigned int mask;
  1680. struct mvumi_hw_regs *regs = mhba->regs;
  1681. iowrite32(0, regs->arm_to_pciea_mask_reg);
  1682. mask = ioread32(regs->enpointa_mask_reg);
  1683. mask &= ~(regs->int_dl_cpu2pciea | regs->int_comaout |
  1684. regs->int_comaerr);
  1685. iowrite32(mask, regs->enpointa_mask_reg);
  1686. }
  1687. static int mvumi_clear_intr(void *extend)
  1688. {
  1689. struct mvumi_hba *mhba = (struct mvumi_hba *) extend;
  1690. unsigned int status, isr_status = 0, tmp = 0;
  1691. struct mvumi_hw_regs *regs = mhba->regs;
  1692. status = ioread32(regs->main_int_cause_reg);
  1693. if (!(status & regs->int_mu) || status == 0xFFFFFFFF)
  1694. return 1;
  1695. if (unlikely(status & regs->int_comaerr)) {
  1696. tmp = ioread32(regs->outb_isr_cause);
  1697. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580) {
  1698. if (tmp & regs->clic_out_err) {
  1699. iowrite32(tmp & regs->clic_out_err,
  1700. regs->outb_isr_cause);
  1701. }
  1702. } else {
  1703. if (tmp & (regs->clic_in_err | regs->clic_out_err))
  1704. iowrite32(tmp & (regs->clic_in_err |
  1705. regs->clic_out_err),
  1706. regs->outb_isr_cause);
  1707. }
  1708. status ^= mhba->regs->int_comaerr;
  1709. /* inbound or outbound parity error, command will timeout */
  1710. }
  1711. if (status & regs->int_comaout) {
  1712. tmp = ioread32(regs->outb_isr_cause);
  1713. if (tmp & regs->clic_irq)
  1714. iowrite32(tmp & regs->clic_irq, regs->outb_isr_cause);
  1715. }
  1716. if (status & regs->int_dl_cpu2pciea) {
  1717. isr_status = ioread32(regs->arm_to_pciea_drbl_reg);
  1718. if (isr_status)
  1719. iowrite32(isr_status, regs->arm_to_pciea_drbl_reg);
  1720. }
  1721. mhba->global_isr = status;
  1722. mhba->isr_status = isr_status;
  1723. return 0;
  1724. }
  1725. /**
  1726. * mvumi_read_fw_status_reg - returns the current FW status value
  1727. * @mhba: Adapter soft state
  1728. */
  1729. static unsigned int mvumi_read_fw_status_reg(struct mvumi_hba *mhba)
  1730. {
  1731. unsigned int status;
  1732. status = ioread32(mhba->regs->arm_to_pciea_drbl_reg);
  1733. if (status)
  1734. iowrite32(status, mhba->regs->arm_to_pciea_drbl_reg);
  1735. return status;
  1736. }
  1737. static struct mvumi_instance_template mvumi_instance_9143 = {
  1738. .fire_cmd = mvumi_fire_cmd,
  1739. .enable_intr = mvumi_enable_intr,
  1740. .disable_intr = mvumi_disable_intr,
  1741. .clear_intr = mvumi_clear_intr,
  1742. .read_fw_status_reg = mvumi_read_fw_status_reg,
  1743. .check_ib_list = mvumi_check_ib_list_9143,
  1744. .check_ob_list = mvumi_check_ob_list_9143,
  1745. .reset_host = mvumi_reset_host_9143,
  1746. };
  1747. static struct mvumi_instance_template mvumi_instance_9580 = {
  1748. .fire_cmd = mvumi_fire_cmd,
  1749. .enable_intr = mvumi_enable_intr,
  1750. .disable_intr = mvumi_disable_intr,
  1751. .clear_intr = mvumi_clear_intr,
  1752. .read_fw_status_reg = mvumi_read_fw_status_reg,
  1753. .check_ib_list = mvumi_check_ib_list_9580,
  1754. .check_ob_list = mvumi_check_ob_list_9580,
  1755. .reset_host = mvumi_reset_host_9580,
  1756. };
  1757. static int mvumi_slave_configure(struct scsi_device *sdev)
  1758. {
  1759. struct mvumi_hba *mhba;
  1760. unsigned char bitcount = sizeof(unsigned char) * 8;
  1761. mhba = (struct mvumi_hba *) sdev->host->hostdata;
  1762. if (sdev->id >= mhba->max_target_id)
  1763. return -EINVAL;
  1764. mhba->target_map[sdev->id / bitcount] |= (1 << (sdev->id % bitcount));
  1765. return 0;
  1766. }
  1767. /**
  1768. * mvumi_build_frame - Prepares a direct cdb (DCDB) command
  1769. * @mhba: Adapter soft state
  1770. * @scmd: SCSI command
  1771. * @cmd: Command to be prepared in
  1772. *
  1773. * This function prepares CDB commands. These are typcially pass-through
  1774. * commands to the devices.
  1775. */
  1776. static unsigned char mvumi_build_frame(struct mvumi_hba *mhba,
  1777. struct scsi_cmnd *scmd, struct mvumi_cmd *cmd)
  1778. {
  1779. struct mvumi_msg_frame *pframe;
  1780. cmd->scmd = scmd;
  1781. cmd->cmd_status = REQ_STATUS_PENDING;
  1782. pframe = cmd->frame;
  1783. pframe->device_id = ((unsigned short) scmd->device->id) |
  1784. (((unsigned short) scmd->device->lun) << 8);
  1785. pframe->cmd_flag = 0;
  1786. switch (scmd->sc_data_direction) {
  1787. case DMA_NONE:
  1788. pframe->cmd_flag |= CMD_FLAG_NON_DATA;
  1789. break;
  1790. case DMA_FROM_DEVICE:
  1791. pframe->cmd_flag |= CMD_FLAG_DATA_IN;
  1792. break;
  1793. case DMA_TO_DEVICE:
  1794. pframe->cmd_flag |= CMD_FLAG_DATA_OUT;
  1795. break;
  1796. case DMA_BIDIRECTIONAL:
  1797. default:
  1798. dev_warn(&mhba->pdev->dev, "unexpected data direction[%d] "
  1799. "cmd[0x%x]\n", scmd->sc_data_direction, scmd->cmnd[0]);
  1800. goto error;
  1801. }
  1802. pframe->cdb_length = scmd->cmd_len;
  1803. memcpy(pframe->cdb, scmd->cmnd, pframe->cdb_length);
  1804. pframe->req_function = CL_FUN_SCSI_CMD;
  1805. if (scsi_bufflen(scmd)) {
  1806. if (mvumi_make_sgl(mhba, scmd, &pframe->payload[0],
  1807. &pframe->sg_counts))
  1808. goto error;
  1809. pframe->data_transfer_length = scsi_bufflen(scmd);
  1810. } else {
  1811. pframe->sg_counts = 0;
  1812. pframe->data_transfer_length = 0;
  1813. }
  1814. return 0;
  1815. error:
  1816. scmd->result = (DID_OK << 16) | (DRIVER_SENSE << 24) |
  1817. SAM_STAT_CHECK_CONDITION;
  1818. scsi_build_sense_buffer(0, scmd->sense_buffer, ILLEGAL_REQUEST, 0x24,
  1819. 0);
  1820. return -1;
  1821. }
  1822. /**
  1823. * mvumi_queue_command - Queue entry point
  1824. * @scmd: SCSI command to be queued
  1825. * @done: Callback entry point
  1826. */
  1827. static int mvumi_queue_command(struct Scsi_Host *shost,
  1828. struct scsi_cmnd *scmd)
  1829. {
  1830. struct mvumi_cmd *cmd;
  1831. struct mvumi_hba *mhba;
  1832. unsigned long irq_flags;
  1833. spin_lock_irqsave(shost->host_lock, irq_flags);
  1834. scsi_cmd_get_serial(shost, scmd);
  1835. mhba = (struct mvumi_hba *) shost->hostdata;
  1836. scmd->result = 0;
  1837. cmd = mvumi_get_cmd(mhba);
  1838. if (unlikely(!cmd)) {
  1839. spin_unlock_irqrestore(shost->host_lock, irq_flags);
  1840. return SCSI_MLQUEUE_HOST_BUSY;
  1841. }
  1842. if (unlikely(mvumi_build_frame(mhba, scmd, cmd)))
  1843. goto out_return_cmd;
  1844. cmd->scmd = scmd;
  1845. scmd->SCp.ptr = (char *) cmd;
  1846. mhba->instancet->fire_cmd(mhba, cmd);
  1847. spin_unlock_irqrestore(shost->host_lock, irq_flags);
  1848. return 0;
  1849. out_return_cmd:
  1850. mvumi_return_cmd(mhba, cmd);
  1851. scmd->scsi_done(scmd);
  1852. spin_unlock_irqrestore(shost->host_lock, irq_flags);
  1853. return 0;
  1854. }
  1855. static enum blk_eh_timer_return mvumi_timed_out(struct scsi_cmnd *scmd)
  1856. {
  1857. struct mvumi_cmd *cmd = (struct mvumi_cmd *) scmd->SCp.ptr;
  1858. struct Scsi_Host *host = scmd->device->host;
  1859. struct mvumi_hba *mhba = shost_priv(host);
  1860. unsigned long flags;
  1861. spin_lock_irqsave(mhba->shost->host_lock, flags);
  1862. if (mhba->tag_cmd[cmd->frame->tag]) {
  1863. mhba->tag_cmd[cmd->frame->tag] = 0;
  1864. tag_release_one(mhba, &mhba->tag_pool, cmd->frame->tag);
  1865. }
  1866. if (!list_empty(&cmd->queue_pointer))
  1867. list_del_init(&cmd->queue_pointer);
  1868. else
  1869. atomic_dec(&mhba->fw_outstanding);
  1870. scmd->result = (DRIVER_INVALID << 24) | (DID_ABORT << 16);
  1871. scmd->SCp.ptr = NULL;
  1872. if (scsi_bufflen(scmd)) {
  1873. pci_unmap_sg(mhba->pdev, scsi_sglist(scmd),
  1874. scsi_sg_count(scmd),
  1875. (int)scmd->sc_data_direction);
  1876. }
  1877. mvumi_return_cmd(mhba, cmd);
  1878. spin_unlock_irqrestore(mhba->shost->host_lock, flags);
  1879. return BLK_EH_DONE;
  1880. }
  1881. static int
  1882. mvumi_bios_param(struct scsi_device *sdev, struct block_device *bdev,
  1883. sector_t capacity, int geom[])
  1884. {
  1885. int heads, sectors;
  1886. sector_t cylinders;
  1887. unsigned long tmp;
  1888. heads = 64;
  1889. sectors = 32;
  1890. tmp = heads * sectors;
  1891. cylinders = capacity;
  1892. sector_div(cylinders, tmp);
  1893. if (capacity >= 0x200000) {
  1894. heads = 255;
  1895. sectors = 63;
  1896. tmp = heads * sectors;
  1897. cylinders = capacity;
  1898. sector_div(cylinders, tmp);
  1899. }
  1900. geom[0] = heads;
  1901. geom[1] = sectors;
  1902. geom[2] = cylinders;
  1903. return 0;
  1904. }
  1905. static struct scsi_host_template mvumi_template = {
  1906. .module = THIS_MODULE,
  1907. .name = "Marvell Storage Controller",
  1908. .slave_configure = mvumi_slave_configure,
  1909. .queuecommand = mvumi_queue_command,
  1910. .eh_timed_out = mvumi_timed_out,
  1911. .eh_host_reset_handler = mvumi_host_reset,
  1912. .bios_param = mvumi_bios_param,
  1913. .this_id = -1,
  1914. };
  1915. static int mvumi_cfg_hw_reg(struct mvumi_hba *mhba)
  1916. {
  1917. void *base = NULL;
  1918. struct mvumi_hw_regs *regs;
  1919. switch (mhba->pdev->device) {
  1920. case PCI_DEVICE_ID_MARVELL_MV9143:
  1921. mhba->mmio = mhba->base_addr[0];
  1922. base = mhba->mmio;
  1923. if (!mhba->regs) {
  1924. mhba->regs = kzalloc(sizeof(*regs), GFP_KERNEL);
  1925. if (mhba->regs == NULL)
  1926. return -ENOMEM;
  1927. }
  1928. regs = mhba->regs;
  1929. /* For Arm */
  1930. regs->ctrl_sts_reg = base + 0x20104;
  1931. regs->rstoutn_mask_reg = base + 0x20108;
  1932. regs->sys_soft_rst_reg = base + 0x2010C;
  1933. regs->main_int_cause_reg = base + 0x20200;
  1934. regs->enpointa_mask_reg = base + 0x2020C;
  1935. regs->rstoutn_en_reg = base + 0xF1400;
  1936. /* For Doorbell */
  1937. regs->pciea_to_arm_drbl_reg = base + 0x20400;
  1938. regs->arm_to_pciea_drbl_reg = base + 0x20408;
  1939. regs->arm_to_pciea_mask_reg = base + 0x2040C;
  1940. regs->pciea_to_arm_msg0 = base + 0x20430;
  1941. regs->pciea_to_arm_msg1 = base + 0x20434;
  1942. regs->arm_to_pciea_msg0 = base + 0x20438;
  1943. regs->arm_to_pciea_msg1 = base + 0x2043C;
  1944. /* For Message Unit */
  1945. regs->inb_aval_count_basel = base + 0x508;
  1946. regs->inb_aval_count_baseh = base + 0x50C;
  1947. regs->inb_write_pointer = base + 0x518;
  1948. regs->inb_read_pointer = base + 0x51C;
  1949. regs->outb_coal_cfg = base + 0x568;
  1950. regs->outb_copy_basel = base + 0x5B0;
  1951. regs->outb_copy_baseh = base + 0x5B4;
  1952. regs->outb_copy_pointer = base + 0x544;
  1953. regs->outb_read_pointer = base + 0x548;
  1954. regs->outb_isr_cause = base + 0x560;
  1955. regs->outb_coal_cfg = base + 0x568;
  1956. /* Bit setting for HW */
  1957. regs->int_comaout = 1 << 8;
  1958. regs->int_comaerr = 1 << 6;
  1959. regs->int_dl_cpu2pciea = 1 << 1;
  1960. regs->cl_pointer_toggle = 1 << 12;
  1961. regs->clic_irq = 1 << 1;
  1962. regs->clic_in_err = 1 << 8;
  1963. regs->clic_out_err = 1 << 12;
  1964. regs->cl_slot_num_mask = 0xFFF;
  1965. regs->int_drbl_int_mask = 0x3FFFFFFF;
  1966. regs->int_mu = regs->int_dl_cpu2pciea | regs->int_comaout |
  1967. regs->int_comaerr;
  1968. break;
  1969. case PCI_DEVICE_ID_MARVELL_MV9580:
  1970. mhba->mmio = mhba->base_addr[2];
  1971. base = mhba->mmio;
  1972. if (!mhba->regs) {
  1973. mhba->regs = kzalloc(sizeof(*regs), GFP_KERNEL);
  1974. if (mhba->regs == NULL)
  1975. return -ENOMEM;
  1976. }
  1977. regs = mhba->regs;
  1978. /* For Arm */
  1979. regs->ctrl_sts_reg = base + 0x20104;
  1980. regs->rstoutn_mask_reg = base + 0x1010C;
  1981. regs->sys_soft_rst_reg = base + 0x10108;
  1982. regs->main_int_cause_reg = base + 0x10200;
  1983. regs->enpointa_mask_reg = base + 0x1020C;
  1984. regs->rstoutn_en_reg = base + 0xF1400;
  1985. /* For Doorbell */
  1986. regs->pciea_to_arm_drbl_reg = base + 0x10460;
  1987. regs->arm_to_pciea_drbl_reg = base + 0x10480;
  1988. regs->arm_to_pciea_mask_reg = base + 0x10484;
  1989. regs->pciea_to_arm_msg0 = base + 0x10400;
  1990. regs->pciea_to_arm_msg1 = base + 0x10404;
  1991. regs->arm_to_pciea_msg0 = base + 0x10420;
  1992. regs->arm_to_pciea_msg1 = base + 0x10424;
  1993. /* For reset*/
  1994. regs->reset_request = base + 0x10108;
  1995. regs->reset_enable = base + 0x1010c;
  1996. /* For Message Unit */
  1997. regs->inb_aval_count_basel = base + 0x4008;
  1998. regs->inb_aval_count_baseh = base + 0x400C;
  1999. regs->inb_write_pointer = base + 0x4018;
  2000. regs->inb_read_pointer = base + 0x401C;
  2001. regs->outb_copy_basel = base + 0x4058;
  2002. regs->outb_copy_baseh = base + 0x405C;
  2003. regs->outb_copy_pointer = base + 0x406C;
  2004. regs->outb_read_pointer = base + 0x4070;
  2005. regs->outb_coal_cfg = base + 0x4080;
  2006. regs->outb_isr_cause = base + 0x4088;
  2007. /* Bit setting for HW */
  2008. regs->int_comaout = 1 << 4;
  2009. regs->int_dl_cpu2pciea = 1 << 12;
  2010. regs->int_comaerr = 1 << 29;
  2011. regs->cl_pointer_toggle = 1 << 14;
  2012. regs->cl_slot_num_mask = 0x3FFF;
  2013. regs->clic_irq = 1 << 0;
  2014. regs->clic_out_err = 1 << 1;
  2015. regs->int_drbl_int_mask = 0x3FFFFFFF;
  2016. regs->int_mu = regs->int_dl_cpu2pciea | regs->int_comaout;
  2017. break;
  2018. default:
  2019. return -1;
  2020. break;
  2021. }
  2022. return 0;
  2023. }
  2024. /**
  2025. * mvumi_init_fw - Initializes the FW
  2026. * @mhba: Adapter soft state
  2027. *
  2028. * This is the main function for initializing firmware.
  2029. */
  2030. static int mvumi_init_fw(struct mvumi_hba *mhba)
  2031. {
  2032. int ret = 0;
  2033. if (pci_request_regions(mhba->pdev, MV_DRIVER_NAME)) {
  2034. dev_err(&mhba->pdev->dev, "IO memory region busy!\n");
  2035. return -EBUSY;
  2036. }
  2037. ret = mvumi_map_pci_addr(mhba->pdev, mhba->base_addr);
  2038. if (ret)
  2039. goto fail_ioremap;
  2040. switch (mhba->pdev->device) {
  2041. case PCI_DEVICE_ID_MARVELL_MV9143:
  2042. mhba->instancet = &mvumi_instance_9143;
  2043. mhba->io_seq = 0;
  2044. mhba->max_sge = MVUMI_MAX_SG_ENTRY;
  2045. mhba->request_id_enabled = 1;
  2046. break;
  2047. case PCI_DEVICE_ID_MARVELL_MV9580:
  2048. mhba->instancet = &mvumi_instance_9580;
  2049. mhba->io_seq = 0;
  2050. mhba->max_sge = MVUMI_MAX_SG_ENTRY;
  2051. break;
  2052. default:
  2053. dev_err(&mhba->pdev->dev, "device 0x%x not supported!\n",
  2054. mhba->pdev->device);
  2055. mhba->instancet = NULL;
  2056. ret = -EINVAL;
  2057. goto fail_alloc_mem;
  2058. }
  2059. dev_dbg(&mhba->pdev->dev, "device id : %04X is found.\n",
  2060. mhba->pdev->device);
  2061. ret = mvumi_cfg_hw_reg(mhba);
  2062. if (ret) {
  2063. dev_err(&mhba->pdev->dev,
  2064. "failed to allocate memory for reg\n");
  2065. ret = -ENOMEM;
  2066. goto fail_alloc_mem;
  2067. }
  2068. mhba->handshake_page = pci_alloc_consistent(mhba->pdev, HSP_MAX_SIZE,
  2069. &mhba->handshake_page_phys);
  2070. if (!mhba->handshake_page) {
  2071. dev_err(&mhba->pdev->dev,
  2072. "failed to allocate memory for handshake\n");
  2073. ret = -ENOMEM;
  2074. goto fail_alloc_page;
  2075. }
  2076. if (mvumi_start(mhba)) {
  2077. ret = -EINVAL;
  2078. goto fail_ready_state;
  2079. }
  2080. ret = mvumi_alloc_cmds(mhba);
  2081. if (ret)
  2082. goto fail_ready_state;
  2083. return 0;
  2084. fail_ready_state:
  2085. mvumi_release_mem_resource(mhba);
  2086. pci_free_consistent(mhba->pdev, HSP_MAX_SIZE,
  2087. mhba->handshake_page, mhba->handshake_page_phys);
  2088. fail_alloc_page:
  2089. kfree(mhba->regs);
  2090. fail_alloc_mem:
  2091. mvumi_unmap_pci_addr(mhba->pdev, mhba->base_addr);
  2092. fail_ioremap:
  2093. pci_release_regions(mhba->pdev);
  2094. return ret;
  2095. }
  2096. /**
  2097. * mvumi_io_attach - Attaches this driver to SCSI mid-layer
  2098. * @mhba: Adapter soft state
  2099. */
  2100. static int mvumi_io_attach(struct mvumi_hba *mhba)
  2101. {
  2102. struct Scsi_Host *host = mhba->shost;
  2103. struct scsi_device *sdev = NULL;
  2104. int ret;
  2105. unsigned int max_sg = (mhba->ib_max_size + 4 -
  2106. sizeof(struct mvumi_msg_frame)) / sizeof(struct mvumi_sgl);
  2107. host->irq = mhba->pdev->irq;
  2108. host->unique_id = mhba->unique_id;
  2109. host->can_queue = (mhba->max_io - 1) ? (mhba->max_io - 1) : 1;
  2110. host->sg_tablesize = mhba->max_sge > max_sg ? max_sg : mhba->max_sge;
  2111. host->max_sectors = mhba->max_transfer_size / 512;
  2112. host->cmd_per_lun = (mhba->max_io - 1) ? (mhba->max_io - 1) : 1;
  2113. host->max_id = mhba->max_target_id;
  2114. host->max_cmd_len = MAX_COMMAND_SIZE;
  2115. ret = scsi_add_host(host, &mhba->pdev->dev);
  2116. if (ret) {
  2117. dev_err(&mhba->pdev->dev, "scsi_add_host failed\n");
  2118. return ret;
  2119. }
  2120. mhba->fw_flag |= MVUMI_FW_ATTACH;
  2121. mutex_lock(&mhba->sas_discovery_mutex);
  2122. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580)
  2123. ret = scsi_add_device(host, 0, mhba->max_target_id - 1, 0);
  2124. else
  2125. ret = 0;
  2126. if (ret) {
  2127. dev_err(&mhba->pdev->dev, "add virtual device failed\n");
  2128. mutex_unlock(&mhba->sas_discovery_mutex);
  2129. goto fail_add_device;
  2130. }
  2131. mhba->dm_thread = kthread_create(mvumi_rescan_bus,
  2132. mhba, "mvumi_scanthread");
  2133. if (IS_ERR(mhba->dm_thread)) {
  2134. dev_err(&mhba->pdev->dev,
  2135. "failed to create device scan thread\n");
  2136. mutex_unlock(&mhba->sas_discovery_mutex);
  2137. goto fail_create_thread;
  2138. }
  2139. atomic_set(&mhba->pnp_count, 1);
  2140. wake_up_process(mhba->dm_thread);
  2141. mutex_unlock(&mhba->sas_discovery_mutex);
  2142. return 0;
  2143. fail_create_thread:
  2144. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580)
  2145. sdev = scsi_device_lookup(mhba->shost, 0,
  2146. mhba->max_target_id - 1, 0);
  2147. if (sdev) {
  2148. scsi_remove_device(sdev);
  2149. scsi_device_put(sdev);
  2150. }
  2151. fail_add_device:
  2152. scsi_remove_host(mhba->shost);
  2153. return ret;
  2154. }
  2155. /**
  2156. * mvumi_probe_one - PCI hotplug entry point
  2157. * @pdev: PCI device structure
  2158. * @id: PCI ids of supported hotplugged adapter
  2159. */
  2160. static int mvumi_probe_one(struct pci_dev *pdev, const struct pci_device_id *id)
  2161. {
  2162. struct Scsi_Host *host;
  2163. struct mvumi_hba *mhba;
  2164. int ret;
  2165. dev_dbg(&pdev->dev, " %#4.04x:%#4.04x:%#4.04x:%#4.04x: ",
  2166. pdev->vendor, pdev->device, pdev->subsystem_vendor,
  2167. pdev->subsystem_device);
  2168. ret = pci_enable_device(pdev);
  2169. if (ret)
  2170. return ret;
  2171. pci_set_master(pdev);
  2172. if (IS_DMA64) {
  2173. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  2174. if (ret) {
  2175. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2176. if (ret)
  2177. goto fail_set_dma_mask;
  2178. }
  2179. } else {
  2180. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2181. if (ret)
  2182. goto fail_set_dma_mask;
  2183. }
  2184. host = scsi_host_alloc(&mvumi_template, sizeof(*mhba));
  2185. if (!host) {
  2186. dev_err(&pdev->dev, "scsi_host_alloc failed\n");
  2187. ret = -ENOMEM;
  2188. goto fail_alloc_instance;
  2189. }
  2190. mhba = shost_priv(host);
  2191. INIT_LIST_HEAD(&mhba->cmd_pool);
  2192. INIT_LIST_HEAD(&mhba->ob_data_list);
  2193. INIT_LIST_HEAD(&mhba->free_ob_list);
  2194. INIT_LIST_HEAD(&mhba->res_list);
  2195. INIT_LIST_HEAD(&mhba->waiting_req_list);
  2196. mutex_init(&mhba->device_lock);
  2197. INIT_LIST_HEAD(&mhba->mhba_dev_list);
  2198. INIT_LIST_HEAD(&mhba->shost_dev_list);
  2199. atomic_set(&mhba->fw_outstanding, 0);
  2200. init_waitqueue_head(&mhba->int_cmd_wait_q);
  2201. mutex_init(&mhba->sas_discovery_mutex);
  2202. mhba->pdev = pdev;
  2203. mhba->shost = host;
  2204. mhba->unique_id = pdev->bus->number << 8 | pdev->devfn;
  2205. ret = mvumi_init_fw(mhba);
  2206. if (ret)
  2207. goto fail_init_fw;
  2208. ret = request_irq(mhba->pdev->irq, mvumi_isr_handler, IRQF_SHARED,
  2209. "mvumi", mhba);
  2210. if (ret) {
  2211. dev_err(&pdev->dev, "failed to register IRQ\n");
  2212. goto fail_init_irq;
  2213. }
  2214. mhba->instancet->enable_intr(mhba);
  2215. pci_set_drvdata(pdev, mhba);
  2216. ret = mvumi_io_attach(mhba);
  2217. if (ret)
  2218. goto fail_io_attach;
  2219. mvumi_backup_bar_addr(mhba);
  2220. dev_dbg(&pdev->dev, "probe mvumi driver successfully.\n");
  2221. return 0;
  2222. fail_io_attach:
  2223. mhba->instancet->disable_intr(mhba);
  2224. free_irq(mhba->pdev->irq, mhba);
  2225. fail_init_irq:
  2226. mvumi_release_fw(mhba);
  2227. fail_init_fw:
  2228. scsi_host_put(host);
  2229. fail_alloc_instance:
  2230. fail_set_dma_mask:
  2231. pci_disable_device(pdev);
  2232. return ret;
  2233. }
  2234. static void mvumi_detach_one(struct pci_dev *pdev)
  2235. {
  2236. struct Scsi_Host *host;
  2237. struct mvumi_hba *mhba;
  2238. mhba = pci_get_drvdata(pdev);
  2239. if (mhba->dm_thread) {
  2240. kthread_stop(mhba->dm_thread);
  2241. mhba->dm_thread = NULL;
  2242. }
  2243. mvumi_detach_devices(mhba);
  2244. host = mhba->shost;
  2245. scsi_remove_host(mhba->shost);
  2246. mvumi_flush_cache(mhba);
  2247. mhba->instancet->disable_intr(mhba);
  2248. free_irq(mhba->pdev->irq, mhba);
  2249. mvumi_release_fw(mhba);
  2250. scsi_host_put(host);
  2251. pci_disable_device(pdev);
  2252. dev_dbg(&pdev->dev, "driver is removed!\n");
  2253. }
  2254. /**
  2255. * mvumi_shutdown - Shutdown entry point
  2256. * @device: Generic device structure
  2257. */
  2258. static void mvumi_shutdown(struct pci_dev *pdev)
  2259. {
  2260. struct mvumi_hba *mhba = pci_get_drvdata(pdev);
  2261. mvumi_flush_cache(mhba);
  2262. }
  2263. static int __maybe_unused mvumi_suspend(struct pci_dev *pdev, pm_message_t state)
  2264. {
  2265. struct mvumi_hba *mhba = NULL;
  2266. mhba = pci_get_drvdata(pdev);
  2267. mvumi_flush_cache(mhba);
  2268. pci_set_drvdata(pdev, mhba);
  2269. mhba->instancet->disable_intr(mhba);
  2270. free_irq(mhba->pdev->irq, mhba);
  2271. mvumi_unmap_pci_addr(pdev, mhba->base_addr);
  2272. pci_release_regions(pdev);
  2273. pci_save_state(pdev);
  2274. pci_disable_device(pdev);
  2275. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2276. return 0;
  2277. }
  2278. static int __maybe_unused mvumi_resume(struct pci_dev *pdev)
  2279. {
  2280. int ret;
  2281. struct mvumi_hba *mhba = NULL;
  2282. mhba = pci_get_drvdata(pdev);
  2283. pci_set_power_state(pdev, PCI_D0);
  2284. pci_enable_wake(pdev, PCI_D0, 0);
  2285. pci_restore_state(pdev);
  2286. ret = pci_enable_device(pdev);
  2287. if (ret) {
  2288. dev_err(&pdev->dev, "enable device failed\n");
  2289. return ret;
  2290. }
  2291. pci_set_master(pdev);
  2292. if (IS_DMA64) {
  2293. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  2294. if (ret) {
  2295. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2296. if (ret)
  2297. goto fail;
  2298. }
  2299. } else {
  2300. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2301. if (ret)
  2302. goto fail;
  2303. }
  2304. ret = pci_request_regions(mhba->pdev, MV_DRIVER_NAME);
  2305. if (ret)
  2306. goto fail;
  2307. ret = mvumi_map_pci_addr(mhba->pdev, mhba->base_addr);
  2308. if (ret)
  2309. goto release_regions;
  2310. if (mvumi_cfg_hw_reg(mhba)) {
  2311. ret = -EINVAL;
  2312. goto unmap_pci_addr;
  2313. }
  2314. mhba->mmio = mhba->base_addr[0];
  2315. mvumi_reset(mhba);
  2316. if (mvumi_start(mhba)) {
  2317. ret = -EINVAL;
  2318. goto unmap_pci_addr;
  2319. }
  2320. ret = request_irq(mhba->pdev->irq, mvumi_isr_handler, IRQF_SHARED,
  2321. "mvumi", mhba);
  2322. if (ret) {
  2323. dev_err(&pdev->dev, "failed to register IRQ\n");
  2324. goto unmap_pci_addr;
  2325. }
  2326. mhba->instancet->enable_intr(mhba);
  2327. return 0;
  2328. unmap_pci_addr:
  2329. mvumi_unmap_pci_addr(pdev, mhba->base_addr);
  2330. release_regions:
  2331. pci_release_regions(pdev);
  2332. fail:
  2333. pci_disable_device(pdev);
  2334. return ret;
  2335. }
  2336. static struct pci_driver mvumi_pci_driver = {
  2337. .name = MV_DRIVER_NAME,
  2338. .id_table = mvumi_pci_table,
  2339. .probe = mvumi_probe_one,
  2340. .remove = mvumi_detach_one,
  2341. .shutdown = mvumi_shutdown,
  2342. #ifdef CONFIG_PM
  2343. .suspend = mvumi_suspend,
  2344. .resume = mvumi_resume,
  2345. #endif
  2346. };
  2347. module_pci_driver(mvumi_pci_driver);