pwm-stm32-lp.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * STM32 Low-Power Timer PWM driver
  4. *
  5. * Copyright (C) STMicroelectronics 2017
  6. *
  7. * Author: Gerald Baeza <gerald.baeza@st.com>
  8. *
  9. * Inspired by Gerald Baeza's pwm-stm32 driver
  10. */
  11. #include <linux/bitfield.h>
  12. #include <linux/mfd/stm32-lptimer.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/pwm.h>
  17. struct stm32_pwm_lp {
  18. struct pwm_chip chip;
  19. struct clk *clk;
  20. struct regmap *regmap;
  21. };
  22. static inline struct stm32_pwm_lp *to_stm32_pwm_lp(struct pwm_chip *chip)
  23. {
  24. return container_of(chip, struct stm32_pwm_lp, chip);
  25. }
  26. /* STM32 Low-Power Timer is preceded by a configurable power-of-2 prescaler */
  27. #define STM32_LPTIM_MAX_PRESCALER 128
  28. static int stm32_pwm_lp_apply(struct pwm_chip *chip, struct pwm_device *pwm,
  29. struct pwm_state *state)
  30. {
  31. struct stm32_pwm_lp *priv = to_stm32_pwm_lp(chip);
  32. unsigned long long prd, div, dty;
  33. struct pwm_state cstate;
  34. u32 val, mask, cfgr, presc = 0;
  35. bool reenable;
  36. int ret;
  37. pwm_get_state(pwm, &cstate);
  38. reenable = !cstate.enabled;
  39. if (!state->enabled) {
  40. if (cstate.enabled) {
  41. /* Disable LP timer */
  42. ret = regmap_write(priv->regmap, STM32_LPTIM_CR, 0);
  43. if (ret)
  44. return ret;
  45. /* disable clock to PWM counter */
  46. clk_disable(priv->clk);
  47. }
  48. return 0;
  49. }
  50. /* Calculate the period and prescaler value */
  51. div = (unsigned long long)clk_get_rate(priv->clk) * state->period;
  52. do_div(div, NSEC_PER_SEC);
  53. if (!div) {
  54. /* Clock is too slow to achieve requested period. */
  55. dev_dbg(priv->chip.dev, "Can't reach %u ns\n", state->period);
  56. return -EINVAL;
  57. }
  58. prd = div;
  59. while (div > STM32_LPTIM_MAX_ARR) {
  60. presc++;
  61. if ((1 << presc) > STM32_LPTIM_MAX_PRESCALER) {
  62. dev_err(priv->chip.dev, "max prescaler exceeded\n");
  63. return -EINVAL;
  64. }
  65. div = prd >> presc;
  66. }
  67. prd = div;
  68. /* Calculate the duty cycle */
  69. dty = prd * state->duty_cycle;
  70. do_div(dty, state->period);
  71. if (!cstate.enabled) {
  72. /* enable clock to drive PWM counter */
  73. ret = clk_enable(priv->clk);
  74. if (ret)
  75. return ret;
  76. }
  77. ret = regmap_read(priv->regmap, STM32_LPTIM_CFGR, &cfgr);
  78. if (ret)
  79. goto err;
  80. if ((FIELD_GET(STM32_LPTIM_PRESC, cfgr) != presc) ||
  81. (FIELD_GET(STM32_LPTIM_WAVPOL, cfgr) != state->polarity)) {
  82. val = FIELD_PREP(STM32_LPTIM_PRESC, presc);
  83. val |= FIELD_PREP(STM32_LPTIM_WAVPOL, state->polarity);
  84. mask = STM32_LPTIM_PRESC | STM32_LPTIM_WAVPOL;
  85. /* Must disable LP timer to modify CFGR */
  86. reenable = true;
  87. ret = regmap_write(priv->regmap, STM32_LPTIM_CR, 0);
  88. if (ret)
  89. goto err;
  90. ret = regmap_update_bits(priv->regmap, STM32_LPTIM_CFGR, mask,
  91. val);
  92. if (ret)
  93. goto err;
  94. }
  95. if (reenable) {
  96. /* Must (re)enable LP timer to modify CMP & ARR */
  97. ret = regmap_write(priv->regmap, STM32_LPTIM_CR,
  98. STM32_LPTIM_ENABLE);
  99. if (ret)
  100. goto err;
  101. }
  102. ret = regmap_write(priv->regmap, STM32_LPTIM_ARR, prd - 1);
  103. if (ret)
  104. goto err;
  105. ret = regmap_write(priv->regmap, STM32_LPTIM_CMP, prd - (1 + dty));
  106. if (ret)
  107. goto err;
  108. /* ensure CMP & ARR registers are properly written */
  109. ret = regmap_read_poll_timeout(priv->regmap, STM32_LPTIM_ISR, val,
  110. (val & STM32_LPTIM_CMPOK_ARROK),
  111. 100, 1000);
  112. if (ret) {
  113. dev_err(priv->chip.dev, "ARR/CMP registers write issue\n");
  114. goto err;
  115. }
  116. ret = regmap_write(priv->regmap, STM32_LPTIM_ICR,
  117. STM32_LPTIM_CMPOKCF_ARROKCF);
  118. if (ret)
  119. goto err;
  120. if (reenable) {
  121. /* Start LP timer in continuous mode */
  122. ret = regmap_update_bits(priv->regmap, STM32_LPTIM_CR,
  123. STM32_LPTIM_CNTSTRT,
  124. STM32_LPTIM_CNTSTRT);
  125. if (ret) {
  126. regmap_write(priv->regmap, STM32_LPTIM_CR, 0);
  127. goto err;
  128. }
  129. }
  130. return 0;
  131. err:
  132. if (!cstate.enabled)
  133. clk_disable(priv->clk);
  134. return ret;
  135. }
  136. static void stm32_pwm_lp_get_state(struct pwm_chip *chip,
  137. struct pwm_device *pwm,
  138. struct pwm_state *state)
  139. {
  140. struct stm32_pwm_lp *priv = to_stm32_pwm_lp(chip);
  141. unsigned long rate = clk_get_rate(priv->clk);
  142. u32 val, presc, prd;
  143. u64 tmp;
  144. regmap_read(priv->regmap, STM32_LPTIM_CR, &val);
  145. state->enabled = !!FIELD_GET(STM32_LPTIM_ENABLE, val);
  146. /* Keep PWM counter clock refcount in sync with PWM initial state */
  147. if (state->enabled)
  148. clk_enable(priv->clk);
  149. regmap_read(priv->regmap, STM32_LPTIM_CFGR, &val);
  150. presc = FIELD_GET(STM32_LPTIM_PRESC, val);
  151. state->polarity = FIELD_GET(STM32_LPTIM_WAVPOL, val);
  152. regmap_read(priv->regmap, STM32_LPTIM_ARR, &prd);
  153. tmp = prd + 1;
  154. tmp = (tmp << presc) * NSEC_PER_SEC;
  155. state->period = DIV_ROUND_CLOSEST_ULL(tmp, rate);
  156. regmap_read(priv->regmap, STM32_LPTIM_CMP, &val);
  157. tmp = prd - val;
  158. tmp = (tmp << presc) * NSEC_PER_SEC;
  159. state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, rate);
  160. }
  161. static const struct pwm_ops stm32_pwm_lp_ops = {
  162. .owner = THIS_MODULE,
  163. .apply = stm32_pwm_lp_apply,
  164. .get_state = stm32_pwm_lp_get_state,
  165. };
  166. static int stm32_pwm_lp_probe(struct platform_device *pdev)
  167. {
  168. struct stm32_lptimer *ddata = dev_get_drvdata(pdev->dev.parent);
  169. struct stm32_pwm_lp *priv;
  170. int ret;
  171. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  172. if (!priv)
  173. return -ENOMEM;
  174. priv->regmap = ddata->regmap;
  175. priv->clk = ddata->clk;
  176. priv->chip.base = -1;
  177. priv->chip.dev = &pdev->dev;
  178. priv->chip.ops = &stm32_pwm_lp_ops;
  179. priv->chip.npwm = 1;
  180. priv->chip.of_xlate = of_pwm_xlate_with_flags;
  181. priv->chip.of_pwm_n_cells = 3;
  182. ret = pwmchip_add(&priv->chip);
  183. if (ret < 0)
  184. return ret;
  185. platform_set_drvdata(pdev, priv);
  186. return 0;
  187. }
  188. static int stm32_pwm_lp_remove(struct platform_device *pdev)
  189. {
  190. struct stm32_pwm_lp *priv = platform_get_drvdata(pdev);
  191. pwm_disable(&priv->chip.pwms[0]);
  192. return pwmchip_remove(&priv->chip);
  193. }
  194. static const struct of_device_id stm32_pwm_lp_of_match[] = {
  195. { .compatible = "st,stm32-pwm-lp", },
  196. {},
  197. };
  198. MODULE_DEVICE_TABLE(of, stm32_pwm_lp_of_match);
  199. static struct platform_driver stm32_pwm_lp_driver = {
  200. .probe = stm32_pwm_lp_probe,
  201. .remove = stm32_pwm_lp_remove,
  202. .driver = {
  203. .name = "stm32-pwm-lp",
  204. .of_match_table = of_match_ptr(stm32_pwm_lp_of_match),
  205. },
  206. };
  207. module_platform_driver(stm32_pwm_lp_driver);
  208. MODULE_ALIAS("platform:stm32-pwm-lp");
  209. MODULE_DESCRIPTION("STMicroelectronics STM32 PWM LP driver");
  210. MODULE_LICENSE("GPL v2");