trx.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL8723BE_TRX_H__
  26. #define __RTL8723BE_TRX_H__
  27. #define TX_DESC_SIZE 40
  28. #define TX_DESC_AGGR_SUBFRAME_SIZE 32
  29. #define RX_DESC_SIZE 32
  30. #define RX_DRV_INFO_SIZE_UNIT 8
  31. #define TX_DESC_NEXT_DESC_OFFSET 40
  32. #define USB_HWDESC_HEADER_LEN 40
  33. #define CRCLENGTH 4
  34. #define SET_TX_DESC_PKT_SIZE(__pdesc, __val) \
  35. SET_BITS_TO_LE_4BYTE(__pdesc, 0, 16, __val)
  36. #define SET_TX_DESC_OFFSET(__pdesc, __val) \
  37. SET_BITS_TO_LE_4BYTE(__pdesc, 16, 8, __val)
  38. #define SET_TX_DESC_BMC(__pdesc, __val) \
  39. SET_BITS_TO_LE_4BYTE(__pdesc, 24, 1, __val)
  40. #define SET_TX_DESC_HTC(__pdesc, __val) \
  41. SET_BITS_TO_LE_4BYTE(__pdesc, 25, 1, __val)
  42. #define SET_TX_DESC_LAST_SEG(__pdesc, __val) \
  43. SET_BITS_TO_LE_4BYTE(__pdesc, 26, 1, __val)
  44. #define SET_TX_DESC_FIRST_SEG(__pdesc, __val) \
  45. SET_BITS_TO_LE_4BYTE(__pdesc, 27, 1, __val)
  46. #define SET_TX_DESC_LINIP(__pdesc, __val) \
  47. SET_BITS_TO_LE_4BYTE(__pdesc, 28, 1, __val)
  48. #define SET_TX_DESC_NO_ACM(__pdesc, __val) \
  49. SET_BITS_TO_LE_4BYTE(__pdesc, 29, 1, __val)
  50. #define SET_TX_DESC_GF(__pdesc, __val) \
  51. SET_BITS_TO_LE_4BYTE(__pdesc, 30, 1, __val)
  52. #define SET_TX_DESC_OWN(__pdesc, __val) \
  53. SET_BITS_TO_LE_4BYTE(__pdesc, 31, 1, __val)
  54. #define GET_TX_DESC_PKT_SIZE(__pdesc) \
  55. LE_BITS_TO_4BYTE(__pdesc, 0, 16)
  56. #define GET_TX_DESC_OFFSET(__pdesc) \
  57. LE_BITS_TO_4BYTE(__pdesc, 16, 8)
  58. #define GET_TX_DESC_BMC(__pdesc) \
  59. LE_BITS_TO_4BYTE(__pdesc, 24, 1)
  60. #define GET_TX_DESC_HTC(__pdesc) \
  61. LE_BITS_TO_4BYTE(__pdesc, 25, 1)
  62. #define GET_TX_DESC_LAST_SEG(__pdesc) \
  63. LE_BITS_TO_4BYTE(__pdesc, 26, 1)
  64. #define GET_TX_DESC_FIRST_SEG(__pdesc) \
  65. LE_BITS_TO_4BYTE(__pdesc, 27, 1)
  66. #define GET_TX_DESC_LINIP(__pdesc) \
  67. LE_BITS_TO_4BYTE(__pdesc, 28, 1)
  68. #define GET_TX_DESC_NO_ACM(__pdesc) \
  69. LE_BITS_TO_4BYTE(__pdesc, 29, 1)
  70. #define GET_TX_DESC_GF(__pdesc) \
  71. LE_BITS_TO_4BYTE(__pdesc, 30, 1)
  72. #define GET_TX_DESC_OWN(__pdesc) \
  73. LE_BITS_TO_4BYTE(__pdesc, 31, 1)
  74. #define SET_TX_DESC_MACID(__pdesc, __val) \
  75. SET_BITS_TO_LE_4BYTE(__pdesc+4, 0, 7, __val)
  76. #define SET_TX_DESC_QUEUE_SEL(__pdesc, __val) \
  77. SET_BITS_TO_LE_4BYTE(__pdesc+4, 8, 5, __val)
  78. #define SET_TX_DESC_RDG_NAV_EXT(__pdesc, __val) \
  79. SET_BITS_TO_LE_4BYTE(__pdesc+4, 13, 1, __val)
  80. #define SET_TX_DESC_LSIG_TXOP_EN(__pdesc, __val) \
  81. SET_BITS_TO_LE_4BYTE(__pdesc+4, 14, 1, __val)
  82. #define SET_TX_DESC_PIFS(__pdesc, __val) \
  83. SET_BITS_TO_LE_4BYTE(__pdesc+4, 15, 1, __val)
  84. #define SET_TX_DESC_RATE_ID(__pdesc, __val) \
  85. SET_BITS_TO_LE_4BYTE(__pdesc+4, 16, 5, __val)
  86. #define SET_TX_DESC_EN_DESC_ID(__pdesc, __val) \
  87. SET_BITS_TO_LE_4BYTE(__pdesc+4, 21, 1, __val)
  88. #define SET_TX_DESC_SEC_TYPE(__pdesc, __val) \
  89. SET_BITS_TO_LE_4BYTE(__pdesc+4, 22, 2, __val)
  90. #define SET_TX_DESC_PKT_OFFSET(__pdesc, __val) \
  91. SET_BITS_TO_LE_4BYTE(__pdesc+4, 24, 5, __val)
  92. #define SET_TX_DESC_PAID(__pdesc, __val) \
  93. SET_BITS_TO_LE_4BYTE(__pdesc+8, 0, 9, __val)
  94. #define SET_TX_DESC_CCA_RTS(__pdesc, __val) \
  95. SET_BITS_TO_LE_4BYTE(__pdesc+8, 10, 2, __val)
  96. #define SET_TX_DESC_AGG_ENABLE(__pdesc, __val) \
  97. SET_BITS_TO_LE_4BYTE(__pdesc+8, 12, 1, __val)
  98. #define SET_TX_DESC_RDG_ENABLE(__pdesc, __val) \
  99. SET_BITS_TO_LE_4BYTE(__pdesc+8, 13, 1, __val)
  100. #define SET_TX_DESC_BAR_RTY_TH(__pdesc, __val) \
  101. SET_BITS_TO_LE_4BYTE((__pdesc) + 8, 14, 2, __val)
  102. #define SET_TX_DESC_AGG_BREAK(__pdesc, __val) \
  103. SET_BITS_TO_LE_4BYTE(__pdesc+8, 16, 1, __val)
  104. #define SET_TX_DESC_MORE_FRAG(__pdesc, __val) \
  105. SET_BITS_TO_LE_4BYTE(__pdesc+8, 17, 1, __val)
  106. #define SET_TX_DESC_RAW(__pdesc, __val) \
  107. SET_BITS_TO_LE_4BYTE(__pdesc+8, 18, 1, __val)
  108. #define SET_TX_DESC_SPE_RPT(__pdesc, __val) \
  109. SET_BITS_TO_LE_4BYTE((__pdesc) + 8, 19, 1, __val)
  110. #define SET_TX_DESC_AMPDU_DENSITY(__pdesc, __val) \
  111. SET_BITS_TO_LE_4BYTE(__pdesc+8, 20, 3, __val)
  112. #define SET_TX_DESC_BT_INT(__pdesc, __val) \
  113. SET_BITS_TO_LE_4BYTE(__pdesc+8, 23, 1, __val)
  114. #define SET_TX_DESC_GID(__pdesc, __val) \
  115. SET_BITS_TO_LE_4BYTE(__pdesc+8, 24, 6, __val)
  116. #define SET_TX_DESC_WHEADER_LEN(__pdesc, __val) \
  117. SET_BITS_TO_LE_4BYTE(__pdesc+12, 0, 4, __val)
  118. #define SET_TX_DESC_CHK_EN(__pdesc, __val) \
  119. SET_BITS_TO_LE_4BYTE(__pdesc+12, 4, 1, __val)
  120. #define SET_TX_DESC_EARLY_MODE(__pdesc, __val) \
  121. SET_BITS_TO_LE_4BYTE(__pdesc+12, 5, 1, __val)
  122. #define SET_TX_DESC_HWSEQ_SEL(__pdesc, __val) \
  123. SET_BITS_TO_LE_4BYTE(__pdesc+12, 6, 2, __val)
  124. #define SET_TX_DESC_USE_RATE(__pdesc, __val) \
  125. SET_BITS_TO_LE_4BYTE(__pdesc+12, 8, 1, __val)
  126. #define SET_TX_DESC_DISABLE_RTS_FB(__pdesc, __val) \
  127. SET_BITS_TO_LE_4BYTE(__pdesc+12, 9, 1, __val)
  128. #define SET_TX_DESC_DISABLE_FB(__pdesc, __val) \
  129. SET_BITS_TO_LE_4BYTE(__pdesc+12, 10, 1, __val)
  130. #define SET_TX_DESC_CTS2SELF(__pdesc, __val) \
  131. SET_BITS_TO_LE_4BYTE(__pdesc+12, 11, 1, __val)
  132. #define SET_TX_DESC_RTS_ENABLE(__pdesc, __val) \
  133. SET_BITS_TO_LE_4BYTE(__pdesc+12, 12, 1, __val)
  134. #define SET_TX_DESC_HW_RTS_ENABLE(__pdesc, __val) \
  135. SET_BITS_TO_LE_4BYTE(__pdesc+12, 13, 1, __val)
  136. #define SET_TX_DESC_NAV_USE_HDR(__pdesc, __val) \
  137. SET_BITS_TO_LE_4BYTE(__pdesc+12, 15, 1, __val)
  138. #define SET_TX_DESC_USE_MAX_LEN(__pdesc, __val) \
  139. SET_BITS_TO_LE_4BYTE(__pdesc+12, 16, 1, __val)
  140. #define SET_TX_DESC_MAX_AGG_NUM(__pdesc, __val) \
  141. SET_BITS_TO_LE_4BYTE(__pdesc+12, 17, 5, __val)
  142. #define SET_TX_DESC_NDPA(__pdesc, __val) \
  143. SET_BITS_TO_LE_4BYTE(__pdesc+12, 22, 2, __val)
  144. #define SET_TX_DESC_AMPDU_MAX_TIME(__pdesc, __val) \
  145. SET_BITS_TO_LE_4BYTE(__pdesc+12, 24, 8, __val)
  146. #define SET_TX_DESC_TX_RATE(__pdesc, __val) \
  147. SET_BITS_TO_LE_4BYTE(__pdesc+16, 0, 7, __val)
  148. #define SET_TX_DESC_DATA_RATE_FB_LIMIT(__pdesc, __val) \
  149. SET_BITS_TO_LE_4BYTE(__pdesc+16, 8, 5, __val)
  150. #define SET_TX_DESC_RTS_RATE_FB_LIMIT(__pdesc, __val) \
  151. SET_BITS_TO_LE_4BYTE(__pdesc+16, 13, 4, __val)
  152. #define SET_TX_DESC_RETRY_LIMIT_ENABLE(__pdesc, __val) \
  153. SET_BITS_TO_LE_4BYTE(__pdesc+16, 17, 1, __val)
  154. #define SET_TX_DESC_DATA_RETRY_LIMIT(__pdesc, __val) \
  155. SET_BITS_TO_LE_4BYTE(__pdesc+16, 18, 6, __val)
  156. #define SET_TX_DESC_RTS_RATE(__pdesc, __val) \
  157. SET_BITS_TO_LE_4BYTE(__pdesc+16, 24, 5, __val)
  158. #define SET_TX_DESC_TX_SUB_CARRIER(__pdesc, __val) \
  159. SET_BITS_TO_LE_4BYTE(__pdesc+20, 0, 4, __val)
  160. #define SET_TX_DESC_DATA_SHORTGI(__pdesc, __val) \
  161. SET_BITS_TO_LE_4BYTE(__pdesc+20, 4, 1, __val)
  162. #define SET_TX_DESC_DATA_BW(__pdesc, __val) \
  163. SET_BITS_TO_LE_4BYTE(__pdesc+20, 5, 2, __val)
  164. #define SET_TX_DESC_DATA_LDPC(__pdesc, __val) \
  165. SET_BITS_TO_LE_4BYTE(__pdesc+20, 7, 1, __val)
  166. #define SET_TX_DESC_DATA_STBC(__pdesc, __val) \
  167. SET_BITS_TO_LE_4BYTE(__pdesc+20, 8, 2, __val)
  168. #define SET_TX_DESC_CTROL_STBC(__pdesc, __val) \
  169. SET_BITS_TO_LE_4BYTE(__pdesc+20, 10, 2, __val)
  170. #define SET_TX_DESC_RTS_SHORT(__pdesc, __val) \
  171. SET_BITS_TO_LE_4BYTE(__pdesc+20, 12, 1, __val)
  172. #define SET_TX_DESC_RTS_SC(__pdesc, __val) \
  173. SET_BITS_TO_LE_4BYTE(__pdesc+20, 13, 4, __val)
  174. #define SET_TX_DESC_SW_DEFINE(__pdesc, __val) \
  175. SET_BITS_TO_LE_4BYTE((__pdesc) + 24, 0, 12, __val)
  176. #define SET_TX_DESC_MBSSID(__pdesc, __val) \
  177. SET_BITS_TO_LE_4BYTE((__pdesc) + 24, 12, 4, __val)
  178. #define SET_TX_DESC_ANTSEL_A(__pdesc, __val) \
  179. SET_BITS_TO_LE_4BYTE((__pdesc) + 24, 16, 3, __val)
  180. #define SET_TX_DESC_ANTSEL_B(__pdesc, __val) \
  181. SET_BITS_TO_LE_4BYTE((__pdesc) + 24, 19, 3, __val)
  182. #define SET_TX_DESC_ANTSEL_C(__pdesc, __val) \
  183. SET_BITS_TO_LE_4BYTE((__pdesc) + 24, 22, 3, __val)
  184. #define SET_TX_DESC_ANTSEL_D(__pdesc, __val) \
  185. SET_BITS_TO_LE_4BYTE((__pdesc) + 24, 25, 3, __val)
  186. #define SET_TX_DESC_TX_BUFFER_SIZE(__pdesc, __val) \
  187. SET_BITS_TO_LE_4BYTE(__pdesc+28, 0, 16, __val)
  188. #define GET_TX_DESC_TX_BUFFER_SIZE(__pdesc) \
  189. LE_BITS_TO_4BYTE(__pdesc+28, 0, 16)
  190. #define SET_TX_DESC_HWSEQ_EN(__pdesc, __val) \
  191. SET_BITS_TO_LE_4BYTE(__pdesc+32, 15, 1, __val)
  192. #define SET_TX_DESC_SEQ(__pdesc, __val) \
  193. SET_BITS_TO_LE_4BYTE(__pdesc+36, 12, 12, __val)
  194. #define SET_TX_DESC_TX_BUFFER_ADDRESS(__pdesc, __val) \
  195. SET_BITS_TO_LE_4BYTE(__pdesc+40, 0, 32, __val)
  196. #define GET_TX_DESC_TX_BUFFER_ADDRESS(__pdesc) \
  197. LE_BITS_TO_4BYTE(__pdesc+40, 0, 32)
  198. #define SET_TX_DESC_NEXT_DESC_ADDRESS(__pdesc, __val) \
  199. SET_BITS_TO_LE_4BYTE(__pdesc+48, 0, 32, __val)
  200. #define GET_TX_DESC_NEXT_DESC_ADDRESS(__pdesc) \
  201. LE_BITS_TO_4BYTE(__pdesc+48, 0, 32)
  202. #define GET_RX_DESC_PKT_LEN(__pdesc) \
  203. LE_BITS_TO_4BYTE(__pdesc, 0, 14)
  204. #define GET_RX_DESC_CRC32(__pdesc) \
  205. LE_BITS_TO_4BYTE(__pdesc, 14, 1)
  206. #define GET_RX_DESC_ICV(__pdesc) \
  207. LE_BITS_TO_4BYTE(__pdesc, 15, 1)
  208. #define GET_RX_DESC_DRV_INFO_SIZE(__pdesc) \
  209. LE_BITS_TO_4BYTE(__pdesc, 16, 4)
  210. #define GET_RX_DESC_SECURITY(__pdesc) \
  211. LE_BITS_TO_4BYTE(__pdesc, 20, 3)
  212. #define GET_RX_DESC_QOS(__pdesc) \
  213. LE_BITS_TO_4BYTE(__pdesc, 23, 1)
  214. #define GET_RX_DESC_SHIFT(__pdesc) \
  215. LE_BITS_TO_4BYTE(__pdesc, 24, 2)
  216. #define GET_RX_DESC_PHYST(__pdesc) \
  217. LE_BITS_TO_4BYTE(__pdesc, 26, 1)
  218. #define GET_RX_DESC_SWDEC(__pdesc) \
  219. LE_BITS_TO_4BYTE(__pdesc, 27, 1)
  220. #define GET_RX_DESC_LS(__pdesc) \
  221. LE_BITS_TO_4BYTE(__pdesc, 28, 1)
  222. #define GET_RX_DESC_FS(__pdesc) \
  223. LE_BITS_TO_4BYTE(__pdesc, 29, 1)
  224. #define GET_RX_DESC_EOR(__pdesc) \
  225. LE_BITS_TO_4BYTE(__pdesc, 30, 1)
  226. #define GET_RX_DESC_OWN(__pdesc) \
  227. LE_BITS_TO_4BYTE(__pdesc, 31, 1)
  228. #define SET_RX_DESC_PKT_LEN(__pdesc, __val) \
  229. SET_BITS_TO_LE_4BYTE(__pdesc, 0, 14, __val)
  230. #define SET_RX_DESC_EOR(__pdesc, __val) \
  231. SET_BITS_TO_LE_4BYTE(__pdesc, 30, 1, __val)
  232. #define SET_RX_DESC_OWN(__pdesc, __val) \
  233. SET_BITS_TO_LE_4BYTE(__pdesc, 31, 1, __val)
  234. #define GET_RX_DESC_MACID(__pdesc) \
  235. LE_BITS_TO_4BYTE(__pdesc+4, 0, 7)
  236. #define GET_RX_DESC_TID(__pdesc) \
  237. LE_BITS_TO_4BYTE(__pdesc+4, 8, 4)
  238. #define GET_RX_DESC_AMSDU(__pdesc) \
  239. LE_BITS_TO_4BYTE(__pdesc+4, 13, 1)
  240. #define GET_RX_STATUS_DESC_RXID_MATCH(__pdesc) \
  241. LE_BITS_TO_4BYTE(__pdesc+4, 14, 1)
  242. #define GET_RX_DESC_PAGGR(__pdesc) \
  243. LE_BITS_TO_4BYTE(__pdesc+4, 15, 1)
  244. #define GET_RX_DESC_A1_FIT(__pdesc) \
  245. LE_BITS_TO_4BYTE(__pdesc+4, 16, 4)
  246. #define GET_RX_DESC_CHKERR(__pdesc) \
  247. LE_BITS_TO_4BYTE(__pdesc+4, 20, 1)
  248. #define GET_RX_DESC_IPVER(__pdesc) \
  249. LE_BITS_TO_4BYTE(__pdesc+4, 21, 1)
  250. #define GET_RX_STATUS_DESC_IS_TCPUDP(__pdesc) \
  251. LE_BITS_TO_4BYTE(__pdesc+4, 22, 1)
  252. #define GET_RX_STATUS_DESC_CHK_VLD(__pdesc) \
  253. LE_BITS_TO_4BYTE(__pdesc+4, 23, 1)
  254. #define GET_RX_DESC_PAM(__pdesc) \
  255. LE_BITS_TO_4BYTE(__pdesc+4, 24, 1)
  256. #define GET_RX_DESC_PWR(__pdesc) \
  257. LE_BITS_TO_4BYTE(__pdesc+4, 25, 1)
  258. #define GET_RX_DESC_MD(__pdesc) \
  259. LE_BITS_TO_4BYTE(__pdesc+4, 26, 1)
  260. #define GET_RX_DESC_MF(__pdesc) \
  261. LE_BITS_TO_4BYTE(__pdesc+4, 27, 1)
  262. #define GET_RX_DESC_TYPE(__pdesc) \
  263. LE_BITS_TO_4BYTE(__pdesc+4, 28, 2)
  264. #define GET_RX_DESC_MC(__pdesc) \
  265. LE_BITS_TO_4BYTE(__pdesc+4, 30, 1)
  266. #define GET_RX_DESC_BC(__pdesc) \
  267. LE_BITS_TO_4BYTE(__pdesc+4, 31, 1)
  268. #define GET_RX_DESC_SEQ(__pdesc) \
  269. LE_BITS_TO_4BYTE(__pdesc+8, 0, 12)
  270. #define GET_RX_DESC_FRAG(__pdesc) \
  271. LE_BITS_TO_4BYTE(__pdesc+8, 12, 4)
  272. #define GET_RX_STATUS_DESC_RX_IS_QOS(__pdesc) \
  273. LE_BITS_TO_4BYTE(__pdesc+8, 16, 1)
  274. #define GET_RX_STATUS_DESC_WLANHD_IV_LEN(__pdesc) \
  275. LE_BITS_TO_4BYTE(__pdesc+8, 18, 6)
  276. #define GET_RX_STATUS_DESC_RPT_SEL(__pdesc) \
  277. LE_BITS_TO_4BYTE(__pdesc+8, 28, 1)
  278. #define GET_RX_DESC_RXMCS(__pdesc) \
  279. LE_BITS_TO_4BYTE(__pdesc+12, 0, 7)
  280. #define GET_RX_DESC_RXHT(__pdesc) \
  281. LE_BITS_TO_4BYTE(__pdesc+12, 6, 1)
  282. #define GET_RX_STATUS_DESC_RX_GF(__pdesc) \
  283. LE_BITS_TO_4BYTE(__pdesc+12, 7, 1)
  284. #define GET_RX_DESC_HTC(__pdesc) \
  285. LE_BITS_TO_4BYTE(__pdesc+12, 10, 1)
  286. #define GET_RX_STATUS_DESC_EOSP(__pdesc) \
  287. LE_BITS_TO_4BYTE(__pdesc+12, 11, 1)
  288. #define GET_RX_STATUS_DESC_BSSID_FIT(__pdesc) \
  289. LE_BITS_TO_4BYTE(__pdesc+12, 12, 2)
  290. #define GET_RX_STATUS_DESC_PATTERN_MATCH(__pdesc) \
  291. LE_BITS_TO_4BYTE(__pdesc+12, 29, 1)
  292. #define GET_RX_STATUS_DESC_UNICAST_MATCH(__pdesc) \
  293. LE_BITS_TO_4BYTE(__pdesc+12, 30, 1)
  294. #define GET_RX_STATUS_DESC_MAGIC_MATCH(__pdesc) \
  295. LE_BITS_TO_4BYTE(__pdesc+12, 31, 1)
  296. #define GET_RX_DESC_SPLCP(__pdesc) \
  297. LE_BITS_TO_4BYTE(__pdesc+16, 0, 1)
  298. #define GET_RX_STATUS_DESC_LDPC(__pdesc) \
  299. LE_BITS_TO_4BYTE(__pdesc+16, 1, 1)
  300. #define GET_RX_STATUS_DESC_STBC(__pdesc) \
  301. LE_BITS_TO_4BYTE(__pdesc+16, 2, 1)
  302. #define GET_RX_DESC_BW(__pdesc) \
  303. LE_BITS_TO_4BYTE(__pdesc+16, 4, 2)
  304. #define GET_RX_DESC_TSFL(__pdesc) \
  305. LE_BITS_TO_4BYTE(__pdesc+20, 0, 32)
  306. #define GET_RX_DESC_BUFF_ADDR(__pdesc) \
  307. LE_BITS_TO_4BYTE(__pdesc+24, 0, 32)
  308. #define GET_RX_DESC_BUFF_ADDR64(__pdesc) \
  309. LE_BITS_TO_4BYTE(__pdesc+28, 0, 32)
  310. #define SET_RX_DESC_BUFF_ADDR(__pdesc, __val) \
  311. SET_BITS_TO_LE_4BYTE(__pdesc+24, 0, 32, __val)
  312. #define SET_RX_DESC_BUFF_ADDR64(__pdesc, __val) \
  313. SET_BITS_TO_LE_4BYTE(__pdesc+28, 0, 32, __val)
  314. /* TX report 2 format in Rx desc*/
  315. #define GET_RX_RPT2_DESC_PKT_LEN(__rxstatusdesc) \
  316. LE_BITS_TO_4BYTE(__rxstatusdesc, 0, 9)
  317. #define GET_RX_RPT2_DESC_MACID_VALID_1(__rxstatusdesc) \
  318. LE_BITS_TO_4BYTE(__rxstatusdesc+16, 0, 32)
  319. #define GET_RX_RPT2_DESC_MACID_VALID_2(__rxstatusdesc) \
  320. LE_BITS_TO_4BYTE(__rxstatusdesc+20, 0, 32)
  321. #define SET_EARLYMODE_PKTNUM(__paddr, __value) \
  322. SET_BITS_TO_LE_4BYTE(__paddr, 0, 4, __value)
  323. #define SET_EARLYMODE_LEN0(__paddr, __value) \
  324. SET_BITS_TO_LE_4BYTE(__paddr, 4, 12, __value)
  325. #define SET_EARLYMODE_LEN1(__paddr, __value) \
  326. SET_BITS_TO_LE_4BYTE(__paddr, 16, 12, __value)
  327. #define SET_EARLYMODE_LEN2_1(__paddr, __value) \
  328. SET_BITS_TO_LE_4BYTE(__paddr, 28, 4, __value)
  329. #define SET_EARLYMODE_LEN2_2(__paddr, __value) \
  330. SET_BITS_TO_LE_4BYTE(__paddr+4, 0, 8, __value)
  331. #define SET_EARLYMODE_LEN3(__paddr, __value) \
  332. SET_BITS_TO_LE_4BYTE(__paddr+4, 8, 12, __value)
  333. #define SET_EARLYMODE_LEN4(__paddr, __value) \
  334. SET_BITS_TO_LE_4BYTE(__paddr+4, 20, 12, __value)
  335. #define CLEAR_PCI_TX_DESC_CONTENT(__pdesc, _size) \
  336. do { \
  337. if (_size > TX_DESC_NEXT_DESC_OFFSET) \
  338. memset(__pdesc, 0, TX_DESC_NEXT_DESC_OFFSET); \
  339. else \
  340. memset(__pdesc, 0, _size); \
  341. } while (0)
  342. struct phy_rx_agc_info_t {
  343. #ifdef __LITTLE_ENDIAN
  344. u8 gain:7, trsw:1;
  345. #else
  346. u8 trsw:1, gain:7;
  347. #endif
  348. };
  349. struct phy_status_rpt {
  350. struct phy_rx_agc_info_t path_agc[2];
  351. u8 ch_corr[2];
  352. u8 cck_sig_qual_ofdm_pwdb_all;
  353. u8 cck_agc_rpt_ofdm_cfosho_a;
  354. u8 cck_rpt_b_ofdm_cfosho_b;
  355. u8 rsvd_1;/* ch_corr_msb; */
  356. u8 noise_power_db_msb;
  357. s8 path_cfotail[2];
  358. u8 pcts_mask[2];
  359. s8 stream_rxevm[2];
  360. u8 path_rxsnr[2];
  361. u8 noise_power_db_lsb;
  362. u8 rsvd_2[3];
  363. u8 stream_csi[2];
  364. u8 stream_target_csi[2];
  365. u8 sig_evm;
  366. u8 rsvd_3;
  367. #ifdef __LITTLE_ENDIAN
  368. u8 antsel_rx_keep_2:1; /*ex_intf_flg:1;*/
  369. u8 sgi_en:1;
  370. u8 rxsc:2;
  371. u8 idle_long:1;
  372. u8 r_ant_train_en:1;
  373. u8 ant_sel_b:1;
  374. u8 ant_sel:1;
  375. #else /* _BIG_ENDIAN_ */
  376. u8 ant_sel:1;
  377. u8 ant_sel_b:1;
  378. u8 r_ant_train_en:1;
  379. u8 idle_long:1;
  380. u8 rxsc:2;
  381. u8 sgi_en:1;
  382. u8 antsel_rx_keep_2:1; /*ex_intf_flg:1;*/
  383. #endif
  384. } __packed;
  385. struct rx_fwinfo_8723be {
  386. u8 gain_trsw[2];
  387. u16 chl_num:10;
  388. u16 sub_chnl:4;
  389. u16 r_rfmod:2;
  390. u8 pwdb_all;
  391. u8 cfosho[4];
  392. u8 cfotail[4];
  393. s8 rxevm[2];
  394. s8 rxsnr[2];
  395. u8 pcts_msk_rpt[2];
  396. u8 pdsnr[2];
  397. u8 csi_current[2];
  398. u8 rx_gain_c;
  399. u8 rx_gain_d;
  400. u8 sigevm;
  401. u8 resvd_0;
  402. u8 antidx_anta:3;
  403. u8 antidx_antb:3;
  404. u8 resvd_1:2;
  405. } __packed;
  406. struct tx_desc_8723be {
  407. u32 pktsize:16;
  408. u32 offset:8;
  409. u32 bmc:1;
  410. u32 htc:1;
  411. u32 lastseg:1;
  412. u32 firstseg:1;
  413. u32 linip:1;
  414. u32 noacm:1;
  415. u32 gf:1;
  416. u32 own:1;
  417. u32 macid:6;
  418. u32 rsvd0:2;
  419. u32 queuesel:5;
  420. u32 rd_nav_ext:1;
  421. u32 lsig_txop_en:1;
  422. u32 pifs:1;
  423. u32 rateid:4;
  424. u32 nav_usehdr:1;
  425. u32 en_descid:1;
  426. u32 sectype:2;
  427. u32 pktoffset:8;
  428. u32 rts_rc:6;
  429. u32 data_rc:6;
  430. u32 agg_en:1;
  431. u32 rdg_en:1;
  432. u32 bar_retryht:2;
  433. u32 agg_break:1;
  434. u32 morefrag:1;
  435. u32 raw:1;
  436. u32 ccx:1;
  437. u32 ampdudensity:3;
  438. u32 bt_int:1;
  439. u32 ant_sela:1;
  440. u32 ant_selb:1;
  441. u32 txant_cck:2;
  442. u32 txant_l:2;
  443. u32 txant_ht:2;
  444. u32 nextheadpage:8;
  445. u32 tailpage:8;
  446. u32 seq:12;
  447. u32 cpu_handle:1;
  448. u32 tag1:1;
  449. u32 trigger_int:1;
  450. u32 hwseq_en:1;
  451. u32 rtsrate:5;
  452. u32 apdcfe:1;
  453. u32 qos:1;
  454. u32 hwseq_ssn:1;
  455. u32 userrate:1;
  456. u32 dis_rtsfb:1;
  457. u32 dis_datafb:1;
  458. u32 cts2self:1;
  459. u32 rts_en:1;
  460. u32 hwrts_en:1;
  461. u32 portid:1;
  462. u32 pwr_status:3;
  463. u32 waitdcts:1;
  464. u32 cts2ap_en:1;
  465. u32 txsc:2;
  466. u32 stbc:2;
  467. u32 txshort:1;
  468. u32 txbw:1;
  469. u32 rtsshort:1;
  470. u32 rtsbw:1;
  471. u32 rtssc:2;
  472. u32 rtsstbc:2;
  473. u32 txrate:6;
  474. u32 shortgi:1;
  475. u32 ccxt:1;
  476. u32 txrate_fb_lmt:5;
  477. u32 rtsrate_fb_lmt:4;
  478. u32 retrylmt_en:1;
  479. u32 txretrylmt:6;
  480. u32 usb_txaggnum:8;
  481. u32 txagca:5;
  482. u32 txagcb:5;
  483. u32 usemaxlen:1;
  484. u32 maxaggnum:5;
  485. u32 mcsg1maxlen:4;
  486. u32 mcsg2maxlen:4;
  487. u32 mcsg3maxlen:4;
  488. u32 mcs7sgimaxlen:4;
  489. u32 txbuffersize:16;
  490. u32 sw_offset30:8;
  491. u32 sw_offset31:4;
  492. u32 rsvd1:1;
  493. u32 antsel_c:1;
  494. u32 null_0:1;
  495. u32 null_1:1;
  496. u32 txbuffaddr;
  497. u32 txbufferaddr64;
  498. u32 nextdescaddress;
  499. u32 nextdescaddress64;
  500. u32 reserve_pass_pcie_mm_limit[4];
  501. } __packed;
  502. struct rx_desc_8723be {
  503. u32 length:14;
  504. u32 crc32:1;
  505. u32 icverror:1;
  506. u32 drv_infosize:4;
  507. u32 security:3;
  508. u32 qos:1;
  509. u32 shift:2;
  510. u32 phystatus:1;
  511. u32 swdec:1;
  512. u32 lastseg:1;
  513. u32 firstseg:1;
  514. u32 eor:1;
  515. u32 own:1;
  516. u32 macid:6;
  517. u32 tid:4;
  518. u32 hwrsvd:5;
  519. u32 paggr:1;
  520. u32 faggr:1;
  521. u32 a1_fit:4;
  522. u32 a2_fit:4;
  523. u32 pam:1;
  524. u32 pwr:1;
  525. u32 moredata:1;
  526. u32 morefrag:1;
  527. u32 type:2;
  528. u32 mc:1;
  529. u32 bc:1;
  530. u32 seq:12;
  531. u32 frag:4;
  532. u32 nextpktlen:14;
  533. u32 nextind:1;
  534. u32 rsvd:1;
  535. u32 rxmcs:6;
  536. u32 rxht:1;
  537. u32 amsdu:1;
  538. u32 splcp:1;
  539. u32 bandwidth:1;
  540. u32 htc:1;
  541. u32 tcpchk_rpt:1;
  542. u32 ipcchk_rpt:1;
  543. u32 tcpchk_valid:1;
  544. u32 hwpcerr:1;
  545. u32 hwpcind:1;
  546. u32 iv0:16;
  547. u32 iv1;
  548. u32 tsfl;
  549. u32 bufferaddress;
  550. u32 bufferaddress64;
  551. } __packed;
  552. void rtl8723be_tx_fill_desc(struct ieee80211_hw *hw,
  553. struct ieee80211_hdr *hdr,
  554. u8 *pdesc_tx, u8 *txbd,
  555. struct ieee80211_tx_info *info,
  556. struct ieee80211_sta *sta, struct sk_buff *skb,
  557. u8 hw_queue, struct rtl_tcb_desc *ptcb_desc);
  558. bool rtl8723be_rx_query_desc(struct ieee80211_hw *hw,
  559. struct rtl_stats *status,
  560. struct ieee80211_rx_status *rx_status,
  561. u8 *pdesc, struct sk_buff *skb);
  562. void rtl8723be_set_desc(struct ieee80211_hw *hw, u8 *pdesc,
  563. bool istx, u8 desc_name, u8 *val);
  564. u64 rtl8723be_get_desc(struct ieee80211_hw *hw,
  565. u8 *pdesc, bool istx, u8 desc_name);
  566. bool rtl8723be_is_tx_desc_closed(struct ieee80211_hw *hw,
  567. u8 hw_queue, u16 index);
  568. void rtl8723be_tx_polling(struct ieee80211_hw *hw, u8 hw_queue);
  569. void rtl8723be_tx_fill_cmddesc(struct ieee80211_hw *hw, u8 *pdesc,
  570. bool firstseg, bool lastseg,
  571. struct sk_buff *skb);
  572. #endif