rtl8225.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771
  1. /*
  2. * Radio tuning for RTL8225 on RTL8180
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andrea.merello@gmail.com>
  6. *
  7. * Based on the r8180 driver, which is:
  8. * Copyright 2005 Andrea Merello <andrea.merello@gmail.com>, et al.
  9. *
  10. * Thanks to Realtek for their support!
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/pci.h>
  17. #include <linux/delay.h>
  18. #include <net/mac80211.h>
  19. #include "rtl8180.h"
  20. #include "rtl8225.h"
  21. static void rtl8225_write(struct ieee80211_hw *dev, u8 addr, u16 data)
  22. {
  23. struct rtl8180_priv *priv = dev->priv;
  24. u16 reg80, reg84, reg82;
  25. u32 bangdata;
  26. int i;
  27. bangdata = (data << 4) | (addr & 0xf);
  28. reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput) & 0xfff3;
  29. reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
  30. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x7);
  31. reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
  32. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x7 | 0x400);
  33. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  34. udelay(10);
  35. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  36. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  37. udelay(2);
  38. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
  39. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  40. udelay(10);
  41. for (i = 15; i >= 0; i--) {
  42. u16 reg = reg80;
  43. if (bangdata & (1 << i))
  44. reg |= 1;
  45. if (i & 1)
  46. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  47. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
  48. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
  49. if (!(i & 1))
  50. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  51. }
  52. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  53. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  54. udelay(10);
  55. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  56. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x400);
  57. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  58. }
  59. static u16 rtl8225_read(struct ieee80211_hw *dev, u8 addr)
  60. {
  61. struct rtl8180_priv *priv = dev->priv;
  62. u16 reg80, reg82, reg84, out;
  63. int i;
  64. reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput);
  65. reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
  66. reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect) | 0x400;
  67. reg80 &= ~0xF;
  68. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x000F);
  69. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x000F);
  70. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
  71. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  72. udelay(4);
  73. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
  74. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  75. udelay(5);
  76. for (i = 4; i >= 0; i--) {
  77. u16 reg = reg80 | ((addr >> i) & 1);
  78. if (!(i & 1)) {
  79. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  80. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  81. udelay(1);
  82. }
  83. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  84. reg | (1 << 1));
  85. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  86. udelay(2);
  87. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  88. reg | (1 << 1));
  89. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  90. udelay(2);
  91. if (i & 1) {
  92. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
  93. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  94. udelay(1);
  95. }
  96. }
  97. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x000E);
  98. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x040E);
  99. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  100. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  101. reg80 | (1 << 3) | (1 << 1));
  102. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  103. udelay(2);
  104. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  105. reg80 | (1 << 3));
  106. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  107. udelay(2);
  108. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  109. reg80 | (1 << 3));
  110. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  111. udelay(2);
  112. out = 0;
  113. for (i = 11; i >= 0; i--) {
  114. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  115. reg80 | (1 << 3));
  116. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  117. udelay(1);
  118. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  119. reg80 | (1 << 3) | (1 << 1));
  120. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  121. udelay(2);
  122. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  123. reg80 | (1 << 3) | (1 << 1));
  124. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  125. udelay(2);
  126. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  127. reg80 | (1 << 3) | (1 << 1));
  128. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  129. udelay(2);
  130. if (rtl818x_ioread16(priv, &priv->map->RFPinsInput) & (1 << 1))
  131. out |= 1 << i;
  132. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  133. reg80 | (1 << 3));
  134. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  135. udelay(2);
  136. }
  137. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
  138. reg80 | (1 << 3) | (1 << 2));
  139. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  140. udelay(2);
  141. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82);
  142. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
  143. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x03A0);
  144. return out;
  145. }
  146. static const u16 rtl8225bcd_rxgain[] = {
  147. 0x0400, 0x0401, 0x0402, 0x0403, 0x0404, 0x0405, 0x0408, 0x0409,
  148. 0x040a, 0x040b, 0x0502, 0x0503, 0x0504, 0x0505, 0x0540, 0x0541,
  149. 0x0542, 0x0543, 0x0544, 0x0545, 0x0580, 0x0581, 0x0582, 0x0583,
  150. 0x0584, 0x0585, 0x0588, 0x0589, 0x058a, 0x058b, 0x0643, 0x0644,
  151. 0x0645, 0x0680, 0x0681, 0x0682, 0x0683, 0x0684, 0x0685, 0x0688,
  152. 0x0689, 0x068a, 0x068b, 0x068c, 0x0742, 0x0743, 0x0744, 0x0745,
  153. 0x0780, 0x0781, 0x0782, 0x0783, 0x0784, 0x0785, 0x0788, 0x0789,
  154. 0x078a, 0x078b, 0x078c, 0x078d, 0x0790, 0x0791, 0x0792, 0x0793,
  155. 0x0794, 0x0795, 0x0798, 0x0799, 0x079a, 0x079b, 0x079c, 0x079d,
  156. 0x07a0, 0x07a1, 0x07a2, 0x07a3, 0x07a4, 0x07a5, 0x07a8, 0x07a9,
  157. 0x07aa, 0x07ab, 0x07ac, 0x07ad, 0x07b0, 0x07b1, 0x07b2, 0x07b3,
  158. 0x07b4, 0x07b5, 0x07b8, 0x07b9, 0x07ba, 0x07bb, 0x07bb
  159. };
  160. static const u8 rtl8225_agc[] = {
  161. 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e,
  162. 0x9d, 0x9c, 0x9b, 0x9a, 0x99, 0x98, 0x97, 0x96,
  163. 0x95, 0x94, 0x93, 0x92, 0x91, 0x90, 0x8f, 0x8e,
  164. 0x8d, 0x8c, 0x8b, 0x8a, 0x89, 0x88, 0x87, 0x86,
  165. 0x85, 0x84, 0x83, 0x82, 0x81, 0x80, 0x3f, 0x3e,
  166. 0x3d, 0x3c, 0x3b, 0x3a, 0x39, 0x38, 0x37, 0x36,
  167. 0x35, 0x34, 0x33, 0x32, 0x31, 0x30, 0x2f, 0x2e,
  168. 0x2d, 0x2c, 0x2b, 0x2a, 0x29, 0x28, 0x27, 0x26,
  169. 0x25, 0x24, 0x23, 0x22, 0x21, 0x20, 0x1f, 0x1e,
  170. 0x1d, 0x1c, 0x1b, 0x1a, 0x19, 0x18, 0x17, 0x16,
  171. 0x15, 0x14, 0x13, 0x12, 0x11, 0x10, 0x0f, 0x0e,
  172. 0x0d, 0x0c, 0x0b, 0x0a, 0x09, 0x08, 0x07, 0x06,
  173. 0x05, 0x04, 0x03, 0x02, 0x01, 0x01, 0x01, 0x01,
  174. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  175. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  176. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01
  177. };
  178. static const u8 rtl8225_gain[] = {
  179. 0x23, 0x88, 0x7c, 0xa5, /* -82dbm */
  180. 0x23, 0x88, 0x7c, 0xb5, /* -82dbm */
  181. 0x23, 0x88, 0x7c, 0xc5, /* -82dbm */
  182. 0x33, 0x80, 0x79, 0xc5, /* -78dbm */
  183. 0x43, 0x78, 0x76, 0xc5, /* -74dbm */
  184. 0x53, 0x60, 0x73, 0xc5, /* -70dbm */
  185. 0x63, 0x58, 0x70, 0xc5, /* -66dbm */
  186. };
  187. static const u8 rtl8225_threshold[] = {
  188. 0x8d, 0x8d, 0x8d, 0x8d, 0x9d, 0xad, 0xbd
  189. };
  190. static const u8 rtl8225_tx_gain_cck_ofdm[] = {
  191. 0x02, 0x06, 0x0e, 0x1e, 0x3e, 0x7e
  192. };
  193. static const u8 rtl8225_tx_power_cck[] = {
  194. 0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02,
  195. 0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02,
  196. 0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02,
  197. 0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02,
  198. 0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03,
  199. 0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03
  200. };
  201. static const u8 rtl8225_tx_power_cck_ch14[] = {
  202. 0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00,
  203. 0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00,
  204. 0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00,
  205. 0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00,
  206. 0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00,
  207. 0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00
  208. };
  209. static const u8 rtl8225_tx_power_ofdm[] = {
  210. 0x80, 0x90, 0xa2, 0xb5, 0xcb, 0xe4
  211. };
  212. static const u32 rtl8225_chan[] = {
  213. 0x085c, 0x08dc, 0x095c, 0x09dc, 0x0a5c, 0x0adc, 0x0b5c,
  214. 0x0bdc, 0x0c5c, 0x0cdc, 0x0d5c, 0x0ddc, 0x0e5c, 0x0f72
  215. };
  216. static void rtl8225_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
  217. {
  218. struct rtl8180_priv *priv = dev->priv;
  219. u8 cck_power, ofdm_power;
  220. const u8 *tmp;
  221. u32 reg;
  222. int i;
  223. cck_power = priv->channels[channel - 1].hw_value & 0xFF;
  224. ofdm_power = priv->channels[channel - 1].hw_value >> 8;
  225. cck_power = min(cck_power, (u8)35);
  226. ofdm_power = min(ofdm_power, (u8)35);
  227. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
  228. rtl8225_tx_gain_cck_ofdm[cck_power / 6] >> 1);
  229. if (channel == 14)
  230. tmp = &rtl8225_tx_power_cck_ch14[(cck_power % 6) * 8];
  231. else
  232. tmp = &rtl8225_tx_power_cck[(cck_power % 6) * 8];
  233. for (i = 0; i < 8; i++)
  234. rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
  235. msleep(1); /* FIXME: optional? */
  236. /* TODO: use set_anaparam2 dev.c_func*/
  237. /* anaparam2 on */
  238. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  239. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  240. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  241. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2, RTL8225_ANAPARAM2_ON);
  242. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  243. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  244. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
  245. rtl8225_tx_gain_cck_ofdm[ofdm_power/6] >> 1);
  246. tmp = &rtl8225_tx_power_ofdm[ofdm_power % 6];
  247. rtl8225_write_phy_ofdm(dev, 5, *tmp);
  248. rtl8225_write_phy_ofdm(dev, 7, *tmp);
  249. msleep(1);
  250. }
  251. static void rtl8225_rf_init(struct ieee80211_hw *dev)
  252. {
  253. struct rtl8180_priv *priv = dev->priv;
  254. int i;
  255. rtl8180_set_anaparam(priv, RTL8225_ANAPARAM_ON);
  256. /* host_pci_init */
  257. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
  258. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  259. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x0488);
  260. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
  261. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  262. msleep(200); /* FIXME: ehh?? */
  263. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0xFF & ~(1 << 6));
  264. rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x000a8008);
  265. /* TODO: check if we need really to change BRSR to do RF config */
  266. rtl818x_ioread16(priv, &priv->map->BRSR);
  267. rtl818x_iowrite16(priv, &priv->map->BRSR, 0xFFFF);
  268. rtl818x_iowrite32(priv, &priv->map->RF_PARA, 0x00100044);
  269. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  270. rtl818x_iowrite8(priv, &priv->map->CONFIG3, 0x44);
  271. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  272. rtl8225_write(dev, 0x0, 0x067);
  273. rtl8225_write(dev, 0x1, 0xFE0);
  274. rtl8225_write(dev, 0x2, 0x44D);
  275. rtl8225_write(dev, 0x3, 0x441);
  276. rtl8225_write(dev, 0x4, 0x8BE);
  277. rtl8225_write(dev, 0x5, 0xBF0); /* TODO: minipci */
  278. rtl8225_write(dev, 0x6, 0xAE6);
  279. rtl8225_write(dev, 0x7, rtl8225_chan[0]);
  280. rtl8225_write(dev, 0x8, 0x01F);
  281. rtl8225_write(dev, 0x9, 0x334);
  282. rtl8225_write(dev, 0xA, 0xFD4);
  283. rtl8225_write(dev, 0xB, 0x391);
  284. rtl8225_write(dev, 0xC, 0x050);
  285. rtl8225_write(dev, 0xD, 0x6DB);
  286. rtl8225_write(dev, 0xE, 0x029);
  287. rtl8225_write(dev, 0xF, 0x914); msleep(1);
  288. rtl8225_write(dev, 0x2, 0xC4D); msleep(100);
  289. rtl8225_write(dev, 0x0, 0x127);
  290. for (i = 0; i < ARRAY_SIZE(rtl8225bcd_rxgain); i++) {
  291. rtl8225_write(dev, 0x1, i + 1);
  292. rtl8225_write(dev, 0x2, rtl8225bcd_rxgain[i]);
  293. }
  294. rtl8225_write(dev, 0x0, 0x027);
  295. rtl8225_write(dev, 0x0, 0x22F);
  296. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  297. for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
  298. rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
  299. msleep(1);
  300. rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
  301. msleep(1);
  302. }
  303. msleep(1);
  304. rtl8225_write_phy_ofdm(dev, 0x00, 0x01); msleep(1);
  305. rtl8225_write_phy_ofdm(dev, 0x01, 0x02); msleep(1);
  306. rtl8225_write_phy_ofdm(dev, 0x02, 0x62); msleep(1);
  307. rtl8225_write_phy_ofdm(dev, 0x03, 0x00); msleep(1);
  308. rtl8225_write_phy_ofdm(dev, 0x04, 0x00); msleep(1);
  309. rtl8225_write_phy_ofdm(dev, 0x05, 0x00); msleep(1);
  310. rtl8225_write_phy_ofdm(dev, 0x06, 0x00); msleep(1);
  311. rtl8225_write_phy_ofdm(dev, 0x07, 0x00); msleep(1);
  312. rtl8225_write_phy_ofdm(dev, 0x08, 0x00); msleep(1);
  313. rtl8225_write_phy_ofdm(dev, 0x09, 0xfe); msleep(1);
  314. rtl8225_write_phy_ofdm(dev, 0x0a, 0x09); msleep(1);
  315. rtl8225_write_phy_ofdm(dev, 0x0b, 0x80); msleep(1);
  316. rtl8225_write_phy_ofdm(dev, 0x0c, 0x01); msleep(1);
  317. rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3); msleep(1);
  318. rtl8225_write_phy_ofdm(dev, 0x0f, 0x38); msleep(1);
  319. rtl8225_write_phy_ofdm(dev, 0x10, 0x84); msleep(1);
  320. rtl8225_write_phy_ofdm(dev, 0x11, 0x03); msleep(1);
  321. rtl8225_write_phy_ofdm(dev, 0x12, 0x20); msleep(1);
  322. rtl8225_write_phy_ofdm(dev, 0x13, 0x20); msleep(1);
  323. rtl8225_write_phy_ofdm(dev, 0x14, 0x00); msleep(1);
  324. rtl8225_write_phy_ofdm(dev, 0x15, 0x40); msleep(1);
  325. rtl8225_write_phy_ofdm(dev, 0x16, 0x00); msleep(1);
  326. rtl8225_write_phy_ofdm(dev, 0x17, 0x40); msleep(1);
  327. rtl8225_write_phy_ofdm(dev, 0x18, 0xef); msleep(1);
  328. rtl8225_write_phy_ofdm(dev, 0x19, 0x19); msleep(1);
  329. rtl8225_write_phy_ofdm(dev, 0x1a, 0x20); msleep(1);
  330. rtl8225_write_phy_ofdm(dev, 0x1b, 0x76); msleep(1);
  331. rtl8225_write_phy_ofdm(dev, 0x1c, 0x04); msleep(1);
  332. rtl8225_write_phy_ofdm(dev, 0x1e, 0x95); msleep(1);
  333. rtl8225_write_phy_ofdm(dev, 0x1f, 0x75); msleep(1);
  334. rtl8225_write_phy_ofdm(dev, 0x20, 0x1f); msleep(1);
  335. rtl8225_write_phy_ofdm(dev, 0x21, 0x27); msleep(1);
  336. rtl8225_write_phy_ofdm(dev, 0x22, 0x16); msleep(1);
  337. rtl8225_write_phy_ofdm(dev, 0x24, 0x46); msleep(1);
  338. rtl8225_write_phy_ofdm(dev, 0x25, 0x20); msleep(1);
  339. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1);
  340. rtl8225_write_phy_ofdm(dev, 0x27, 0x88); msleep(1);
  341. rtl8225_write_phy_cck(dev, 0x00, 0x98); msleep(1);
  342. rtl8225_write_phy_cck(dev, 0x03, 0x20); msleep(1);
  343. rtl8225_write_phy_cck(dev, 0x04, 0x7e); msleep(1);
  344. rtl8225_write_phy_cck(dev, 0x05, 0x12); msleep(1);
  345. rtl8225_write_phy_cck(dev, 0x06, 0xfc); msleep(1);
  346. rtl8225_write_phy_cck(dev, 0x07, 0x78); msleep(1);
  347. rtl8225_write_phy_cck(dev, 0x08, 0x2e); msleep(1);
  348. rtl8225_write_phy_cck(dev, 0x10, 0x93); msleep(1);
  349. rtl8225_write_phy_cck(dev, 0x11, 0x88); msleep(1);
  350. rtl8225_write_phy_cck(dev, 0x12, 0x47); msleep(1);
  351. rtl8225_write_phy_cck(dev, 0x13, 0xd0);
  352. rtl8225_write_phy_cck(dev, 0x19, 0x00);
  353. rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
  354. rtl8225_write_phy_cck(dev, 0x1b, 0x08);
  355. rtl8225_write_phy_cck(dev, 0x40, 0x86);
  356. rtl8225_write_phy_cck(dev, 0x41, 0x8d); msleep(1);
  357. rtl8225_write_phy_cck(dev, 0x42, 0x15); msleep(1);
  358. rtl8225_write_phy_cck(dev, 0x43, 0x18); msleep(1);
  359. rtl8225_write_phy_cck(dev, 0x44, 0x1f); msleep(1);
  360. rtl8225_write_phy_cck(dev, 0x45, 0x1e); msleep(1);
  361. rtl8225_write_phy_cck(dev, 0x46, 0x1a); msleep(1);
  362. rtl8225_write_phy_cck(dev, 0x47, 0x15); msleep(1);
  363. rtl8225_write_phy_cck(dev, 0x48, 0x10); msleep(1);
  364. rtl8225_write_phy_cck(dev, 0x49, 0x0a); msleep(1);
  365. rtl8225_write_phy_cck(dev, 0x4a, 0x05); msleep(1);
  366. rtl8225_write_phy_cck(dev, 0x4b, 0x02); msleep(1);
  367. rtl8225_write_phy_cck(dev, 0x4c, 0x05); msleep(1);
  368. rtl818x_iowrite8(priv, &priv->map->TESTR, 0x0D); msleep(1);
  369. rtl8225_rf_set_tx_power(dev, 1);
  370. /* RX antenna default to A */
  371. rtl8225_write_phy_cck(dev, 0x10, 0x9b); msleep(1); /* B: 0xDB */
  372. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1); /* B: 0x10 */
  373. rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03); /* B: 0x00 */
  374. msleep(1);
  375. rtl818x_iowrite32(priv, (__le32 __iomem *)((void __iomem *)priv->map + 0x94), 0x15c00002);
  376. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  377. rtl8225_write(dev, 0x0c, 0x50);
  378. /* set OFDM initial gain */
  379. rtl8225_write_phy_ofdm(dev, 0x0d, rtl8225_gain[4 * 4]);
  380. rtl8225_write_phy_ofdm(dev, 0x23, rtl8225_gain[4 * 4 + 1]);
  381. rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225_gain[4 * 4 + 2]);
  382. rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225_gain[4 * 4 + 3]);
  383. /* set CCK threshold */
  384. rtl8225_write_phy_cck(dev, 0x41, rtl8225_threshold[0]);
  385. }
  386. static const u8 rtl8225z2_tx_power_cck_ch14[] = {
  387. 0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00
  388. };
  389. static const u8 rtl8225z2_tx_power_cck_B[] = {
  390. 0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x04
  391. };
  392. static const u8 rtl8225z2_tx_power_cck_A[] = {
  393. 0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04
  394. };
  395. static const u8 rtl8225z2_tx_power_cck[] = {
  396. 0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04
  397. };
  398. static void rtl8225z2_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
  399. {
  400. struct rtl8180_priv *priv = dev->priv;
  401. u8 cck_power, ofdm_power;
  402. const u8 *tmp;
  403. int i;
  404. cck_power = priv->channels[channel - 1].hw_value & 0xFF;
  405. ofdm_power = priv->channels[channel - 1].hw_value >> 8;
  406. if (channel == 14)
  407. tmp = rtl8225z2_tx_power_cck_ch14;
  408. else if (cck_power == 12)
  409. tmp = rtl8225z2_tx_power_cck_B;
  410. else if (cck_power == 13)
  411. tmp = rtl8225z2_tx_power_cck_A;
  412. else
  413. tmp = rtl8225z2_tx_power_cck;
  414. for (i = 0; i < 8; i++)
  415. rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
  416. cck_power = min(cck_power, (u8)35);
  417. if (cck_power == 13 || cck_power == 14)
  418. cck_power = 12;
  419. if (cck_power >= 15)
  420. cck_power -= 2;
  421. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK, cck_power);
  422. rtl818x_ioread8(priv, &priv->map->TX_GAIN_CCK);
  423. msleep(1);
  424. ofdm_power = min(ofdm_power, (u8)35);
  425. rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM, ofdm_power);
  426. rtl8225_write_phy_ofdm(dev, 2, 0x62);
  427. rtl8225_write_phy_ofdm(dev, 5, 0x00);
  428. rtl8225_write_phy_ofdm(dev, 6, 0x40);
  429. rtl8225_write_phy_ofdm(dev, 7, 0x00);
  430. rtl8225_write_phy_ofdm(dev, 8, 0x40);
  431. msleep(1);
  432. }
  433. static const u16 rtl8225z2_rxgain[] = {
  434. 0x0000, 0x0001, 0x0002, 0x0003, 0x0004, 0x0005, 0x0008, 0x0009,
  435. 0x000a, 0x000b, 0x0102, 0x0103, 0x0104, 0x0105, 0x0140, 0x0141,
  436. 0x0142, 0x0143, 0x0144, 0x0145, 0x0180, 0x0181, 0x0182, 0x0183,
  437. 0x0184, 0x0185, 0x0188, 0x0189, 0x018a, 0x018b, 0x0243, 0x0244,
  438. 0x0245, 0x0280, 0x0281, 0x0282, 0x0283, 0x0284, 0x0285, 0x0288,
  439. 0x0289, 0x028a, 0x028b, 0x028c, 0x0342, 0x0343, 0x0344, 0x0345,
  440. 0x0380, 0x0381, 0x0382, 0x0383, 0x0384, 0x0385, 0x0388, 0x0389,
  441. 0x038a, 0x038b, 0x038c, 0x038d, 0x0390, 0x0391, 0x0392, 0x0393,
  442. 0x0394, 0x0395, 0x0398, 0x0399, 0x039a, 0x039b, 0x039c, 0x039d,
  443. 0x03a0, 0x03a1, 0x03a2, 0x03a3, 0x03a4, 0x03a5, 0x03a8, 0x03a9,
  444. 0x03aa, 0x03ab, 0x03ac, 0x03ad, 0x03b0, 0x03b1, 0x03b2, 0x03b3,
  445. 0x03b4, 0x03b5, 0x03b8, 0x03b9, 0x03ba, 0x03bb, 0x03bb
  446. };
  447. static void rtl8225z2_rf_init(struct ieee80211_hw *dev)
  448. {
  449. struct rtl8180_priv *priv = dev->priv;
  450. int i;
  451. rtl8180_set_anaparam(priv, RTL8225_ANAPARAM_ON);
  452. /* host_pci_init */
  453. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
  454. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  455. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x0488);
  456. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
  457. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  458. msleep(200); /* FIXME: ehh?? */
  459. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0xFF & ~(1 << 6));
  460. rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x00088008);
  461. /* TODO: check if we need really to change BRSR to do RF config */
  462. rtl818x_ioread16(priv, &priv->map->BRSR);
  463. rtl818x_iowrite16(priv, &priv->map->BRSR, 0xFFFF);
  464. rtl818x_iowrite32(priv, &priv->map->RF_PARA, 0x00100044);
  465. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  466. rtl818x_iowrite8(priv, &priv->map->CONFIG3, 0x44);
  467. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  468. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  469. rtl8225_write(dev, 0x0, 0x0B7); msleep(1);
  470. rtl8225_write(dev, 0x1, 0xEE0); msleep(1);
  471. rtl8225_write(dev, 0x2, 0x44D); msleep(1);
  472. rtl8225_write(dev, 0x3, 0x441); msleep(1);
  473. rtl8225_write(dev, 0x4, 0x8C3); msleep(1);
  474. rtl8225_write(dev, 0x5, 0xC72); msleep(1);
  475. rtl8225_write(dev, 0x6, 0x0E6); msleep(1);
  476. rtl8225_write(dev, 0x7, 0x82A); msleep(1);
  477. rtl8225_write(dev, 0x8, 0x03F); msleep(1);
  478. rtl8225_write(dev, 0x9, 0x335); msleep(1);
  479. rtl8225_write(dev, 0xa, 0x9D4); msleep(1);
  480. rtl8225_write(dev, 0xb, 0x7BB); msleep(1);
  481. rtl8225_write(dev, 0xc, 0x850); msleep(1);
  482. rtl8225_write(dev, 0xd, 0xCDF); msleep(1);
  483. rtl8225_write(dev, 0xe, 0x02B); msleep(1);
  484. rtl8225_write(dev, 0xf, 0x114); msleep(100);
  485. if (!(rtl8225_read(dev, 6) & (1 << 7))) {
  486. rtl8225_write(dev, 0x02, 0x0C4D);
  487. msleep(200);
  488. rtl8225_write(dev, 0x02, 0x044D);
  489. msleep(100);
  490. /* TODO: readd calibration failure message when the calibration
  491. check works */
  492. }
  493. rtl8225_write(dev, 0x0, 0x1B7);
  494. rtl8225_write(dev, 0x3, 0x002);
  495. rtl8225_write(dev, 0x5, 0x004);
  496. for (i = 0; i < ARRAY_SIZE(rtl8225z2_rxgain); i++) {
  497. rtl8225_write(dev, 0x1, i + 1);
  498. rtl8225_write(dev, 0x2, rtl8225z2_rxgain[i]);
  499. }
  500. rtl8225_write(dev, 0x0, 0x0B7); msleep(100);
  501. rtl8225_write(dev, 0x2, 0xC4D);
  502. msleep(200);
  503. rtl8225_write(dev, 0x2, 0x44D);
  504. msleep(100);
  505. rtl8225_write(dev, 0x00, 0x2BF);
  506. rtl8225_write(dev, 0xFF, 0xFFFF);
  507. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  508. for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
  509. rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
  510. msleep(1);
  511. rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
  512. msleep(1);
  513. }
  514. msleep(1);
  515. rtl8225_write_phy_ofdm(dev, 0x00, 0x01); msleep(1);
  516. rtl8225_write_phy_ofdm(dev, 0x01, 0x02); msleep(1);
  517. rtl8225_write_phy_ofdm(dev, 0x02, 0x62); msleep(1);
  518. rtl8225_write_phy_ofdm(dev, 0x03, 0x00); msleep(1);
  519. rtl8225_write_phy_ofdm(dev, 0x04, 0x00); msleep(1);
  520. rtl8225_write_phy_ofdm(dev, 0x05, 0x00); msleep(1);
  521. rtl8225_write_phy_ofdm(dev, 0x06, 0x40); msleep(1);
  522. rtl8225_write_phy_ofdm(dev, 0x07, 0x00); msleep(1);
  523. rtl8225_write_phy_ofdm(dev, 0x08, 0x40); msleep(1);
  524. rtl8225_write_phy_ofdm(dev, 0x09, 0xfe); msleep(1);
  525. rtl8225_write_phy_ofdm(dev, 0x0a, 0x09); msleep(1);
  526. rtl8225_write_phy_ofdm(dev, 0x18, 0xef); msleep(1);
  527. rtl8225_write_phy_ofdm(dev, 0x0b, 0x80); msleep(1);
  528. rtl8225_write_phy_ofdm(dev, 0x0c, 0x01); msleep(1);
  529. rtl8225_write_phy_ofdm(dev, 0x0d, 0x43);
  530. rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3); msleep(1);
  531. rtl8225_write_phy_ofdm(dev, 0x0f, 0x38); msleep(1);
  532. rtl8225_write_phy_ofdm(dev, 0x10, 0x84); msleep(1);
  533. rtl8225_write_phy_ofdm(dev, 0x11, 0x06); msleep(1);
  534. rtl8225_write_phy_ofdm(dev, 0x12, 0x20); msleep(1);
  535. rtl8225_write_phy_ofdm(dev, 0x13, 0x20); msleep(1);
  536. rtl8225_write_phy_ofdm(dev, 0x14, 0x00); msleep(1);
  537. rtl8225_write_phy_ofdm(dev, 0x15, 0x40); msleep(1);
  538. rtl8225_write_phy_ofdm(dev, 0x16, 0x00); msleep(1);
  539. rtl8225_write_phy_ofdm(dev, 0x17, 0x40); msleep(1);
  540. rtl8225_write_phy_ofdm(dev, 0x18, 0xef); msleep(1);
  541. rtl8225_write_phy_ofdm(dev, 0x19, 0x19); msleep(1);
  542. rtl8225_write_phy_ofdm(dev, 0x1a, 0x20); msleep(1);
  543. rtl8225_write_phy_ofdm(dev, 0x1b, 0x11); msleep(1);
  544. rtl8225_write_phy_ofdm(dev, 0x1c, 0x04); msleep(1);
  545. rtl8225_write_phy_ofdm(dev, 0x1d, 0xc5); msleep(1);
  546. rtl8225_write_phy_ofdm(dev, 0x1e, 0xb3); msleep(1);
  547. rtl8225_write_phy_ofdm(dev, 0x1f, 0x75); msleep(1);
  548. rtl8225_write_phy_ofdm(dev, 0x20, 0x1f); msleep(1);
  549. rtl8225_write_phy_ofdm(dev, 0x21, 0x27); msleep(1);
  550. rtl8225_write_phy_ofdm(dev, 0x22, 0x16); msleep(1);
  551. rtl8225_write_phy_ofdm(dev, 0x23, 0x80); msleep(1); /* FIXME: not needed? */
  552. rtl8225_write_phy_ofdm(dev, 0x24, 0x46); msleep(1);
  553. rtl8225_write_phy_ofdm(dev, 0x25, 0x20); msleep(1);
  554. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1);
  555. rtl8225_write_phy_ofdm(dev, 0x27, 0x88); msleep(1);
  556. rtl8225_write_phy_cck(dev, 0x00, 0x98); msleep(1);
  557. rtl8225_write_phy_cck(dev, 0x03, 0x20); msleep(1);
  558. rtl8225_write_phy_cck(dev, 0x04, 0x7e); msleep(1);
  559. rtl8225_write_phy_cck(dev, 0x05, 0x12); msleep(1);
  560. rtl8225_write_phy_cck(dev, 0x06, 0xfc); msleep(1);
  561. rtl8225_write_phy_cck(dev, 0x07, 0x78); msleep(1);
  562. rtl8225_write_phy_cck(dev, 0x08, 0x2e); msleep(1);
  563. rtl8225_write_phy_cck(dev, 0x10, 0x93); msleep(1);
  564. rtl8225_write_phy_cck(dev, 0x11, 0x88); msleep(1);
  565. rtl8225_write_phy_cck(dev, 0x12, 0x47); msleep(1);
  566. rtl8225_write_phy_cck(dev, 0x13, 0xd0);
  567. rtl8225_write_phy_cck(dev, 0x19, 0x00);
  568. rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
  569. rtl8225_write_phy_cck(dev, 0x1b, 0x08);
  570. rtl8225_write_phy_cck(dev, 0x40, 0x86);
  571. rtl8225_write_phy_cck(dev, 0x41, 0x8a); msleep(1);
  572. rtl8225_write_phy_cck(dev, 0x42, 0x15); msleep(1);
  573. rtl8225_write_phy_cck(dev, 0x43, 0x18); msleep(1);
  574. rtl8225_write_phy_cck(dev, 0x44, 0x36); msleep(1);
  575. rtl8225_write_phy_cck(dev, 0x45, 0x35); msleep(1);
  576. rtl8225_write_phy_cck(dev, 0x46, 0x2e); msleep(1);
  577. rtl8225_write_phy_cck(dev, 0x47, 0x25); msleep(1);
  578. rtl8225_write_phy_cck(dev, 0x48, 0x1c); msleep(1);
  579. rtl8225_write_phy_cck(dev, 0x49, 0x12); msleep(1);
  580. rtl8225_write_phy_cck(dev, 0x4a, 0x09); msleep(1);
  581. rtl8225_write_phy_cck(dev, 0x4b, 0x04); msleep(1);
  582. rtl8225_write_phy_cck(dev, 0x4c, 0x05); msleep(1);
  583. rtl818x_iowrite8(priv, (u8 __iomem *)((void __iomem *)priv->map + 0x5B), 0x0D); msleep(1);
  584. rtl8225z2_rf_set_tx_power(dev, 1);
  585. /* RX antenna default to A */
  586. rtl8225_write_phy_cck(dev, 0x10, 0x9b); msleep(1); /* B: 0xDB */
  587. rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1); /* B: 0x10 */
  588. rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03); /* B: 0x00 */
  589. msleep(1);
  590. rtl818x_iowrite32(priv, (__le32 __iomem *)((void __iomem *)priv->map + 0x94), 0x15c00002);
  591. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  592. }
  593. static void rtl8225_rf_stop(struct ieee80211_hw *dev)
  594. {
  595. struct rtl8180_priv *priv = dev->priv;
  596. u8 reg;
  597. rtl8225_write(dev, 0x4, 0x1f); msleep(1);
  598. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  599. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  600. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  601. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2, RTL8225_ANAPARAM2_OFF);
  602. rtl818x_iowrite32(priv, &priv->map->ANAPARAM, RTL8225_ANAPARAM_OFF);
  603. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  604. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  605. }
  606. static void rtl8225_rf_set_channel(struct ieee80211_hw *dev,
  607. struct ieee80211_conf *conf)
  608. {
  609. struct rtl8180_priv *priv = dev->priv;
  610. int chan =
  611. ieee80211_frequency_to_channel(conf->chandef.chan->center_freq);
  612. if (priv->rf->init == rtl8225_rf_init)
  613. rtl8225_rf_set_tx_power(dev, chan);
  614. else
  615. rtl8225z2_rf_set_tx_power(dev, chan);
  616. rtl8225_write(dev, 0x7, rtl8225_chan[chan - 1]);
  617. msleep(10);
  618. }
  619. static const struct rtl818x_rf_ops rtl8225_ops = {
  620. .name = "rtl8225",
  621. .init = rtl8225_rf_init,
  622. .stop = rtl8225_rf_stop,
  623. .set_chan = rtl8225_rf_set_channel,
  624. };
  625. static const struct rtl818x_rf_ops rtl8225z2_ops = {
  626. .name = "rtl8225z2",
  627. .init = rtl8225z2_rf_init,
  628. .stop = rtl8225_rf_stop,
  629. .set_chan = rtl8225_rf_set_channel,
  630. };
  631. const struct rtl818x_rf_ops * rtl8180_detect_rf(struct ieee80211_hw *dev)
  632. {
  633. struct rtl8180_priv *priv = dev->priv;
  634. u16 reg8, reg9;
  635. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
  636. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x0488);
  637. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  638. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  639. msleep(100);
  640. rtl8225_write(dev, 0, 0x1B7);
  641. reg8 = rtl8225_read(dev, 8);
  642. reg9 = rtl8225_read(dev, 9);
  643. rtl8225_write(dev, 0, 0x0B7);
  644. if (reg8 != 0x588 || reg9 != 0x700)
  645. return &rtl8225_ops;
  646. return &rtl8225z2_ops;
  647. }