b43legacy.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef B43legacy_H_
  3. #define B43legacy_H_
  4. #include <linux/hw_random.h>
  5. #include <linux/kernel.h>
  6. #include <linux/spinlock.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/stringify.h>
  9. #include <linux/netdevice.h>
  10. #include <linux/pci.h>
  11. #include <linux/atomic.h>
  12. #include <linux/io.h>
  13. #include <linux/ssb/ssb.h>
  14. #include <linux/ssb/ssb_driver_chipcommon.h>
  15. #include <linux/completion.h>
  16. #include <net/mac80211.h>
  17. #include "debugfs.h"
  18. #include "leds.h"
  19. #include "rfkill.h"
  20. #include "phy.h"
  21. #define B43legacy_IRQWAIT_MAX_RETRIES 20
  22. /* MMIO offsets */
  23. #define B43legacy_MMIO_DMA0_REASON 0x20
  24. #define B43legacy_MMIO_DMA0_IRQ_MASK 0x24
  25. #define B43legacy_MMIO_DMA1_REASON 0x28
  26. #define B43legacy_MMIO_DMA1_IRQ_MASK 0x2C
  27. #define B43legacy_MMIO_DMA2_REASON 0x30
  28. #define B43legacy_MMIO_DMA2_IRQ_MASK 0x34
  29. #define B43legacy_MMIO_DMA3_REASON 0x38
  30. #define B43legacy_MMIO_DMA3_IRQ_MASK 0x3C
  31. #define B43legacy_MMIO_DMA4_REASON 0x40
  32. #define B43legacy_MMIO_DMA4_IRQ_MASK 0x44
  33. #define B43legacy_MMIO_DMA5_REASON 0x48
  34. #define B43legacy_MMIO_DMA5_IRQ_MASK 0x4C
  35. #define B43legacy_MMIO_MACCTL 0x120 /* MAC control */
  36. #define B43legacy_MMIO_MACCMD 0x124 /* MAC command */
  37. #define B43legacy_MMIO_GEN_IRQ_REASON 0x128
  38. #define B43legacy_MMIO_GEN_IRQ_MASK 0x12C
  39. #define B43legacy_MMIO_RAM_CONTROL 0x130
  40. #define B43legacy_MMIO_RAM_DATA 0x134
  41. #define B43legacy_MMIO_PS_STATUS 0x140
  42. #define B43legacy_MMIO_RADIO_HWENABLED_HI 0x158
  43. #define B43legacy_MMIO_SHM_CONTROL 0x160
  44. #define B43legacy_MMIO_SHM_DATA 0x164
  45. #define B43legacy_MMIO_SHM_DATA_UNALIGNED 0x166
  46. #define B43legacy_MMIO_XMITSTAT_0 0x170
  47. #define B43legacy_MMIO_XMITSTAT_1 0x174
  48. #define B43legacy_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
  49. #define B43legacy_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
  50. #define B43legacy_MMIO_TSF_CFP_REP 0x188
  51. #define B43legacy_MMIO_TSF_CFP_START 0x18C
  52. /* 32-bit DMA */
  53. #define B43legacy_MMIO_DMA32_BASE0 0x200
  54. #define B43legacy_MMIO_DMA32_BASE1 0x220
  55. #define B43legacy_MMIO_DMA32_BASE2 0x240
  56. #define B43legacy_MMIO_DMA32_BASE3 0x260
  57. #define B43legacy_MMIO_DMA32_BASE4 0x280
  58. #define B43legacy_MMIO_DMA32_BASE5 0x2A0
  59. /* 64-bit DMA */
  60. #define B43legacy_MMIO_DMA64_BASE0 0x200
  61. #define B43legacy_MMIO_DMA64_BASE1 0x240
  62. #define B43legacy_MMIO_DMA64_BASE2 0x280
  63. #define B43legacy_MMIO_DMA64_BASE3 0x2C0
  64. #define B43legacy_MMIO_DMA64_BASE4 0x300
  65. #define B43legacy_MMIO_DMA64_BASE5 0x340
  66. /* PIO */
  67. #define B43legacy_MMIO_PIO1_BASE 0x300
  68. #define B43legacy_MMIO_PIO2_BASE 0x310
  69. #define B43legacy_MMIO_PIO3_BASE 0x320
  70. #define B43legacy_MMIO_PIO4_BASE 0x330
  71. #define B43legacy_MMIO_PHY_VER 0x3E0
  72. #define B43legacy_MMIO_PHY_RADIO 0x3E2
  73. #define B43legacy_MMIO_PHY0 0x3E6
  74. #define B43legacy_MMIO_ANTENNA 0x3E8
  75. #define B43legacy_MMIO_CHANNEL 0x3F0
  76. #define B43legacy_MMIO_CHANNEL_EXT 0x3F4
  77. #define B43legacy_MMIO_RADIO_CONTROL 0x3F6
  78. #define B43legacy_MMIO_RADIO_DATA_HIGH 0x3F8
  79. #define B43legacy_MMIO_RADIO_DATA_LOW 0x3FA
  80. #define B43legacy_MMIO_PHY_CONTROL 0x3FC
  81. #define B43legacy_MMIO_PHY_DATA 0x3FE
  82. #define B43legacy_MMIO_MACFILTER_CONTROL 0x420
  83. #define B43legacy_MMIO_MACFILTER_DATA 0x422
  84. #define B43legacy_MMIO_RCMTA_COUNT 0x43C /* Receive Match Transmitter Addr */
  85. #define B43legacy_MMIO_RADIO_HWENABLED_LO 0x49A
  86. #define B43legacy_MMIO_GPIO_CONTROL 0x49C
  87. #define B43legacy_MMIO_GPIO_MASK 0x49E
  88. #define B43legacy_MMIO_TSF_CFP_PRETBTT 0x612
  89. #define B43legacy_MMIO_TSF_0 0x632 /* core rev < 3 only */
  90. #define B43legacy_MMIO_TSF_1 0x634 /* core rev < 3 only */
  91. #define B43legacy_MMIO_TSF_2 0x636 /* core rev < 3 only */
  92. #define B43legacy_MMIO_TSF_3 0x638 /* core rev < 3 only */
  93. #define B43legacy_MMIO_RNG 0x65A
  94. #define B43legacy_MMIO_POWERUP_DELAY 0x6A8
  95. /* SPROM boardflags_lo values */
  96. #define B43legacy_BFL_PACTRL 0x0002
  97. #define B43legacy_BFL_RSSI 0x0008
  98. #define B43legacy_BFL_EXTLNA 0x1000
  99. /* GPIO register offset, in both ChipCommon and PCI core. */
  100. #define B43legacy_GPIO_CONTROL 0x6c
  101. /* SHM Routing */
  102. #define B43legacy_SHM_SHARED 0x0001
  103. #define B43legacy_SHM_WIRELESS 0x0002
  104. #define B43legacy_SHM_HW 0x0004
  105. #define B43legacy_SHM_UCODE 0x0300
  106. /* SHM Routing modifiers */
  107. #define B43legacy_SHM_AUTOINC_R 0x0200 /* Read Auto-increment */
  108. #define B43legacy_SHM_AUTOINC_W 0x0100 /* Write Auto-increment */
  109. #define B43legacy_SHM_AUTOINC_RW (B43legacy_SHM_AUTOINC_R | \
  110. B43legacy_SHM_AUTOINC_W)
  111. /* Misc SHM_SHARED offsets */
  112. #define B43legacy_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
  113. #define B43legacy_SHM_SH_HOSTFLO 0x005E /* Hostflags ucode opts (low) */
  114. #define B43legacy_SHM_SH_HOSTFHI 0x0060 /* Hostflags ucode opts (high) */
  115. /* SHM_SHARED crypto engine */
  116. #define B43legacy_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block */
  117. /* SHM_SHARED beacon/AP variables */
  118. #define B43legacy_SHM_SH_DTIMP 0x0012 /* DTIM period */
  119. #define B43legacy_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
  120. #define B43legacy_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
  121. #define B43legacy_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
  122. #define B43legacy_SHM_SH_TIMPOS 0x001E /* TIM position in beacon */
  123. #define B43legacy_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word */
  124. /* SHM_SHARED ACK/CTS control */
  125. #define B43legacy_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word */
  126. /* SHM_SHARED probe response variables */
  127. #define B43legacy_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
  128. #define B43legacy_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
  129. #define B43legacy_SHM_SH_PRPHYCTL 0x0188 /* Probe Resp PHY TX control */
  130. /* SHM_SHARED rate tables */
  131. #define B43legacy_SHM_SH_OFDMDIRECT 0x0480 /* Pointer to OFDM direct map */
  132. #define B43legacy_SHM_SH_OFDMBASIC 0x04A0 /* Pointer to OFDM basic rate map */
  133. #define B43legacy_SHM_SH_CCKDIRECT 0x04C0 /* Pointer to CCK direct map */
  134. #define B43legacy_SHM_SH_CCKBASIC 0x04E0 /* Pointer to CCK basic rate map */
  135. /* SHM_SHARED microcode soft registers */
  136. #define B43legacy_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
  137. #define B43legacy_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
  138. #define B43legacy_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
  139. #define B43legacy_SHM_SH_UCODETIME 0x0006 /* Microcode time */
  140. #define B43legacy_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
  141. #define B43legacy_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
  142. #define B43legacy_UCODEFLAGS_OFFSET 0x005E
  143. /* Hardware Radio Enable masks */
  144. #define B43legacy_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
  145. #define B43legacy_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
  146. /* HostFlags. See b43legacy_hf_read/write() */
  147. #define B43legacy_HF_SYMW 0x00000002 /* G-PHY SYM workaround */
  148. #define B43legacy_HF_GDCW 0x00000020 /* G-PHY DV cancel filter */
  149. #define B43legacy_HF_OFDMPABOOST 0x00000040 /* Enable PA boost OFDM */
  150. #define B43legacy_HF_EDCF 0x00000100 /* on if WME/MAC suspended */
  151. /* MacFilter offsets. */
  152. #define B43legacy_MACFILTER_SELF 0x0000
  153. #define B43legacy_MACFILTER_BSSID 0x0003
  154. #define B43legacy_MACFILTER_MAC 0x0010
  155. /* PHYVersioning */
  156. #define B43legacy_PHYTYPE_B 0x01
  157. #define B43legacy_PHYTYPE_G 0x02
  158. /* PHYRegisters */
  159. #define B43legacy_PHY_G_LO_CONTROL 0x0810
  160. #define B43legacy_PHY_ILT_G_CTRL 0x0472
  161. #define B43legacy_PHY_ILT_G_DATA1 0x0473
  162. #define B43legacy_PHY_ILT_G_DATA2 0x0474
  163. #define B43legacy_PHY_G_PCTL 0x0029
  164. #define B43legacy_PHY_RADIO_BITFIELD 0x0401
  165. #define B43legacy_PHY_G_CRS 0x0429
  166. #define B43legacy_PHY_NRSSILT_CTRL 0x0803
  167. #define B43legacy_PHY_NRSSILT_DATA 0x0804
  168. /* RadioRegisters */
  169. #define B43legacy_RADIOCTL_ID 0x01
  170. /* MAC Control bitfield */
  171. #define B43legacy_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
  172. #define B43legacy_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
  173. #define B43legacy_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
  174. #define B43legacy_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
  175. #define B43legacy_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
  176. #define B43legacy_MACCTL_BE 0x00010000 /* Big Endian mode */
  177. #define B43legacy_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
  178. #define B43legacy_MACCTL_AP 0x00040000 /* AccessPoint mode */
  179. #define B43legacy_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
  180. #define B43legacy_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
  181. #define B43legacy_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep bad PLCP frames */
  182. #define B43legacy_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
  183. #define B43legacy_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
  184. #define B43legacy_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
  185. #define B43legacy_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
  186. #define B43legacy_MACCTL_AWAKE 0x04000000 /* Device is awake */
  187. #define B43legacy_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
  188. #define B43legacy_MACCTL_GMODE 0x80000000 /* G Mode */
  189. /* MAC Command bitfield */
  190. #define B43legacy_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
  191. #define B43legacy_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
  192. #define B43legacy_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
  193. #define B43legacy_MACCMD_CCA 0x00000008 /* Clear channel assessment */
  194. #define B43legacy_MACCMD_BGNOISE 0x00000010 /* Background noise */
  195. /* 802.11 core specific TM State Low flags */
  196. #define B43legacy_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
  197. #define B43legacy_TMSLOW_PLLREFSEL 0x00200000 /* PLL Freq Ref Select */
  198. #define B43legacy_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Ctrl Enbl */
  199. #define B43legacy_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
  200. #define B43legacy_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
  201. /* 802.11 core specific TM State High flags */
  202. #define B43legacy_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available */
  203. #define B43legacy_TMSHIGH_GPHY 0x00010000 /* G-PHY avail (rev >= 5) */
  204. #define B43legacy_UCODEFLAG_AUTODIV 0x0001
  205. /* Generic-Interrupt reasons. */
  206. #define B43legacy_IRQ_MAC_SUSPENDED 0x00000001
  207. #define B43legacy_IRQ_BEACON 0x00000002
  208. #define B43legacy_IRQ_TBTT_INDI 0x00000004 /* Target Beacon Transmit Time */
  209. #define B43legacy_IRQ_BEACON_TX_OK 0x00000008
  210. #define B43legacy_IRQ_BEACON_CANCEL 0x00000010
  211. #define B43legacy_IRQ_ATIM_END 0x00000020
  212. #define B43legacy_IRQ_PMQ 0x00000040
  213. #define B43legacy_IRQ_PIO_WORKAROUND 0x00000100
  214. #define B43legacy_IRQ_MAC_TXERR 0x00000200
  215. #define B43legacy_IRQ_PHY_TXERR 0x00000800
  216. #define B43legacy_IRQ_PMEVENT 0x00001000
  217. #define B43legacy_IRQ_TIMER0 0x00002000
  218. #define B43legacy_IRQ_TIMER1 0x00004000
  219. #define B43legacy_IRQ_DMA 0x00008000
  220. #define B43legacy_IRQ_TXFIFO_FLUSH_OK 0x00010000
  221. #define B43legacy_IRQ_CCA_MEASURE_OK 0x00020000
  222. #define B43legacy_IRQ_NOISESAMPLE_OK 0x00040000
  223. #define B43legacy_IRQ_UCODE_DEBUG 0x08000000
  224. #define B43legacy_IRQ_RFKILL 0x10000000
  225. #define B43legacy_IRQ_TX_OK 0x20000000
  226. #define B43legacy_IRQ_PHY_G_CHANGED 0x40000000
  227. #define B43legacy_IRQ_TIMEOUT 0x80000000
  228. #define B43legacy_IRQ_ALL 0xFFFFFFFF
  229. #define B43legacy_IRQ_MASKTEMPLATE (B43legacy_IRQ_MAC_SUSPENDED | \
  230. B43legacy_IRQ_TBTT_INDI | \
  231. B43legacy_IRQ_ATIM_END | \
  232. B43legacy_IRQ_PMQ | \
  233. B43legacy_IRQ_MAC_TXERR | \
  234. B43legacy_IRQ_PHY_TXERR | \
  235. B43legacy_IRQ_DMA | \
  236. B43legacy_IRQ_TXFIFO_FLUSH_OK | \
  237. B43legacy_IRQ_NOISESAMPLE_OK | \
  238. B43legacy_IRQ_UCODE_DEBUG | \
  239. B43legacy_IRQ_RFKILL | \
  240. B43legacy_IRQ_TX_OK)
  241. /* Device specific rate values.
  242. * The actual values defined here are (rate_in_mbps * 2).
  243. * Some code depends on this. Don't change it. */
  244. #define B43legacy_CCK_RATE_1MB 2
  245. #define B43legacy_CCK_RATE_2MB 4
  246. #define B43legacy_CCK_RATE_5MB 11
  247. #define B43legacy_CCK_RATE_11MB 22
  248. #define B43legacy_OFDM_RATE_6MB 12
  249. #define B43legacy_OFDM_RATE_9MB 18
  250. #define B43legacy_OFDM_RATE_12MB 24
  251. #define B43legacy_OFDM_RATE_18MB 36
  252. #define B43legacy_OFDM_RATE_24MB 48
  253. #define B43legacy_OFDM_RATE_36MB 72
  254. #define B43legacy_OFDM_RATE_48MB 96
  255. #define B43legacy_OFDM_RATE_54MB 108
  256. /* Convert a b43legacy rate value to a rate in 100kbps */
  257. #define B43legacy_RATE_TO_100KBPS(rate) (((rate) * 10) / 2)
  258. #define B43legacy_DEFAULT_SHORT_RETRY_LIMIT 7
  259. #define B43legacy_DEFAULT_LONG_RETRY_LIMIT 4
  260. #define B43legacy_PHY_TX_BADNESS_LIMIT 1000
  261. /* Max size of a security key */
  262. #define B43legacy_SEC_KEYSIZE 16
  263. /* Security algorithms. */
  264. enum {
  265. B43legacy_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
  266. B43legacy_SEC_ALGO_WEP40,
  267. B43legacy_SEC_ALGO_TKIP,
  268. B43legacy_SEC_ALGO_AES,
  269. B43legacy_SEC_ALGO_WEP104,
  270. B43legacy_SEC_ALGO_AES_LEGACY,
  271. };
  272. /* Core Information Registers */
  273. #define B43legacy_CIR_BASE 0xf00
  274. #define B43legacy_CIR_SBTPSFLAG (B43legacy_CIR_BASE + 0x18)
  275. #define B43legacy_CIR_SBIMSTATE (B43legacy_CIR_BASE + 0x90)
  276. #define B43legacy_CIR_SBINTVEC (B43legacy_CIR_BASE + 0x94)
  277. #define B43legacy_CIR_SBTMSTATELOW (B43legacy_CIR_BASE + 0x98)
  278. #define B43legacy_CIR_SBTMSTATEHIGH (B43legacy_CIR_BASE + 0x9c)
  279. #define B43legacy_CIR_SBIMCONFIGLOW (B43legacy_CIR_BASE + 0xa8)
  280. #define B43legacy_CIR_SB_ID_HI (B43legacy_CIR_BASE + 0xfc)
  281. /* sbtmstatehigh state flags */
  282. #define B43legacy_SBTMSTATEHIGH_SERROR 0x00000001
  283. #define B43legacy_SBTMSTATEHIGH_BUSY 0x00000004
  284. #define B43legacy_SBTMSTATEHIGH_TIMEOUT 0x00000020
  285. #define B43legacy_SBTMSTATEHIGH_G_PHY_AVAIL 0x00010000
  286. #define B43legacy_SBTMSTATEHIGH_COREFLAGS 0x1FFF0000
  287. #define B43legacy_SBTMSTATEHIGH_DMA64BIT 0x10000000
  288. #define B43legacy_SBTMSTATEHIGH_GATEDCLK 0x20000000
  289. #define B43legacy_SBTMSTATEHIGH_BISTFAILED 0x40000000
  290. #define B43legacy_SBTMSTATEHIGH_BISTCOMPLETE 0x80000000
  291. /* sbimstate flags */
  292. #define B43legacy_SBIMSTATE_IB_ERROR 0x20000
  293. #define B43legacy_SBIMSTATE_TIMEOUT 0x40000
  294. #define PFX KBUILD_MODNAME ": "
  295. #ifdef assert
  296. # undef assert
  297. #endif
  298. #ifdef CONFIG_B43LEGACY_DEBUG
  299. # define B43legacy_WARN_ON(x) WARN_ON(x)
  300. # define B43legacy_BUG_ON(expr) \
  301. do { \
  302. if (unlikely((expr))) { \
  303. printk(KERN_INFO PFX "Test (%s) failed\n", \
  304. #expr); \
  305. BUG_ON(expr); \
  306. } \
  307. } while (0)
  308. # define B43legacy_DEBUG 1
  309. #else
  310. /* This will evaluate the argument even if debugging is disabled. */
  311. static inline bool __b43legacy_warn_on_dummy(bool x) { return x; }
  312. # define B43legacy_WARN_ON(x) __b43legacy_warn_on_dummy(unlikely(!!(x)))
  313. # define B43legacy_BUG_ON(x) do { /* nothing */ } while (0)
  314. # define B43legacy_DEBUG 0
  315. #endif
  316. struct net_device;
  317. struct pci_dev;
  318. struct b43legacy_dmaring;
  319. struct b43legacy_pioqueue;
  320. /* The firmware file header */
  321. #define B43legacy_FW_TYPE_UCODE 'u'
  322. #define B43legacy_FW_TYPE_PCM 'p'
  323. #define B43legacy_FW_TYPE_IV 'i'
  324. struct b43legacy_fw_header {
  325. /* File type */
  326. u8 type;
  327. /* File format version */
  328. u8 ver;
  329. u8 __padding[2];
  330. /* Size of the data. For ucode and PCM this is in bytes.
  331. * For IV this is number-of-ivs. */
  332. __be32 size;
  333. } __packed;
  334. /* Initial Value file format */
  335. #define B43legacy_IV_OFFSET_MASK 0x7FFF
  336. #define B43legacy_IV_32BIT 0x8000
  337. struct b43legacy_iv {
  338. __be16 offset_size;
  339. union {
  340. __be16 d16;
  341. __be32 d32;
  342. } data __packed;
  343. } __packed;
  344. #define B43legacy_PHYMODE(phytype) (1 << (phytype))
  345. #define B43legacy_PHYMODE_B B43legacy_PHYMODE \
  346. ((B43legacy_PHYTYPE_B))
  347. #define B43legacy_PHYMODE_G B43legacy_PHYMODE \
  348. ((B43legacy_PHYTYPE_G))
  349. /* Value pair to measure the LocalOscillator. */
  350. struct b43legacy_lopair {
  351. s8 low;
  352. s8 high;
  353. u8 used:1;
  354. };
  355. #define B43legacy_LO_COUNT (14*4)
  356. struct b43legacy_phy {
  357. /* Possible PHYMODEs on this PHY */
  358. u8 possible_phymodes;
  359. /* GMODE bit enabled in MACCTL? */
  360. bool gmode;
  361. /* Analog Type */
  362. u8 analog;
  363. /* B43legacy_PHYTYPE_ */
  364. u8 type;
  365. /* PHY revision number. */
  366. u8 rev;
  367. u16 antenna_diversity;
  368. u16 savedpctlreg;
  369. /* Radio versioning */
  370. u16 radio_manuf; /* Radio manufacturer */
  371. u16 radio_ver; /* Radio version */
  372. u8 calibrated:1;
  373. u8 radio_rev; /* Radio revision */
  374. bool dyn_tssi_tbl; /* tssi2dbm is kmalloc()ed. */
  375. /* ACI (adjacent channel interference) flags. */
  376. bool aci_enable;
  377. bool aci_wlan_automatic;
  378. bool aci_hw_rssi;
  379. /* Radio switched on/off */
  380. bool radio_on;
  381. struct {
  382. /* Values saved when turning the radio off.
  383. * They are needed when turning it on again. */
  384. bool valid;
  385. u16 rfover;
  386. u16 rfoverval;
  387. } radio_off_context;
  388. u16 minlowsig[2];
  389. u16 minlowsigpos[2];
  390. /* LO Measurement Data.
  391. * Use b43legacy_get_lopair() to get a value.
  392. */
  393. struct b43legacy_lopair *_lo_pairs;
  394. /* TSSI to dBm table in use */
  395. const s8 *tssi2dbm;
  396. /* idle TSSI value */
  397. s8 idle_tssi;
  398. /* Target idle TSSI */
  399. int tgt_idle_tssi;
  400. /* Current idle TSSI */
  401. int cur_idle_tssi;
  402. /* LocalOscillator control values. */
  403. struct b43legacy_txpower_lo_control *lo_control;
  404. /* Values from b43legacy_calc_loopback_gain() */
  405. s16 max_lb_gain; /* Maximum Loopback gain in hdB */
  406. s16 trsw_rx_gain; /* TRSW RX gain in hdB */
  407. s16 lna_lod_gain; /* LNA lod */
  408. s16 lna_gain; /* LNA */
  409. s16 pga_gain; /* PGA */
  410. /* Desired TX power level (in dBm). This is set by the user and
  411. * adjusted in b43legacy_phy_xmitpower(). */
  412. u8 power_level;
  413. /* Values from b43legacy_calc_loopback_gain() */
  414. u16 loopback_gain[2];
  415. /* TX Power control values. */
  416. /* B/G PHY */
  417. struct {
  418. /* Current Radio Attenuation for TXpower recalculation. */
  419. u16 rfatt;
  420. /* Current Baseband Attenuation for TXpower recalculation. */
  421. u16 bbatt;
  422. /* Current TXpower control value for TXpower recalculation. */
  423. u16 txctl1;
  424. u16 txctl2;
  425. };
  426. /* A PHY */
  427. struct {
  428. u16 txpwr_offset;
  429. };
  430. /* Current Interference Mitigation mode */
  431. int interfmode;
  432. /* Stack of saved values from the Interference Mitigation code.
  433. * Each value in the stack is laid out as follows:
  434. * bit 0-11: offset
  435. * bit 12-15: register ID
  436. * bit 16-32: value
  437. * register ID is: 0x1 PHY, 0x2 Radio, 0x3 ILT
  438. */
  439. #define B43legacy_INTERFSTACK_SIZE 26
  440. u32 interfstack[B43legacy_INTERFSTACK_SIZE];
  441. /* Saved values from the NRSSI Slope calculation */
  442. s16 nrssi[2];
  443. s32 nrssislope;
  444. /* In memory nrssi lookup table. */
  445. s8 nrssi_lt[64];
  446. /* current channel */
  447. u8 channel;
  448. u16 lofcal;
  449. u16 initval;
  450. /* PHY TX errors counter. */
  451. atomic_t txerr_cnt;
  452. #if B43legacy_DEBUG
  453. /* Manual TX-power control enabled? */
  454. bool manual_txpower_control;
  455. /* PHY registers locked by b43legacy_phy_lock()? */
  456. bool phy_locked;
  457. #endif /* B43legacy_DEBUG */
  458. };
  459. /* Data structures for DMA transmission, per 80211 core. */
  460. struct b43legacy_dma {
  461. struct b43legacy_dmaring *tx_ring0;
  462. struct b43legacy_dmaring *tx_ring1;
  463. struct b43legacy_dmaring *tx_ring2;
  464. struct b43legacy_dmaring *tx_ring3;
  465. struct b43legacy_dmaring *tx_ring4;
  466. struct b43legacy_dmaring *tx_ring5;
  467. struct b43legacy_dmaring *rx_ring0;
  468. struct b43legacy_dmaring *rx_ring3; /* only on core.rev < 5 */
  469. u32 translation; /* Routing bits */
  470. };
  471. /* Data structures for PIO transmission, per 80211 core. */
  472. struct b43legacy_pio {
  473. struct b43legacy_pioqueue *queue0;
  474. struct b43legacy_pioqueue *queue1;
  475. struct b43legacy_pioqueue *queue2;
  476. struct b43legacy_pioqueue *queue3;
  477. };
  478. /* Context information for a noise calculation (Link Quality). */
  479. struct b43legacy_noise_calculation {
  480. u8 channel_at_start;
  481. bool calculation_running;
  482. u8 nr_samples;
  483. s8 samples[8][4];
  484. };
  485. struct b43legacy_stats {
  486. u8 link_noise;
  487. /* Store the last TX/RX times here for updating the leds. */
  488. unsigned long last_tx;
  489. unsigned long last_rx;
  490. };
  491. struct b43legacy_key {
  492. void *keyconf;
  493. bool enabled;
  494. u8 algorithm;
  495. };
  496. #define B43legacy_QOS_QUEUE_NUM 4
  497. struct b43legacy_wldev;
  498. /* QOS parameters for a queue. */
  499. struct b43legacy_qos_params {
  500. /* The QOS parameters */
  501. struct ieee80211_tx_queue_params p;
  502. };
  503. /* Data structure for the WLAN parts (802.11 cores) of the b43legacy chip. */
  504. struct b43legacy_wl {
  505. /* Pointer to the active wireless device on this chip */
  506. struct b43legacy_wldev *current_dev;
  507. /* Pointer to the ieee80211 hardware data structure */
  508. struct ieee80211_hw *hw;
  509. spinlock_t irq_lock; /* locks IRQ */
  510. struct mutex mutex; /* locks wireless core state */
  511. spinlock_t leds_lock; /* lock for leds */
  512. /* firmware loading work */
  513. struct work_struct firmware_load;
  514. /* We can only have one operating interface (802.11 core)
  515. * at a time. General information about this interface follows.
  516. */
  517. struct ieee80211_vif *vif;
  518. /* MAC address (can be NULL). */
  519. u8 mac_addr[ETH_ALEN];
  520. /* Current BSSID (can be NULL). */
  521. u8 bssid[ETH_ALEN];
  522. /* Interface type. (IEEE80211_IF_TYPE_XXX) */
  523. int if_type;
  524. /* Is the card operating in AP, STA or IBSS mode? */
  525. bool operating;
  526. /* filter flags */
  527. unsigned int filter_flags;
  528. /* Stats about the wireless interface */
  529. struct ieee80211_low_level_stats ieee_stats;
  530. #ifdef CONFIG_B43LEGACY_HWRNG
  531. struct hwrng rng;
  532. u8 rng_initialized;
  533. char rng_name[30 + 1];
  534. #endif
  535. /* List of all wireless devices on this chip */
  536. struct list_head devlist;
  537. u8 nr_devs;
  538. bool radiotap_enabled;
  539. bool radio_enabled;
  540. /* The beacon we are currently using (AP or IBSS mode).
  541. * This beacon stuff is protected by the irq_lock. */
  542. struct sk_buff *current_beacon;
  543. bool beacon0_uploaded;
  544. bool beacon1_uploaded;
  545. bool beacon_templates_virgin; /* Never wrote the templates? */
  546. struct work_struct beacon_update_trigger;
  547. /* The current QOS parameters for the 4 queues. */
  548. struct b43legacy_qos_params qos_params[B43legacy_QOS_QUEUE_NUM];
  549. /* Packet transmit work */
  550. struct work_struct tx_work;
  551. /* Queue of packets to be transmitted. */
  552. struct sk_buff_head tx_queue[B43legacy_QOS_QUEUE_NUM];
  553. /* Flag that implement the queues stopping. */
  554. bool tx_queue_stopped[B43legacy_QOS_QUEUE_NUM];
  555. };
  556. /* Pointers to the firmware data and meta information about it. */
  557. struct b43legacy_firmware {
  558. /* Microcode */
  559. const struct firmware *ucode;
  560. /* PCM code */
  561. const struct firmware *pcm;
  562. /* Initial MMIO values for the firmware */
  563. const struct firmware *initvals;
  564. /* Initial MMIO values for the firmware, band-specific */
  565. const struct firmware *initvals_band;
  566. /* Firmware revision */
  567. u16 rev;
  568. /* Firmware patchlevel */
  569. u16 patch;
  570. };
  571. /* Device (802.11 core) initialization status. */
  572. enum {
  573. B43legacy_STAT_UNINIT = 0, /* Uninitialized. */
  574. B43legacy_STAT_INITIALIZED = 1, /* Initialized, not yet started. */
  575. B43legacy_STAT_STARTED = 2, /* Up and running. */
  576. };
  577. #define b43legacy_status(wldev) atomic_read(&(wldev)->__init_status)
  578. #define b43legacy_set_status(wldev, stat) do { \
  579. atomic_set(&(wldev)->__init_status, (stat)); \
  580. smp_wmb(); \
  581. } while (0)
  582. /* *** --- HOW LOCKING WORKS IN B43legacy --- ***
  583. *
  584. * You should always acquire both, wl->mutex and wl->irq_lock unless:
  585. * - You don't need to acquire wl->irq_lock, if the interface is stopped.
  586. * - You don't need to acquire wl->mutex in the IRQ handler, IRQ tasklet
  587. * and packet TX path (and _ONLY_ there.)
  588. */
  589. /* Data structure for one wireless device (802.11 core) */
  590. struct b43legacy_wldev {
  591. struct ssb_device *dev;
  592. struct b43legacy_wl *wl;
  593. /* The device initialization status.
  594. * Use b43legacy_status() to query. */
  595. atomic_t __init_status;
  596. /* Saved init status for handling suspend. */
  597. int suspend_init_status;
  598. bool __using_pio; /* Using pio rather than dma. */
  599. bool bad_frames_preempt;/* Use "Bad Frames Preemption". */
  600. bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM). */
  601. bool short_preamble; /* TRUE if using short preamble. */
  602. bool radio_hw_enable; /* State of radio hardware enable bit. */
  603. /* PHY/Radio device. */
  604. struct b43legacy_phy phy;
  605. union {
  606. /* DMA engines. */
  607. struct b43legacy_dma dma;
  608. /* PIO engines. */
  609. struct b43legacy_pio pio;
  610. };
  611. /* Various statistics about the physical device. */
  612. struct b43legacy_stats stats;
  613. /* The device LEDs. */
  614. struct b43legacy_led led_tx;
  615. struct b43legacy_led led_rx;
  616. struct b43legacy_led led_assoc;
  617. struct b43legacy_led led_radio;
  618. /* Reason code of the last interrupt. */
  619. u32 irq_reason;
  620. u32 dma_reason[6];
  621. /* The currently active generic-interrupt mask. */
  622. u32 irq_mask;
  623. /* Link Quality calculation context. */
  624. struct b43legacy_noise_calculation noisecalc;
  625. /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
  626. int mac_suspended;
  627. /* Interrupt Service Routine tasklet (bottom-half) */
  628. struct tasklet_struct isr_tasklet;
  629. /* Periodic tasks */
  630. struct delayed_work periodic_work;
  631. unsigned int periodic_state;
  632. struct work_struct restart_work;
  633. /* encryption/decryption */
  634. u16 ktp; /* Key table pointer */
  635. u8 max_nr_keys;
  636. struct b43legacy_key key[58];
  637. /* Firmware data */
  638. struct b43legacy_firmware fw;
  639. const struct firmware *fwp; /* needed to pass fw pointer */
  640. /* completion struct for firmware loading */
  641. struct completion fw_load_complete;
  642. /* Devicelist in struct b43legacy_wl (all 802.11 cores) */
  643. struct list_head list;
  644. /* Debugging stuff follows. */
  645. #ifdef CONFIG_B43LEGACY_DEBUG
  646. struct b43legacy_dfsentry *dfsentry;
  647. #endif
  648. };
  649. static inline
  650. struct b43legacy_wl *hw_to_b43legacy_wl(struct ieee80211_hw *hw)
  651. {
  652. return hw->priv;
  653. }
  654. /* Helper function, which returns a boolean.
  655. * TRUE, if PIO is used; FALSE, if DMA is used.
  656. */
  657. #if defined(CONFIG_B43LEGACY_DMA) && defined(CONFIG_B43LEGACY_PIO)
  658. static inline
  659. int b43legacy_using_pio(struct b43legacy_wldev *dev)
  660. {
  661. return dev->__using_pio;
  662. }
  663. #elif defined(CONFIG_B43LEGACY_DMA)
  664. static inline
  665. int b43legacy_using_pio(struct b43legacy_wldev *dev)
  666. {
  667. return 0;
  668. }
  669. #elif defined(CONFIG_B43LEGACY_PIO)
  670. static inline
  671. int b43legacy_using_pio(struct b43legacy_wldev *dev)
  672. {
  673. return 1;
  674. }
  675. #else
  676. # error "Using neither DMA nor PIO? Confused..."
  677. #endif
  678. static inline
  679. struct b43legacy_wldev *dev_to_b43legacy_wldev(struct device *dev)
  680. {
  681. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  682. return ssb_get_drvdata(ssb_dev);
  683. }
  684. /* Is the device operating in a specified mode (IEEE80211_IF_TYPE_XXX). */
  685. static inline
  686. int b43legacy_is_mode(struct b43legacy_wl *wl, int type)
  687. {
  688. return (wl->operating &&
  689. wl->if_type == type);
  690. }
  691. static inline
  692. bool is_bcm_board_vendor(struct b43legacy_wldev *dev)
  693. {
  694. return (dev->dev->bus->boardinfo.vendor == PCI_VENDOR_ID_BROADCOM);
  695. }
  696. static inline
  697. u16 b43legacy_read16(struct b43legacy_wldev *dev, u16 offset)
  698. {
  699. return ssb_read16(dev->dev, offset);
  700. }
  701. static inline
  702. void b43legacy_write16(struct b43legacy_wldev *dev, u16 offset, u16 value)
  703. {
  704. ssb_write16(dev->dev, offset, value);
  705. }
  706. static inline
  707. u32 b43legacy_read32(struct b43legacy_wldev *dev, u16 offset)
  708. {
  709. return ssb_read32(dev->dev, offset);
  710. }
  711. static inline
  712. void b43legacy_write32(struct b43legacy_wldev *dev, u16 offset, u32 value)
  713. {
  714. ssb_write32(dev->dev, offset, value);
  715. }
  716. static inline
  717. struct b43legacy_lopair *b43legacy_get_lopair(struct b43legacy_phy *phy,
  718. u16 radio_attenuation,
  719. u16 baseband_attenuation)
  720. {
  721. return phy->_lo_pairs + (radio_attenuation
  722. + 14 * (baseband_attenuation / 2));
  723. }
  724. /* Message printing */
  725. __printf(2, 3)
  726. void b43legacyinfo(struct b43legacy_wl *wl, const char *fmt, ...);
  727. __printf(2, 3)
  728. void b43legacyerr(struct b43legacy_wl *wl, const char *fmt, ...);
  729. __printf(2, 3)
  730. void b43legacywarn(struct b43legacy_wl *wl, const char *fmt, ...);
  731. #if B43legacy_DEBUG
  732. __printf(2, 3)
  733. void b43legacydbg(struct b43legacy_wl *wl, const char *fmt, ...);
  734. #else /* DEBUG */
  735. # define b43legacydbg(wl, fmt...) do { /* nothing */ } while (0)
  736. #endif /* DEBUG */
  737. /* Macros for printing a value in Q5.2 format */
  738. #define Q52_FMT "%u.%u"
  739. #define Q52_ARG(q52) ((q52) / 4), (((q52) & 3) * 100 / 4)
  740. #endif /* B43legacy_H_ */