dwmac4_dma.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /*
  2. * DWMAC4 DMA Header file.
  3. *
  4. *
  5. * Copyright (C) 2007-2015 STMicroelectronics Ltd
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * Author: Alexandre Torgue <alexandre.torgue@st.com>
  12. */
  13. #ifndef __DWMAC4_DMA_H__
  14. #define __DWMAC4_DMA_H__
  15. /* Define the max channel number used for tx (also rx).
  16. * dwmac4 accepts up to 8 channels for TX (and also 8 channels for RX
  17. */
  18. #define DMA_CHANNEL_NB_MAX 1
  19. #define DMA_BUS_MODE 0x00001000
  20. #define DMA_SYS_BUS_MODE 0x00001004
  21. #define DMA_STATUS 0x00001008
  22. #define DMA_DEBUG_STATUS_0 0x0000100c
  23. #define DMA_DEBUG_STATUS_1 0x00001010
  24. #define DMA_DEBUG_STATUS_2 0x00001014
  25. #define DMA_AXI_BUS_MODE 0x00001028
  26. /* DMA Bus Mode bitmap */
  27. #define DMA_BUS_MODE_SFT_RESET BIT(0)
  28. /* DMA SYS Bus Mode bitmap */
  29. #define DMA_BUS_MODE_SPH BIT(24)
  30. #define DMA_BUS_MODE_PBL BIT(16)
  31. #define DMA_BUS_MODE_PBL_SHIFT 16
  32. #define DMA_BUS_MODE_RPBL_SHIFT 16
  33. #define DMA_BUS_MODE_MB BIT(14)
  34. #define DMA_BUS_MODE_FB BIT(0)
  35. /* DMA Interrupt top status */
  36. #define DMA_STATUS_MAC BIT(17)
  37. #define DMA_STATUS_MTL BIT(16)
  38. #define DMA_STATUS_CHAN7 BIT(7)
  39. #define DMA_STATUS_CHAN6 BIT(6)
  40. #define DMA_STATUS_CHAN5 BIT(5)
  41. #define DMA_STATUS_CHAN4 BIT(4)
  42. #define DMA_STATUS_CHAN3 BIT(3)
  43. #define DMA_STATUS_CHAN2 BIT(2)
  44. #define DMA_STATUS_CHAN1 BIT(1)
  45. #define DMA_STATUS_CHAN0 BIT(0)
  46. /* DMA debug status bitmap */
  47. #define DMA_DEBUG_STATUS_TS_MASK 0xf
  48. #define DMA_DEBUG_STATUS_RS_MASK 0xf
  49. /* DMA AXI bitmap */
  50. #define DMA_AXI_EN_LPI BIT(31)
  51. #define DMA_AXI_LPI_XIT_FRM BIT(30)
  52. #define DMA_AXI_WR_OSR_LMT GENMASK(27, 24)
  53. #define DMA_AXI_WR_OSR_LMT_SHIFT 24
  54. #define DMA_AXI_RD_OSR_LMT GENMASK(19, 16)
  55. #define DMA_AXI_RD_OSR_LMT_SHIFT 16
  56. #define DMA_AXI_OSR_MAX 0xf
  57. #define DMA_AXI_MAX_OSR_LIMIT ((DMA_AXI_OSR_MAX << DMA_AXI_WR_OSR_LMT_SHIFT) | \
  58. (DMA_AXI_OSR_MAX << DMA_AXI_RD_OSR_LMT_SHIFT))
  59. #define DMA_SYS_BUS_MB BIT(14)
  60. #define DMA_AXI_1KBBE BIT(13)
  61. #define DMA_SYS_BUS_AAL BIT(12)
  62. #define DMA_AXI_BLEN256 BIT(7)
  63. #define DMA_AXI_BLEN128 BIT(6)
  64. #define DMA_AXI_BLEN64 BIT(5)
  65. #define DMA_AXI_BLEN32 BIT(4)
  66. #define DMA_AXI_BLEN16 BIT(3)
  67. #define DMA_AXI_BLEN8 BIT(2)
  68. #define DMA_AXI_BLEN4 BIT(1)
  69. #define DMA_SYS_BUS_FB BIT(0)
  70. #define DMA_BURST_LEN_DEFAULT (DMA_AXI_BLEN256 | DMA_AXI_BLEN128 | \
  71. DMA_AXI_BLEN64 | DMA_AXI_BLEN32 | \
  72. DMA_AXI_BLEN16 | DMA_AXI_BLEN8 | \
  73. DMA_AXI_BLEN4)
  74. #define DMA_AXI_BURST_LEN_MASK 0x000000FE
  75. /* Following DMA defines are chanels oriented */
  76. #define DMA_CHAN_BASE_ADDR 0x00001100
  77. #define DMA_CHAN_BASE_OFFSET 0x80
  78. #define DMA_CHANX_BASE_ADDR(x) (DMA_CHAN_BASE_ADDR + \
  79. (x * DMA_CHAN_BASE_OFFSET))
  80. #define DMA_CHAN_REG_NUMBER 17
  81. #define DMA_CHAN_CONTROL(x) DMA_CHANX_BASE_ADDR(x)
  82. #define DMA_CHAN_TX_CONTROL(x) (DMA_CHANX_BASE_ADDR(x) + 0x4)
  83. #define DMA_CHAN_RX_CONTROL(x) (DMA_CHANX_BASE_ADDR(x) + 0x8)
  84. #define DMA_CHAN_TX_BASE_ADDR(x) (DMA_CHANX_BASE_ADDR(x) + 0x14)
  85. #define DMA_CHAN_RX_BASE_ADDR(x) (DMA_CHANX_BASE_ADDR(x) + 0x1c)
  86. #define DMA_CHAN_TX_END_ADDR(x) (DMA_CHANX_BASE_ADDR(x) + 0x20)
  87. #define DMA_CHAN_RX_END_ADDR(x) (DMA_CHANX_BASE_ADDR(x) + 0x28)
  88. #define DMA_CHAN_TX_RING_LEN(x) (DMA_CHANX_BASE_ADDR(x) + 0x2c)
  89. #define DMA_CHAN_RX_RING_LEN(x) (DMA_CHANX_BASE_ADDR(x) + 0x30)
  90. #define DMA_CHAN_INTR_ENA(x) (DMA_CHANX_BASE_ADDR(x) + 0x34)
  91. #define DMA_CHAN_RX_WATCHDOG(x) (DMA_CHANX_BASE_ADDR(x) + 0x38)
  92. #define DMA_CHAN_SLOT_CTRL_STATUS(x) (DMA_CHANX_BASE_ADDR(x) + 0x3c)
  93. #define DMA_CHAN_CUR_TX_DESC(x) (DMA_CHANX_BASE_ADDR(x) + 0x44)
  94. #define DMA_CHAN_CUR_RX_DESC(x) (DMA_CHANX_BASE_ADDR(x) + 0x4c)
  95. #define DMA_CHAN_CUR_TX_BUF_ADDR(x) (DMA_CHANX_BASE_ADDR(x) + 0x54)
  96. #define DMA_CHAN_CUR_RX_BUF_ADDR(x) (DMA_CHANX_BASE_ADDR(x) + 0x5c)
  97. #define DMA_CHAN_STATUS(x) (DMA_CHANX_BASE_ADDR(x) + 0x60)
  98. /* DMA Control X */
  99. #define DMA_CONTROL_MSS_MASK GENMASK(13, 0)
  100. /* DMA Tx Channel X Control register defines */
  101. #define DMA_CONTROL_TSE BIT(12)
  102. #define DMA_CONTROL_OSP BIT(4)
  103. #define DMA_CONTROL_ST BIT(0)
  104. /* DMA Rx Channel X Control register defines */
  105. #define DMA_CONTROL_SR BIT(0)
  106. #define DMA_RBSZ_MASK GENMASK(14, 1)
  107. #define DMA_RBSZ_SHIFT 1
  108. /* Interrupt status per channel */
  109. #define DMA_CHAN_STATUS_REB GENMASK(21, 19)
  110. #define DMA_CHAN_STATUS_REB_SHIFT 19
  111. #define DMA_CHAN_STATUS_TEB GENMASK(18, 16)
  112. #define DMA_CHAN_STATUS_TEB_SHIFT 16
  113. #define DMA_CHAN_STATUS_NIS BIT(15)
  114. #define DMA_CHAN_STATUS_AIS BIT(14)
  115. #define DMA_CHAN_STATUS_CDE BIT(13)
  116. #define DMA_CHAN_STATUS_FBE BIT(12)
  117. #define DMA_CHAN_STATUS_ERI BIT(11)
  118. #define DMA_CHAN_STATUS_ETI BIT(10)
  119. #define DMA_CHAN_STATUS_RWT BIT(9)
  120. #define DMA_CHAN_STATUS_RPS BIT(8)
  121. #define DMA_CHAN_STATUS_RBU BIT(7)
  122. #define DMA_CHAN_STATUS_RI BIT(6)
  123. #define DMA_CHAN_STATUS_TBU BIT(2)
  124. #define DMA_CHAN_STATUS_TPS BIT(1)
  125. #define DMA_CHAN_STATUS_TI BIT(0)
  126. /* Interrupt enable bits per channel */
  127. #define DMA_CHAN_INTR_ENA_NIE BIT(16)
  128. #define DMA_CHAN_INTR_ENA_AIE BIT(15)
  129. #define DMA_CHAN_INTR_ENA_NIE_4_10 BIT(15)
  130. #define DMA_CHAN_INTR_ENA_AIE_4_10 BIT(14)
  131. #define DMA_CHAN_INTR_ENA_CDE BIT(13)
  132. #define DMA_CHAN_INTR_ENA_FBE BIT(12)
  133. #define DMA_CHAN_INTR_ENA_ERE BIT(11)
  134. #define DMA_CHAN_INTR_ENA_ETE BIT(10)
  135. #define DMA_CHAN_INTR_ENA_RWE BIT(9)
  136. #define DMA_CHAN_INTR_ENA_RSE BIT(8)
  137. #define DMA_CHAN_INTR_ENA_RBUE BIT(7)
  138. #define DMA_CHAN_INTR_ENA_RIE BIT(6)
  139. #define DMA_CHAN_INTR_ENA_TBUE BIT(2)
  140. #define DMA_CHAN_INTR_ENA_TSE BIT(1)
  141. #define DMA_CHAN_INTR_ENA_TIE BIT(0)
  142. #define DMA_CHAN_INTR_NORMAL (DMA_CHAN_INTR_ENA_NIE | \
  143. DMA_CHAN_INTR_ENA_RIE | \
  144. DMA_CHAN_INTR_ENA_TIE)
  145. #define DMA_CHAN_INTR_ABNORMAL (DMA_CHAN_INTR_ENA_AIE | \
  146. DMA_CHAN_INTR_ENA_FBE)
  147. /* DMA default interrupt mask for 4.00 */
  148. #define DMA_CHAN_INTR_DEFAULT_MASK (DMA_CHAN_INTR_NORMAL | \
  149. DMA_CHAN_INTR_ABNORMAL)
  150. #define DMA_CHAN_INTR_NORMAL_4_10 (DMA_CHAN_INTR_ENA_NIE_4_10 | \
  151. DMA_CHAN_INTR_ENA_RIE | \
  152. DMA_CHAN_INTR_ENA_TIE)
  153. #define DMA_CHAN_INTR_ABNORMAL_4_10 (DMA_CHAN_INTR_ENA_AIE_4_10 | \
  154. DMA_CHAN_INTR_ENA_FBE)
  155. /* DMA default interrupt mask for 4.10a */
  156. #define DMA_CHAN_INTR_DEFAULT_MASK_4_10 (DMA_CHAN_INTR_NORMAL_4_10 | \
  157. DMA_CHAN_INTR_ABNORMAL_4_10)
  158. /* channel 0 specific fields */
  159. #define DMA_CHAN0_DBG_STAT_TPS GENMASK(15, 12)
  160. #define DMA_CHAN0_DBG_STAT_TPS_SHIFT 12
  161. #define DMA_CHAN0_DBG_STAT_RPS GENMASK(11, 8)
  162. #define DMA_CHAN0_DBG_STAT_RPS_SHIFT 8
  163. int dwmac4_dma_reset(void __iomem *ioaddr);
  164. void dwmac4_enable_dma_irq(void __iomem *ioaddr, u32 chan);
  165. void dwmac410_enable_dma_irq(void __iomem *ioaddr, u32 chan);
  166. void dwmac4_disable_dma_irq(void __iomem *ioaddr, u32 chan);
  167. void dwmac4_dma_start_tx(void __iomem *ioaddr, u32 chan);
  168. void dwmac4_dma_stop_tx(void __iomem *ioaddr, u32 chan);
  169. void dwmac4_dma_start_rx(void __iomem *ioaddr, u32 chan);
  170. void dwmac4_dma_stop_rx(void __iomem *ioaddr, u32 chan);
  171. int dwmac4_dma_interrupt(void __iomem *ioaddr,
  172. struct stmmac_extra_stats *x, u32 chan);
  173. void dwmac4_set_rx_ring_len(void __iomem *ioaddr, u32 len, u32 chan);
  174. void dwmac4_set_tx_ring_len(void __iomem *ioaddr, u32 len, u32 chan);
  175. void dwmac4_set_rx_tail_ptr(void __iomem *ioaddr, u32 tail_ptr, u32 chan);
  176. void dwmac4_set_tx_tail_ptr(void __iomem *ioaddr, u32 tail_ptr, u32 chan);
  177. #endif /* __DWMAC4_DMA_H__ */