qca_7k.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. /*
  2. *
  3. * Copyright (c) 2011, 2012, Qualcomm Atheros Communications Inc.
  4. * Copyright (c) 2014, I2SE GmbH
  5. *
  6. * Permission to use, copy, modify, and/or distribute this software
  7. * for any purpose with or without fee is hereby granted, provided
  8. * that the above copyright notice and this permission notice appear
  9. * in all copies.
  10. *
  11. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  12. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  13. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL
  14. * THE AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR
  15. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM
  16. * LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT,
  17. * NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  18. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  19. *
  20. */
  21. /* This module implements the Qualcomm Atheros SPI protocol for
  22. * kernel-based SPI device.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/spi/spi.h>
  27. #include "qca_7k.h"
  28. void
  29. qcaspi_spi_error(struct qcaspi *qca)
  30. {
  31. if (qca->sync != QCASPI_SYNC_READY)
  32. return;
  33. netdev_err(qca->net_dev, "spi error\n");
  34. qca->sync = QCASPI_SYNC_UNKNOWN;
  35. qca->stats.spi_err++;
  36. }
  37. int
  38. qcaspi_read_register(struct qcaspi *qca, u16 reg, u16 *result)
  39. {
  40. __be16 rx_data;
  41. __be16 tx_data;
  42. struct spi_transfer transfer[2];
  43. struct spi_message msg;
  44. int ret;
  45. memset(transfer, 0, sizeof(transfer));
  46. spi_message_init(&msg);
  47. tx_data = cpu_to_be16(QCA7K_SPI_READ | QCA7K_SPI_INTERNAL | reg);
  48. *result = 0;
  49. transfer[0].tx_buf = &tx_data;
  50. transfer[0].len = QCASPI_CMD_LEN;
  51. transfer[1].rx_buf = &rx_data;
  52. transfer[1].len = QCASPI_CMD_LEN;
  53. spi_message_add_tail(&transfer[0], &msg);
  54. if (qca->legacy_mode) {
  55. spi_sync(qca->spi_dev, &msg);
  56. spi_message_init(&msg);
  57. }
  58. spi_message_add_tail(&transfer[1], &msg);
  59. ret = spi_sync(qca->spi_dev, &msg);
  60. if (!ret)
  61. ret = msg.status;
  62. if (ret)
  63. qcaspi_spi_error(qca);
  64. else
  65. *result = be16_to_cpu(rx_data);
  66. return ret;
  67. }
  68. int
  69. qcaspi_write_register(struct qcaspi *qca, u16 reg, u16 value)
  70. {
  71. __be16 tx_data[2];
  72. struct spi_transfer transfer[2];
  73. struct spi_message msg;
  74. int ret;
  75. memset(&transfer, 0, sizeof(transfer));
  76. spi_message_init(&msg);
  77. tx_data[0] = cpu_to_be16(QCA7K_SPI_WRITE | QCA7K_SPI_INTERNAL | reg);
  78. tx_data[1] = cpu_to_be16(value);
  79. transfer[0].tx_buf = &tx_data[0];
  80. transfer[0].len = QCASPI_CMD_LEN;
  81. transfer[1].tx_buf = &tx_data[1];
  82. transfer[1].len = QCASPI_CMD_LEN;
  83. spi_message_add_tail(&transfer[0], &msg);
  84. if (qca->legacy_mode) {
  85. spi_sync(qca->spi_dev, &msg);
  86. spi_message_init(&msg);
  87. }
  88. spi_message_add_tail(&transfer[1], &msg);
  89. ret = spi_sync(qca->spi_dev, &msg);
  90. if (!ret)
  91. ret = msg.status;
  92. if (ret)
  93. qcaspi_spi_error(qca);
  94. return ret;
  95. }