pasemi_mac.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854
  1. /*
  2. * Copyright (C) 2006-2007 PA Semi, Inc
  3. *
  4. * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/dmaengine.h>
  23. #include <linux/delay.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/of_mdio.h>
  26. #include <linux/etherdevice.h>
  27. #include <asm/dma-mapping.h>
  28. #include <linux/in.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/ip.h>
  31. #include <net/checksum.h>
  32. #include <linux/prefetch.h>
  33. #include <asm/irq.h>
  34. #include <asm/firmware.h>
  35. #include <asm/pasemi_dma.h>
  36. #include "pasemi_mac.h"
  37. /* We have our own align, since ppc64 in general has it at 0 because
  38. * of design flaws in some of the server bridge chips. However, for
  39. * PWRficient doing the unaligned copies is more expensive than doing
  40. * unaligned DMA, so make sure the data is aligned instead.
  41. */
  42. #define LOCAL_SKB_ALIGN 2
  43. /* TODO list
  44. *
  45. * - Multicast support
  46. * - Large MTU support
  47. * - Multiqueue RX/TX
  48. */
  49. #define PE_MIN_MTU (ETH_ZLEN + ETH_HLEN)
  50. #define PE_MAX_MTU 9000
  51. #define PE_DEF_MTU ETH_DATA_LEN
  52. #define DEFAULT_MSG_ENABLE \
  53. (NETIF_MSG_DRV | \
  54. NETIF_MSG_PROBE | \
  55. NETIF_MSG_LINK | \
  56. NETIF_MSG_TIMER | \
  57. NETIF_MSG_IFDOWN | \
  58. NETIF_MSG_IFUP | \
  59. NETIF_MSG_RX_ERR | \
  60. NETIF_MSG_TX_ERR)
  61. MODULE_LICENSE("GPL");
  62. MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
  63. MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
  64. static int debug = -1; /* -1 == use DEFAULT_MSG_ENABLE as value */
  65. module_param(debug, int, 0);
  66. MODULE_PARM_DESC(debug, "PA Semi MAC bitmapped debugging message enable value");
  67. extern const struct ethtool_ops pasemi_mac_ethtool_ops;
  68. static int translation_enabled(void)
  69. {
  70. #if defined(CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE)
  71. return 1;
  72. #else
  73. return firmware_has_feature(FW_FEATURE_LPAR);
  74. #endif
  75. }
  76. static void write_iob_reg(unsigned int reg, unsigned int val)
  77. {
  78. pasemi_write_iob_reg(reg, val);
  79. }
  80. static unsigned int read_mac_reg(const struct pasemi_mac *mac, unsigned int reg)
  81. {
  82. return pasemi_read_mac_reg(mac->dma_if, reg);
  83. }
  84. static void write_mac_reg(const struct pasemi_mac *mac, unsigned int reg,
  85. unsigned int val)
  86. {
  87. pasemi_write_mac_reg(mac->dma_if, reg, val);
  88. }
  89. static unsigned int read_dma_reg(unsigned int reg)
  90. {
  91. return pasemi_read_dma_reg(reg);
  92. }
  93. static void write_dma_reg(unsigned int reg, unsigned int val)
  94. {
  95. pasemi_write_dma_reg(reg, val);
  96. }
  97. static struct pasemi_mac_rxring *rx_ring(const struct pasemi_mac *mac)
  98. {
  99. return mac->rx;
  100. }
  101. static struct pasemi_mac_txring *tx_ring(const struct pasemi_mac *mac)
  102. {
  103. return mac->tx;
  104. }
  105. static inline void prefetch_skb(const struct sk_buff *skb)
  106. {
  107. const void *d = skb;
  108. prefetch(d);
  109. prefetch(d+64);
  110. prefetch(d+128);
  111. prefetch(d+192);
  112. }
  113. static int mac_to_intf(struct pasemi_mac *mac)
  114. {
  115. struct pci_dev *pdev = mac->pdev;
  116. u32 tmp;
  117. int nintf, off, i, j;
  118. int devfn = pdev->devfn;
  119. tmp = read_dma_reg(PAS_DMA_CAP_IFI);
  120. nintf = (tmp & PAS_DMA_CAP_IFI_NIN_M) >> PAS_DMA_CAP_IFI_NIN_S;
  121. off = (tmp & PAS_DMA_CAP_IFI_IOFF_M) >> PAS_DMA_CAP_IFI_IOFF_S;
  122. /* IOFF contains the offset to the registers containing the
  123. * DMA interface-to-MAC-pci-id mappings, and NIN contains number
  124. * of total interfaces. Each register contains 4 devfns.
  125. * Just do a linear search until we find the devfn of the MAC
  126. * we're trying to look up.
  127. */
  128. for (i = 0; i < (nintf+3)/4; i++) {
  129. tmp = read_dma_reg(off+4*i);
  130. for (j = 0; j < 4; j++) {
  131. if (((tmp >> (8*j)) & 0xff) == devfn)
  132. return i*4 + j;
  133. }
  134. }
  135. return -1;
  136. }
  137. static void pasemi_mac_intf_disable(struct pasemi_mac *mac)
  138. {
  139. unsigned int flags;
  140. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  141. flags &= ~PAS_MAC_CFG_PCFG_PE;
  142. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  143. }
  144. static void pasemi_mac_intf_enable(struct pasemi_mac *mac)
  145. {
  146. unsigned int flags;
  147. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  148. flags |= PAS_MAC_CFG_PCFG_PE;
  149. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  150. }
  151. static int pasemi_get_mac_addr(struct pasemi_mac *mac)
  152. {
  153. struct pci_dev *pdev = mac->pdev;
  154. struct device_node *dn = pci_device_to_OF_node(pdev);
  155. int len;
  156. const u8 *maddr;
  157. u8 addr[ETH_ALEN];
  158. if (!dn) {
  159. dev_dbg(&pdev->dev,
  160. "No device node for mac, not configuring\n");
  161. return -ENOENT;
  162. }
  163. maddr = of_get_property(dn, "local-mac-address", &len);
  164. if (maddr && len == ETH_ALEN) {
  165. memcpy(mac->mac_addr, maddr, ETH_ALEN);
  166. return 0;
  167. }
  168. /* Some old versions of firmware mistakenly uses mac-address
  169. * (and as a string) instead of a byte array in local-mac-address.
  170. */
  171. if (maddr == NULL)
  172. maddr = of_get_property(dn, "mac-address", NULL);
  173. if (maddr == NULL) {
  174. dev_warn(&pdev->dev,
  175. "no mac address in device tree, not configuring\n");
  176. return -ENOENT;
  177. }
  178. if (!mac_pton(maddr, addr)) {
  179. dev_warn(&pdev->dev,
  180. "can't parse mac address, not configuring\n");
  181. return -EINVAL;
  182. }
  183. memcpy(mac->mac_addr, addr, ETH_ALEN);
  184. return 0;
  185. }
  186. static int pasemi_mac_set_mac_addr(struct net_device *dev, void *p)
  187. {
  188. struct pasemi_mac *mac = netdev_priv(dev);
  189. struct sockaddr *addr = p;
  190. unsigned int adr0, adr1;
  191. if (!is_valid_ether_addr(addr->sa_data))
  192. return -EADDRNOTAVAIL;
  193. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  194. adr0 = dev->dev_addr[2] << 24 |
  195. dev->dev_addr[3] << 16 |
  196. dev->dev_addr[4] << 8 |
  197. dev->dev_addr[5];
  198. adr1 = read_mac_reg(mac, PAS_MAC_CFG_ADR1);
  199. adr1 &= ~0xffff;
  200. adr1 |= dev->dev_addr[0] << 8 | dev->dev_addr[1];
  201. pasemi_mac_intf_disable(mac);
  202. write_mac_reg(mac, PAS_MAC_CFG_ADR0, adr0);
  203. write_mac_reg(mac, PAS_MAC_CFG_ADR1, adr1);
  204. pasemi_mac_intf_enable(mac);
  205. return 0;
  206. }
  207. static int pasemi_mac_unmap_tx_skb(struct pasemi_mac *mac,
  208. const int nfrags,
  209. struct sk_buff *skb,
  210. const dma_addr_t *dmas)
  211. {
  212. int f;
  213. struct pci_dev *pdev = mac->dma_pdev;
  214. pci_unmap_single(pdev, dmas[0], skb_headlen(skb), PCI_DMA_TODEVICE);
  215. for (f = 0; f < nfrags; f++) {
  216. const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
  217. pci_unmap_page(pdev, dmas[f+1], skb_frag_size(frag), PCI_DMA_TODEVICE);
  218. }
  219. dev_kfree_skb_irq(skb);
  220. /* Freed descriptor slot + main SKB ptr + nfrags additional ptrs,
  221. * aligned up to a power of 2
  222. */
  223. return (nfrags + 3) & ~1;
  224. }
  225. static struct pasemi_mac_csring *pasemi_mac_setup_csring(struct pasemi_mac *mac)
  226. {
  227. struct pasemi_mac_csring *ring;
  228. u32 val;
  229. unsigned int cfg;
  230. int chno;
  231. ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_csring),
  232. offsetof(struct pasemi_mac_csring, chan));
  233. if (!ring) {
  234. dev_err(&mac->pdev->dev, "Can't allocate checksum channel\n");
  235. goto out_chan;
  236. }
  237. chno = ring->chan.chno;
  238. ring->size = CS_RING_SIZE;
  239. ring->next_to_fill = 0;
  240. /* Allocate descriptors */
  241. if (pasemi_dma_alloc_ring(&ring->chan, CS_RING_SIZE))
  242. goto out_ring_desc;
  243. write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
  244. PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  245. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
  246. val |= PAS_DMA_TXCHAN_BASEU_SIZ(CS_RING_SIZE >> 3);
  247. write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
  248. ring->events[0] = pasemi_dma_alloc_flag();
  249. ring->events[1] = pasemi_dma_alloc_flag();
  250. if (ring->events[0] < 0 || ring->events[1] < 0)
  251. goto out_flags;
  252. pasemi_dma_clear_flag(ring->events[0]);
  253. pasemi_dma_clear_flag(ring->events[1]);
  254. ring->fun = pasemi_dma_alloc_fun();
  255. if (ring->fun < 0)
  256. goto out_fun;
  257. cfg = PAS_DMA_TXCHAN_CFG_TY_FUNC | PAS_DMA_TXCHAN_CFG_UP |
  258. PAS_DMA_TXCHAN_CFG_TATTR(ring->fun) |
  259. PAS_DMA_TXCHAN_CFG_LPSQ | PAS_DMA_TXCHAN_CFG_LPDQ;
  260. if (translation_enabled())
  261. cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
  262. write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
  263. /* enable channel */
  264. pasemi_dma_start_chan(&ring->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
  265. PAS_DMA_TXCHAN_TCMDSTA_DB |
  266. PAS_DMA_TXCHAN_TCMDSTA_DE |
  267. PAS_DMA_TXCHAN_TCMDSTA_DA);
  268. return ring;
  269. out_fun:
  270. out_flags:
  271. if (ring->events[0] >= 0)
  272. pasemi_dma_free_flag(ring->events[0]);
  273. if (ring->events[1] >= 0)
  274. pasemi_dma_free_flag(ring->events[1]);
  275. pasemi_dma_free_ring(&ring->chan);
  276. out_ring_desc:
  277. pasemi_dma_free_chan(&ring->chan);
  278. out_chan:
  279. return NULL;
  280. }
  281. static void pasemi_mac_setup_csrings(struct pasemi_mac *mac)
  282. {
  283. int i;
  284. mac->cs[0] = pasemi_mac_setup_csring(mac);
  285. if (mac->type == MAC_TYPE_XAUI)
  286. mac->cs[1] = pasemi_mac_setup_csring(mac);
  287. else
  288. mac->cs[1] = 0;
  289. for (i = 0; i < MAX_CS; i++)
  290. if (mac->cs[i])
  291. mac->num_cs++;
  292. }
  293. static void pasemi_mac_free_csring(struct pasemi_mac_csring *csring)
  294. {
  295. pasemi_dma_stop_chan(&csring->chan);
  296. pasemi_dma_free_flag(csring->events[0]);
  297. pasemi_dma_free_flag(csring->events[1]);
  298. pasemi_dma_free_ring(&csring->chan);
  299. pasemi_dma_free_chan(&csring->chan);
  300. pasemi_dma_free_fun(csring->fun);
  301. }
  302. static int pasemi_mac_setup_rx_resources(const struct net_device *dev)
  303. {
  304. struct pasemi_mac_rxring *ring;
  305. struct pasemi_mac *mac = netdev_priv(dev);
  306. int chno;
  307. unsigned int cfg;
  308. ring = pasemi_dma_alloc_chan(RXCHAN, sizeof(struct pasemi_mac_rxring),
  309. offsetof(struct pasemi_mac_rxring, chan));
  310. if (!ring) {
  311. dev_err(&mac->pdev->dev, "Can't allocate RX channel\n");
  312. goto out_chan;
  313. }
  314. chno = ring->chan.chno;
  315. spin_lock_init(&ring->lock);
  316. ring->size = RX_RING_SIZE;
  317. ring->ring_info = kcalloc(RX_RING_SIZE,
  318. sizeof(struct pasemi_mac_buffer),
  319. GFP_KERNEL);
  320. if (!ring->ring_info)
  321. goto out_ring_info;
  322. /* Allocate descriptors */
  323. if (pasemi_dma_alloc_ring(&ring->chan, RX_RING_SIZE))
  324. goto out_ring_desc;
  325. ring->buffers = dma_zalloc_coherent(&mac->dma_pdev->dev,
  326. RX_RING_SIZE * sizeof(u64),
  327. &ring->buf_dma, GFP_KERNEL);
  328. if (!ring->buffers)
  329. goto out_ring_desc;
  330. write_dma_reg(PAS_DMA_RXCHAN_BASEL(chno),
  331. PAS_DMA_RXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  332. write_dma_reg(PAS_DMA_RXCHAN_BASEU(chno),
  333. PAS_DMA_RXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32) |
  334. PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 3));
  335. cfg = PAS_DMA_RXCHAN_CFG_HBU(2);
  336. if (translation_enabled())
  337. cfg |= PAS_DMA_RXCHAN_CFG_CTR;
  338. write_dma_reg(PAS_DMA_RXCHAN_CFG(chno), cfg);
  339. write_dma_reg(PAS_DMA_RXINT_BASEL(mac->dma_if),
  340. PAS_DMA_RXINT_BASEL_BRBL(ring->buf_dma));
  341. write_dma_reg(PAS_DMA_RXINT_BASEU(mac->dma_if),
  342. PAS_DMA_RXINT_BASEU_BRBH(ring->buf_dma >> 32) |
  343. PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
  344. cfg = PAS_DMA_RXINT_CFG_DHL(2) | PAS_DMA_RXINT_CFG_L2 |
  345. PAS_DMA_RXINT_CFG_LW | PAS_DMA_RXINT_CFG_RBP |
  346. PAS_DMA_RXINT_CFG_HEN;
  347. if (translation_enabled())
  348. cfg |= PAS_DMA_RXINT_CFG_ITRR | PAS_DMA_RXINT_CFG_ITR;
  349. write_dma_reg(PAS_DMA_RXINT_CFG(mac->dma_if), cfg);
  350. ring->next_to_fill = 0;
  351. ring->next_to_clean = 0;
  352. ring->mac = mac;
  353. mac->rx = ring;
  354. return 0;
  355. out_ring_desc:
  356. kfree(ring->ring_info);
  357. out_ring_info:
  358. pasemi_dma_free_chan(&ring->chan);
  359. out_chan:
  360. return -ENOMEM;
  361. }
  362. static struct pasemi_mac_txring *
  363. pasemi_mac_setup_tx_resources(const struct net_device *dev)
  364. {
  365. struct pasemi_mac *mac = netdev_priv(dev);
  366. u32 val;
  367. struct pasemi_mac_txring *ring;
  368. unsigned int cfg;
  369. int chno;
  370. ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_txring),
  371. offsetof(struct pasemi_mac_txring, chan));
  372. if (!ring) {
  373. dev_err(&mac->pdev->dev, "Can't allocate TX channel\n");
  374. goto out_chan;
  375. }
  376. chno = ring->chan.chno;
  377. spin_lock_init(&ring->lock);
  378. ring->size = TX_RING_SIZE;
  379. ring->ring_info = kcalloc(TX_RING_SIZE,
  380. sizeof(struct pasemi_mac_buffer),
  381. GFP_KERNEL);
  382. if (!ring->ring_info)
  383. goto out_ring_info;
  384. /* Allocate descriptors */
  385. if (pasemi_dma_alloc_ring(&ring->chan, TX_RING_SIZE))
  386. goto out_ring_desc;
  387. write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
  388. PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  389. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
  390. val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 3);
  391. write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
  392. cfg = PAS_DMA_TXCHAN_CFG_TY_IFACE |
  393. PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
  394. PAS_DMA_TXCHAN_CFG_UP |
  395. PAS_DMA_TXCHAN_CFG_WT(4);
  396. if (translation_enabled())
  397. cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
  398. write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
  399. ring->next_to_fill = 0;
  400. ring->next_to_clean = 0;
  401. ring->mac = mac;
  402. return ring;
  403. out_ring_desc:
  404. kfree(ring->ring_info);
  405. out_ring_info:
  406. pasemi_dma_free_chan(&ring->chan);
  407. out_chan:
  408. return NULL;
  409. }
  410. static void pasemi_mac_free_tx_resources(struct pasemi_mac *mac)
  411. {
  412. struct pasemi_mac_txring *txring = tx_ring(mac);
  413. unsigned int i, j;
  414. struct pasemi_mac_buffer *info;
  415. dma_addr_t dmas[MAX_SKB_FRAGS+1];
  416. int freed, nfrags;
  417. int start, limit;
  418. start = txring->next_to_clean;
  419. limit = txring->next_to_fill;
  420. /* Compensate for when fill has wrapped and clean has not */
  421. if (start > limit)
  422. limit += TX_RING_SIZE;
  423. for (i = start; i < limit; i += freed) {
  424. info = &txring->ring_info[(i+1) & (TX_RING_SIZE-1)];
  425. if (info->dma && info->skb) {
  426. nfrags = skb_shinfo(info->skb)->nr_frags;
  427. for (j = 0; j <= nfrags; j++)
  428. dmas[j] = txring->ring_info[(i+1+j) &
  429. (TX_RING_SIZE-1)].dma;
  430. freed = pasemi_mac_unmap_tx_skb(mac, nfrags,
  431. info->skb, dmas);
  432. } else {
  433. freed = 2;
  434. }
  435. }
  436. kfree(txring->ring_info);
  437. pasemi_dma_free_chan(&txring->chan);
  438. }
  439. static void pasemi_mac_free_rx_buffers(struct pasemi_mac *mac)
  440. {
  441. struct pasemi_mac_rxring *rx = rx_ring(mac);
  442. unsigned int i;
  443. struct pasemi_mac_buffer *info;
  444. for (i = 0; i < RX_RING_SIZE; i++) {
  445. info = &RX_DESC_INFO(rx, i);
  446. if (info->skb && info->dma) {
  447. pci_unmap_single(mac->dma_pdev,
  448. info->dma,
  449. info->skb->len,
  450. PCI_DMA_FROMDEVICE);
  451. dev_kfree_skb_any(info->skb);
  452. }
  453. info->dma = 0;
  454. info->skb = NULL;
  455. }
  456. for (i = 0; i < RX_RING_SIZE; i++)
  457. RX_BUFF(rx, i) = 0;
  458. }
  459. static void pasemi_mac_free_rx_resources(struct pasemi_mac *mac)
  460. {
  461. pasemi_mac_free_rx_buffers(mac);
  462. dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
  463. rx_ring(mac)->buffers, rx_ring(mac)->buf_dma);
  464. kfree(rx_ring(mac)->ring_info);
  465. pasemi_dma_free_chan(&rx_ring(mac)->chan);
  466. mac->rx = NULL;
  467. }
  468. static void pasemi_mac_replenish_rx_ring(struct net_device *dev,
  469. const int limit)
  470. {
  471. const struct pasemi_mac *mac = netdev_priv(dev);
  472. struct pasemi_mac_rxring *rx = rx_ring(mac);
  473. int fill, count;
  474. if (limit <= 0)
  475. return;
  476. fill = rx_ring(mac)->next_to_fill;
  477. for (count = 0; count < limit; count++) {
  478. struct pasemi_mac_buffer *info = &RX_DESC_INFO(rx, fill);
  479. u64 *buff = &RX_BUFF(rx, fill);
  480. struct sk_buff *skb;
  481. dma_addr_t dma;
  482. /* Entry in use? */
  483. WARN_ON(*buff);
  484. skb = netdev_alloc_skb(dev, mac->bufsz);
  485. skb_reserve(skb, LOCAL_SKB_ALIGN);
  486. if (unlikely(!skb))
  487. break;
  488. dma = pci_map_single(mac->dma_pdev, skb->data,
  489. mac->bufsz - LOCAL_SKB_ALIGN,
  490. PCI_DMA_FROMDEVICE);
  491. if (unlikely(pci_dma_mapping_error(mac->dma_pdev, dma))) {
  492. dev_kfree_skb_irq(info->skb);
  493. break;
  494. }
  495. info->skb = skb;
  496. info->dma = dma;
  497. *buff = XCT_RXB_LEN(mac->bufsz) | XCT_RXB_ADDR(dma);
  498. fill++;
  499. }
  500. wmb();
  501. write_dma_reg(PAS_DMA_RXINT_INCR(mac->dma_if), count);
  502. rx_ring(mac)->next_to_fill = (rx_ring(mac)->next_to_fill + count) &
  503. (RX_RING_SIZE - 1);
  504. }
  505. static void pasemi_mac_restart_rx_intr(const struct pasemi_mac *mac)
  506. {
  507. struct pasemi_mac_rxring *rx = rx_ring(mac);
  508. unsigned int reg, pcnt;
  509. /* Re-enable packet count interrupts: finally
  510. * ack the packet count interrupt we got in rx_intr.
  511. */
  512. pcnt = *rx->chan.status & PAS_STATUS_PCNT_M;
  513. reg = PAS_IOB_DMA_RXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_RXCH_RESET_PINTC;
  514. if (*rx->chan.status & PAS_STATUS_TIMER)
  515. reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
  516. write_iob_reg(PAS_IOB_DMA_RXCH_RESET(mac->rx->chan.chno), reg);
  517. }
  518. static void pasemi_mac_restart_tx_intr(const struct pasemi_mac *mac)
  519. {
  520. unsigned int reg, pcnt;
  521. /* Re-enable packet count interrupts */
  522. pcnt = *tx_ring(mac)->chan.status & PAS_STATUS_PCNT_M;
  523. reg = PAS_IOB_DMA_TXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_TXCH_RESET_PINTC;
  524. write_iob_reg(PAS_IOB_DMA_TXCH_RESET(tx_ring(mac)->chan.chno), reg);
  525. }
  526. static inline void pasemi_mac_rx_error(const struct pasemi_mac *mac,
  527. const u64 macrx)
  528. {
  529. unsigned int rcmdsta, ccmdsta;
  530. struct pasemi_dmachan *chan = &rx_ring(mac)->chan;
  531. if (!netif_msg_rx_err(mac))
  532. return;
  533. rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  534. ccmdsta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(chan->chno));
  535. printk(KERN_ERR "pasemi_mac: rx error. macrx %016llx, rx status %llx\n",
  536. macrx, *chan->status);
  537. printk(KERN_ERR "pasemi_mac: rcmdsta %08x ccmdsta %08x\n",
  538. rcmdsta, ccmdsta);
  539. }
  540. static inline void pasemi_mac_tx_error(const struct pasemi_mac *mac,
  541. const u64 mactx)
  542. {
  543. unsigned int cmdsta;
  544. struct pasemi_dmachan *chan = &tx_ring(mac)->chan;
  545. if (!netif_msg_tx_err(mac))
  546. return;
  547. cmdsta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(chan->chno));
  548. printk(KERN_ERR "pasemi_mac: tx error. mactx 0x%016llx, "\
  549. "tx status 0x%016llx\n", mactx, *chan->status);
  550. printk(KERN_ERR "pasemi_mac: tcmdsta 0x%08x\n", cmdsta);
  551. }
  552. static int pasemi_mac_clean_rx(struct pasemi_mac_rxring *rx,
  553. const int limit)
  554. {
  555. const struct pasemi_dmachan *chan = &rx->chan;
  556. struct pasemi_mac *mac = rx->mac;
  557. struct pci_dev *pdev = mac->dma_pdev;
  558. unsigned int n;
  559. int count, buf_index, tot_bytes, packets;
  560. struct pasemi_mac_buffer *info;
  561. struct sk_buff *skb;
  562. unsigned int len;
  563. u64 macrx, eval;
  564. dma_addr_t dma;
  565. tot_bytes = 0;
  566. packets = 0;
  567. spin_lock(&rx->lock);
  568. n = rx->next_to_clean;
  569. prefetch(&RX_DESC(rx, n));
  570. for (count = 0; count < limit; count++) {
  571. macrx = RX_DESC(rx, n);
  572. prefetch(&RX_DESC(rx, n+4));
  573. if ((macrx & XCT_MACRX_E) ||
  574. (*chan->status & PAS_STATUS_ERROR))
  575. pasemi_mac_rx_error(mac, macrx);
  576. if (!(macrx & XCT_MACRX_O))
  577. break;
  578. info = NULL;
  579. BUG_ON(!(macrx & XCT_MACRX_RR_8BRES));
  580. eval = (RX_DESC(rx, n+1) & XCT_RXRES_8B_EVAL_M) >>
  581. XCT_RXRES_8B_EVAL_S;
  582. buf_index = eval-1;
  583. dma = (RX_DESC(rx, n+2) & XCT_PTR_ADDR_M);
  584. info = &RX_DESC_INFO(rx, buf_index);
  585. skb = info->skb;
  586. prefetch_skb(skb);
  587. len = (macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
  588. pci_unmap_single(pdev, dma, mac->bufsz - LOCAL_SKB_ALIGN,
  589. PCI_DMA_FROMDEVICE);
  590. if (macrx & XCT_MACRX_CRC) {
  591. /* CRC error flagged */
  592. mac->netdev->stats.rx_errors++;
  593. mac->netdev->stats.rx_crc_errors++;
  594. /* No need to free skb, it'll be reused */
  595. goto next;
  596. }
  597. info->skb = NULL;
  598. info->dma = 0;
  599. if (likely((macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK)) {
  600. skb->ip_summed = CHECKSUM_UNNECESSARY;
  601. skb->csum = (macrx & XCT_MACRX_CSUM_M) >>
  602. XCT_MACRX_CSUM_S;
  603. } else {
  604. skb_checksum_none_assert(skb);
  605. }
  606. packets++;
  607. tot_bytes += len;
  608. /* Don't include CRC */
  609. skb_put(skb, len-4);
  610. skb->protocol = eth_type_trans(skb, mac->netdev);
  611. napi_gro_receive(&mac->napi, skb);
  612. next:
  613. RX_DESC(rx, n) = 0;
  614. RX_DESC(rx, n+1) = 0;
  615. /* Need to zero it out since hardware doesn't, since the
  616. * replenish loop uses it to tell when it's done.
  617. */
  618. RX_BUFF(rx, buf_index) = 0;
  619. n += 4;
  620. }
  621. if (n > RX_RING_SIZE) {
  622. /* Errata 5971 workaround: L2 target of headers */
  623. write_iob_reg(PAS_IOB_COM_PKTHDRCNT, 0);
  624. n &= (RX_RING_SIZE-1);
  625. }
  626. rx_ring(mac)->next_to_clean = n;
  627. /* Increase is in number of 16-byte entries, and since each descriptor
  628. * with an 8BRES takes up 3x8 bytes (padded to 4x8), increase with
  629. * count*2.
  630. */
  631. write_dma_reg(PAS_DMA_RXCHAN_INCR(mac->rx->chan.chno), count << 1);
  632. pasemi_mac_replenish_rx_ring(mac->netdev, count);
  633. mac->netdev->stats.rx_bytes += tot_bytes;
  634. mac->netdev->stats.rx_packets += packets;
  635. spin_unlock(&rx_ring(mac)->lock);
  636. return count;
  637. }
  638. /* Can't make this too large or we blow the kernel stack limits */
  639. #define TX_CLEAN_BATCHSIZE (128/MAX_SKB_FRAGS)
  640. static int pasemi_mac_clean_tx(struct pasemi_mac_txring *txring)
  641. {
  642. struct pasemi_dmachan *chan = &txring->chan;
  643. struct pasemi_mac *mac = txring->mac;
  644. int i, j;
  645. unsigned int start, descr_count, buf_count, batch_limit;
  646. unsigned int ring_limit;
  647. unsigned int total_count;
  648. unsigned long flags;
  649. struct sk_buff *skbs[TX_CLEAN_BATCHSIZE];
  650. dma_addr_t dmas[TX_CLEAN_BATCHSIZE][MAX_SKB_FRAGS+1];
  651. int nf[TX_CLEAN_BATCHSIZE];
  652. int nr_frags;
  653. total_count = 0;
  654. batch_limit = TX_CLEAN_BATCHSIZE;
  655. restart:
  656. spin_lock_irqsave(&txring->lock, flags);
  657. start = txring->next_to_clean;
  658. ring_limit = txring->next_to_fill;
  659. prefetch(&TX_DESC_INFO(txring, start+1).skb);
  660. /* Compensate for when fill has wrapped but clean has not */
  661. if (start > ring_limit)
  662. ring_limit += TX_RING_SIZE;
  663. buf_count = 0;
  664. descr_count = 0;
  665. for (i = start;
  666. descr_count < batch_limit && i < ring_limit;
  667. i += buf_count) {
  668. u64 mactx = TX_DESC(txring, i);
  669. struct sk_buff *skb;
  670. if ((mactx & XCT_MACTX_E) ||
  671. (*chan->status & PAS_STATUS_ERROR))
  672. pasemi_mac_tx_error(mac, mactx);
  673. /* Skip over control descriptors */
  674. if (!(mactx & XCT_MACTX_LLEN_M)) {
  675. TX_DESC(txring, i) = 0;
  676. TX_DESC(txring, i+1) = 0;
  677. buf_count = 2;
  678. continue;
  679. }
  680. skb = TX_DESC_INFO(txring, i+1).skb;
  681. nr_frags = TX_DESC_INFO(txring, i).dma;
  682. if (unlikely(mactx & XCT_MACTX_O))
  683. /* Not yet transmitted */
  684. break;
  685. buf_count = 2 + nr_frags;
  686. /* Since we always fill with an even number of entries, make
  687. * sure we skip any unused one at the end as well.
  688. */
  689. if (buf_count & 1)
  690. buf_count++;
  691. for (j = 0; j <= nr_frags; j++)
  692. dmas[descr_count][j] = TX_DESC_INFO(txring, i+1+j).dma;
  693. skbs[descr_count] = skb;
  694. nf[descr_count] = nr_frags;
  695. TX_DESC(txring, i) = 0;
  696. TX_DESC(txring, i+1) = 0;
  697. descr_count++;
  698. }
  699. txring->next_to_clean = i & (TX_RING_SIZE-1);
  700. spin_unlock_irqrestore(&txring->lock, flags);
  701. netif_wake_queue(mac->netdev);
  702. for (i = 0; i < descr_count; i++)
  703. pasemi_mac_unmap_tx_skb(mac, nf[i], skbs[i], dmas[i]);
  704. total_count += descr_count;
  705. /* If the batch was full, try to clean more */
  706. if (descr_count == batch_limit)
  707. goto restart;
  708. return total_count;
  709. }
  710. static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
  711. {
  712. const struct pasemi_mac_rxring *rxring = data;
  713. struct pasemi_mac *mac = rxring->mac;
  714. const struct pasemi_dmachan *chan = &rxring->chan;
  715. unsigned int reg;
  716. if (!(*chan->status & PAS_STATUS_CAUSE_M))
  717. return IRQ_NONE;
  718. /* Don't reset packet count so it won't fire again but clear
  719. * all others.
  720. */
  721. reg = 0;
  722. if (*chan->status & PAS_STATUS_SOFT)
  723. reg |= PAS_IOB_DMA_RXCH_RESET_SINTC;
  724. if (*chan->status & PAS_STATUS_ERROR)
  725. reg |= PAS_IOB_DMA_RXCH_RESET_DINTC;
  726. napi_schedule(&mac->napi);
  727. write_iob_reg(PAS_IOB_DMA_RXCH_RESET(chan->chno), reg);
  728. return IRQ_HANDLED;
  729. }
  730. #define TX_CLEAN_INTERVAL HZ
  731. static void pasemi_mac_tx_timer(struct timer_list *t)
  732. {
  733. struct pasemi_mac_txring *txring = from_timer(txring, t, clean_timer);
  734. struct pasemi_mac *mac = txring->mac;
  735. pasemi_mac_clean_tx(txring);
  736. mod_timer(&txring->clean_timer, jiffies + TX_CLEAN_INTERVAL);
  737. pasemi_mac_restart_tx_intr(mac);
  738. }
  739. static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
  740. {
  741. struct pasemi_mac_txring *txring = data;
  742. const struct pasemi_dmachan *chan = &txring->chan;
  743. struct pasemi_mac *mac = txring->mac;
  744. unsigned int reg;
  745. if (!(*chan->status & PAS_STATUS_CAUSE_M))
  746. return IRQ_NONE;
  747. reg = 0;
  748. if (*chan->status & PAS_STATUS_SOFT)
  749. reg |= PAS_IOB_DMA_TXCH_RESET_SINTC;
  750. if (*chan->status & PAS_STATUS_ERROR)
  751. reg |= PAS_IOB_DMA_TXCH_RESET_DINTC;
  752. mod_timer(&txring->clean_timer, jiffies + (TX_CLEAN_INTERVAL)*2);
  753. napi_schedule(&mac->napi);
  754. if (reg)
  755. write_iob_reg(PAS_IOB_DMA_TXCH_RESET(chan->chno), reg);
  756. return IRQ_HANDLED;
  757. }
  758. static void pasemi_adjust_link(struct net_device *dev)
  759. {
  760. struct pasemi_mac *mac = netdev_priv(dev);
  761. int msg;
  762. unsigned int flags;
  763. unsigned int new_flags;
  764. if (!dev->phydev->link) {
  765. /* If no link, MAC speed settings don't matter. Just report
  766. * link down and return.
  767. */
  768. if (mac->link && netif_msg_link(mac))
  769. printk(KERN_INFO "%s: Link is down.\n", dev->name);
  770. netif_carrier_off(dev);
  771. pasemi_mac_intf_disable(mac);
  772. mac->link = 0;
  773. return;
  774. } else {
  775. pasemi_mac_intf_enable(mac);
  776. netif_carrier_on(dev);
  777. }
  778. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  779. new_flags = flags & ~(PAS_MAC_CFG_PCFG_HD | PAS_MAC_CFG_PCFG_SPD_M |
  780. PAS_MAC_CFG_PCFG_TSR_M);
  781. if (!dev->phydev->duplex)
  782. new_flags |= PAS_MAC_CFG_PCFG_HD;
  783. switch (dev->phydev->speed) {
  784. case 1000:
  785. new_flags |= PAS_MAC_CFG_PCFG_SPD_1G |
  786. PAS_MAC_CFG_PCFG_TSR_1G;
  787. break;
  788. case 100:
  789. new_flags |= PAS_MAC_CFG_PCFG_SPD_100M |
  790. PAS_MAC_CFG_PCFG_TSR_100M;
  791. break;
  792. case 10:
  793. new_flags |= PAS_MAC_CFG_PCFG_SPD_10M |
  794. PAS_MAC_CFG_PCFG_TSR_10M;
  795. break;
  796. default:
  797. printk("Unsupported speed %d\n", dev->phydev->speed);
  798. }
  799. /* Print on link or speed/duplex change */
  800. msg = mac->link != dev->phydev->link || flags != new_flags;
  801. mac->duplex = dev->phydev->duplex;
  802. mac->speed = dev->phydev->speed;
  803. mac->link = dev->phydev->link;
  804. if (new_flags != flags)
  805. write_mac_reg(mac, PAS_MAC_CFG_PCFG, new_flags);
  806. if (msg && netif_msg_link(mac))
  807. printk(KERN_INFO "%s: Link is up at %d Mbps, %s duplex.\n",
  808. dev->name, mac->speed, mac->duplex ? "full" : "half");
  809. }
  810. static int pasemi_mac_phy_init(struct net_device *dev)
  811. {
  812. struct pasemi_mac *mac = netdev_priv(dev);
  813. struct device_node *dn, *phy_dn;
  814. struct phy_device *phydev;
  815. dn = pci_device_to_OF_node(mac->pdev);
  816. phy_dn = of_parse_phandle(dn, "phy-handle", 0);
  817. mac->link = 0;
  818. mac->speed = 0;
  819. mac->duplex = -1;
  820. phydev = of_phy_connect(dev, phy_dn, &pasemi_adjust_link, 0,
  821. PHY_INTERFACE_MODE_SGMII);
  822. of_node_put(phy_dn);
  823. if (!phydev) {
  824. printk(KERN_ERR "%s: Could not attach to phy\n", dev->name);
  825. return -ENODEV;
  826. }
  827. return 0;
  828. }
  829. static int pasemi_mac_open(struct net_device *dev)
  830. {
  831. struct pasemi_mac *mac = netdev_priv(dev);
  832. unsigned int flags;
  833. int i, ret;
  834. flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
  835. PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
  836. PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
  837. write_mac_reg(mac, PAS_MAC_CFG_TXP, flags);
  838. ret = pasemi_mac_setup_rx_resources(dev);
  839. if (ret)
  840. goto out_rx_resources;
  841. mac->tx = pasemi_mac_setup_tx_resources(dev);
  842. if (!mac->tx)
  843. goto out_tx_ring;
  844. /* We might already have allocated rings in case mtu was changed
  845. * before interface was brought up.
  846. */
  847. if (dev->mtu > 1500 && !mac->num_cs) {
  848. pasemi_mac_setup_csrings(mac);
  849. if (!mac->num_cs)
  850. goto out_tx_ring;
  851. }
  852. /* Zero out rmon counters */
  853. for (i = 0; i < 32; i++)
  854. write_mac_reg(mac, PAS_MAC_RMON(i), 0);
  855. /* 0x3ff with 33MHz clock is about 31us */
  856. write_iob_reg(PAS_IOB_DMA_COM_TIMEOUTCFG,
  857. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0x3ff));
  858. write_iob_reg(PAS_IOB_DMA_RXCH_CFG(mac->rx->chan.chno),
  859. PAS_IOB_DMA_RXCH_CFG_CNTTH(256));
  860. write_iob_reg(PAS_IOB_DMA_TXCH_CFG(mac->tx->chan.chno),
  861. PAS_IOB_DMA_TXCH_CFG_CNTTH(32));
  862. write_mac_reg(mac, PAS_MAC_IPC_CHNL,
  863. PAS_MAC_IPC_CHNL_DCHNO(mac->rx->chan.chno) |
  864. PAS_MAC_IPC_CHNL_BCH(mac->rx->chan.chno));
  865. /* enable rx if */
  866. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  867. PAS_DMA_RXINT_RCMDSTA_EN |
  868. PAS_DMA_RXINT_RCMDSTA_DROPS_M |
  869. PAS_DMA_RXINT_RCMDSTA_BP |
  870. PAS_DMA_RXINT_RCMDSTA_OO |
  871. PAS_DMA_RXINT_RCMDSTA_BT);
  872. /* enable rx channel */
  873. pasemi_dma_start_chan(&rx_ring(mac)->chan, PAS_DMA_RXCHAN_CCMDSTA_DU |
  874. PAS_DMA_RXCHAN_CCMDSTA_OD |
  875. PAS_DMA_RXCHAN_CCMDSTA_FD |
  876. PAS_DMA_RXCHAN_CCMDSTA_DT);
  877. /* enable tx channel */
  878. pasemi_dma_start_chan(&tx_ring(mac)->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
  879. PAS_DMA_TXCHAN_TCMDSTA_DB |
  880. PAS_DMA_TXCHAN_TCMDSTA_DE |
  881. PAS_DMA_TXCHAN_TCMDSTA_DA);
  882. pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE);
  883. write_dma_reg(PAS_DMA_RXCHAN_INCR(rx_ring(mac)->chan.chno),
  884. RX_RING_SIZE>>1);
  885. /* Clear out any residual packet count state from firmware */
  886. pasemi_mac_restart_rx_intr(mac);
  887. pasemi_mac_restart_tx_intr(mac);
  888. flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
  889. if (mac->type == MAC_TYPE_GMAC)
  890. flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
  891. else
  892. flags |= PAS_MAC_CFG_PCFG_TSR_10G | PAS_MAC_CFG_PCFG_SPD_10G;
  893. /* Enable interface in MAC */
  894. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  895. ret = pasemi_mac_phy_init(dev);
  896. if (ret) {
  897. /* Since we won't get link notification, just enable RX */
  898. pasemi_mac_intf_enable(mac);
  899. if (mac->type == MAC_TYPE_GMAC) {
  900. /* Warn for missing PHY on SGMII (1Gig) ports */
  901. dev_warn(&mac->pdev->dev,
  902. "PHY init failed: %d.\n", ret);
  903. dev_warn(&mac->pdev->dev,
  904. "Defaulting to 1Gbit full duplex\n");
  905. }
  906. }
  907. netif_start_queue(dev);
  908. napi_enable(&mac->napi);
  909. snprintf(mac->tx_irq_name, sizeof(mac->tx_irq_name), "%s tx",
  910. dev->name);
  911. ret = request_irq(mac->tx->chan.irq, pasemi_mac_tx_intr, 0,
  912. mac->tx_irq_name, mac->tx);
  913. if (ret) {
  914. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  915. mac->tx->chan.irq, ret);
  916. goto out_tx_int;
  917. }
  918. snprintf(mac->rx_irq_name, sizeof(mac->rx_irq_name), "%s rx",
  919. dev->name);
  920. ret = request_irq(mac->rx->chan.irq, pasemi_mac_rx_intr, 0,
  921. mac->rx_irq_name, mac->rx);
  922. if (ret) {
  923. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  924. mac->rx->chan.irq, ret);
  925. goto out_rx_int;
  926. }
  927. if (dev->phydev)
  928. phy_start(dev->phydev);
  929. timer_setup(&mac->tx->clean_timer, pasemi_mac_tx_timer, 0);
  930. mod_timer(&mac->tx->clean_timer, jiffies + HZ);
  931. return 0;
  932. out_rx_int:
  933. free_irq(mac->tx->chan.irq, mac->tx);
  934. out_tx_int:
  935. napi_disable(&mac->napi);
  936. netif_stop_queue(dev);
  937. out_tx_ring:
  938. if (mac->tx)
  939. pasemi_mac_free_tx_resources(mac);
  940. pasemi_mac_free_rx_resources(mac);
  941. out_rx_resources:
  942. return ret;
  943. }
  944. #define MAX_RETRIES 5000
  945. static void pasemi_mac_pause_txchan(struct pasemi_mac *mac)
  946. {
  947. unsigned int sta, retries;
  948. int txch = tx_ring(mac)->chan.chno;
  949. write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch),
  950. PAS_DMA_TXCHAN_TCMDSTA_ST);
  951. for (retries = 0; retries < MAX_RETRIES; retries++) {
  952. sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
  953. if (!(sta & PAS_DMA_TXCHAN_TCMDSTA_ACT))
  954. break;
  955. cond_resched();
  956. }
  957. if (sta & PAS_DMA_TXCHAN_TCMDSTA_ACT)
  958. dev_err(&mac->dma_pdev->dev,
  959. "Failed to stop tx channel, tcmdsta %08x\n", sta);
  960. write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch), 0);
  961. }
  962. static void pasemi_mac_pause_rxchan(struct pasemi_mac *mac)
  963. {
  964. unsigned int sta, retries;
  965. int rxch = rx_ring(mac)->chan.chno;
  966. write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch),
  967. PAS_DMA_RXCHAN_CCMDSTA_ST);
  968. for (retries = 0; retries < MAX_RETRIES; retries++) {
  969. sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
  970. if (!(sta & PAS_DMA_RXCHAN_CCMDSTA_ACT))
  971. break;
  972. cond_resched();
  973. }
  974. if (sta & PAS_DMA_RXCHAN_CCMDSTA_ACT)
  975. dev_err(&mac->dma_pdev->dev,
  976. "Failed to stop rx channel, ccmdsta 08%x\n", sta);
  977. write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch), 0);
  978. }
  979. static void pasemi_mac_pause_rxint(struct pasemi_mac *mac)
  980. {
  981. unsigned int sta, retries;
  982. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  983. PAS_DMA_RXINT_RCMDSTA_ST);
  984. for (retries = 0; retries < MAX_RETRIES; retries++) {
  985. sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  986. if (!(sta & PAS_DMA_RXINT_RCMDSTA_ACT))
  987. break;
  988. cond_resched();
  989. }
  990. if (sta & PAS_DMA_RXINT_RCMDSTA_ACT)
  991. dev_err(&mac->dma_pdev->dev,
  992. "Failed to stop rx interface, rcmdsta %08x\n", sta);
  993. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
  994. }
  995. static int pasemi_mac_close(struct net_device *dev)
  996. {
  997. struct pasemi_mac *mac = netdev_priv(dev);
  998. unsigned int sta;
  999. int rxch, txch, i;
  1000. rxch = rx_ring(mac)->chan.chno;
  1001. txch = tx_ring(mac)->chan.chno;
  1002. if (dev->phydev) {
  1003. phy_stop(dev->phydev);
  1004. phy_disconnect(dev->phydev);
  1005. }
  1006. del_timer_sync(&mac->tx->clean_timer);
  1007. netif_stop_queue(dev);
  1008. napi_disable(&mac->napi);
  1009. sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  1010. if (sta & (PAS_DMA_RXINT_RCMDSTA_BP |
  1011. PAS_DMA_RXINT_RCMDSTA_OO |
  1012. PAS_DMA_RXINT_RCMDSTA_BT))
  1013. printk(KERN_DEBUG "pasemi_mac: rcmdsta error: 0x%08x\n", sta);
  1014. sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
  1015. if (sta & (PAS_DMA_RXCHAN_CCMDSTA_DU |
  1016. PAS_DMA_RXCHAN_CCMDSTA_OD |
  1017. PAS_DMA_RXCHAN_CCMDSTA_FD |
  1018. PAS_DMA_RXCHAN_CCMDSTA_DT))
  1019. printk(KERN_DEBUG "pasemi_mac: ccmdsta error: 0x%08x\n", sta);
  1020. sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
  1021. if (sta & (PAS_DMA_TXCHAN_TCMDSTA_SZ | PAS_DMA_TXCHAN_TCMDSTA_DB |
  1022. PAS_DMA_TXCHAN_TCMDSTA_DE | PAS_DMA_TXCHAN_TCMDSTA_DA))
  1023. printk(KERN_DEBUG "pasemi_mac: tcmdsta error: 0x%08x\n", sta);
  1024. /* Clean out any pending buffers */
  1025. pasemi_mac_clean_tx(tx_ring(mac));
  1026. pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
  1027. pasemi_mac_pause_txchan(mac);
  1028. pasemi_mac_pause_rxint(mac);
  1029. pasemi_mac_pause_rxchan(mac);
  1030. pasemi_mac_intf_disable(mac);
  1031. free_irq(mac->tx->chan.irq, mac->tx);
  1032. free_irq(mac->rx->chan.irq, mac->rx);
  1033. for (i = 0; i < mac->num_cs; i++) {
  1034. pasemi_mac_free_csring(mac->cs[i]);
  1035. mac->cs[i] = NULL;
  1036. }
  1037. mac->num_cs = 0;
  1038. /* Free resources */
  1039. pasemi_mac_free_rx_resources(mac);
  1040. pasemi_mac_free_tx_resources(mac);
  1041. return 0;
  1042. }
  1043. static void pasemi_mac_queue_csdesc(const struct sk_buff *skb,
  1044. const dma_addr_t *map,
  1045. const unsigned int *map_size,
  1046. struct pasemi_mac_txring *txring,
  1047. struct pasemi_mac_csring *csring)
  1048. {
  1049. u64 fund;
  1050. dma_addr_t cs_dest;
  1051. const int nh_off = skb_network_offset(skb);
  1052. const int nh_len = skb_network_header_len(skb);
  1053. const int nfrags = skb_shinfo(skb)->nr_frags;
  1054. int cs_size, i, fill, hdr, cpyhdr, evt;
  1055. dma_addr_t csdma;
  1056. fund = XCT_FUN_ST | XCT_FUN_RR_8BRES |
  1057. XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
  1058. XCT_FUN_CRM_SIG | XCT_FUN_LLEN(skb->len - nh_off) |
  1059. XCT_FUN_SHL(nh_len >> 2) | XCT_FUN_SE;
  1060. switch (ip_hdr(skb)->protocol) {
  1061. case IPPROTO_TCP:
  1062. fund |= XCT_FUN_SIG_TCP4;
  1063. /* TCP checksum is 16 bytes into the header */
  1064. cs_dest = map[0] + skb_transport_offset(skb) + 16;
  1065. break;
  1066. case IPPROTO_UDP:
  1067. fund |= XCT_FUN_SIG_UDP4;
  1068. /* UDP checksum is 6 bytes into the header */
  1069. cs_dest = map[0] + skb_transport_offset(skb) + 6;
  1070. break;
  1071. default:
  1072. BUG();
  1073. }
  1074. /* Do the checksum offloaded */
  1075. fill = csring->next_to_fill;
  1076. hdr = fill;
  1077. CS_DESC(csring, fill++) = fund;
  1078. /* Room for 8BRES. Checksum result is really 2 bytes into it */
  1079. csdma = csring->chan.ring_dma + (fill & (CS_RING_SIZE-1)) * 8 + 2;
  1080. CS_DESC(csring, fill++) = 0;
  1081. CS_DESC(csring, fill) = XCT_PTR_LEN(map_size[0]-nh_off) | XCT_PTR_ADDR(map[0]+nh_off);
  1082. for (i = 1; i <= nfrags; i++)
  1083. CS_DESC(csring, fill+i) = XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
  1084. fill += i;
  1085. if (fill & 1)
  1086. fill++;
  1087. /* Copy the result into the TCP packet */
  1088. cpyhdr = fill;
  1089. CS_DESC(csring, fill++) = XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
  1090. XCT_FUN_LLEN(2) | XCT_FUN_SE;
  1091. CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(cs_dest) | XCT_PTR_T;
  1092. CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(csdma);
  1093. fill++;
  1094. evt = !csring->last_event;
  1095. csring->last_event = evt;
  1096. /* Event handshaking with MAC TX */
  1097. CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1098. CTRL_CMD_ETYPE_SET | CTRL_CMD_REG(csring->events[evt]);
  1099. CS_DESC(csring, fill++) = 0;
  1100. CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1101. CTRL_CMD_ETYPE_WCLR | CTRL_CMD_REG(csring->events[!evt]);
  1102. CS_DESC(csring, fill++) = 0;
  1103. csring->next_to_fill = fill & (CS_RING_SIZE-1);
  1104. cs_size = fill - hdr;
  1105. write_dma_reg(PAS_DMA_TXCHAN_INCR(csring->chan.chno), (cs_size) >> 1);
  1106. /* TX-side event handshaking */
  1107. fill = txring->next_to_fill;
  1108. TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1109. CTRL_CMD_ETYPE_WSET | CTRL_CMD_REG(csring->events[evt]);
  1110. TX_DESC(txring, fill++) = 0;
  1111. TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1112. CTRL_CMD_ETYPE_CLR | CTRL_CMD_REG(csring->events[!evt]);
  1113. TX_DESC(txring, fill++) = 0;
  1114. txring->next_to_fill = fill;
  1115. write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), 2);
  1116. }
  1117. static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
  1118. {
  1119. struct pasemi_mac * const mac = netdev_priv(dev);
  1120. struct pasemi_mac_txring * const txring = tx_ring(mac);
  1121. struct pasemi_mac_csring *csring;
  1122. u64 dflags = 0;
  1123. u64 mactx;
  1124. dma_addr_t map[MAX_SKB_FRAGS+1];
  1125. unsigned int map_size[MAX_SKB_FRAGS+1];
  1126. unsigned long flags;
  1127. int i, nfrags;
  1128. int fill;
  1129. const int nh_off = skb_network_offset(skb);
  1130. const int nh_len = skb_network_header_len(skb);
  1131. prefetch(&txring->ring_info);
  1132. dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_CRC_PAD;
  1133. nfrags = skb_shinfo(skb)->nr_frags;
  1134. map[0] = pci_map_single(mac->dma_pdev, skb->data, skb_headlen(skb),
  1135. PCI_DMA_TODEVICE);
  1136. map_size[0] = skb_headlen(skb);
  1137. if (pci_dma_mapping_error(mac->dma_pdev, map[0]))
  1138. goto out_err_nolock;
  1139. for (i = 0; i < nfrags; i++) {
  1140. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1141. map[i + 1] = skb_frag_dma_map(&mac->dma_pdev->dev, frag, 0,
  1142. skb_frag_size(frag), DMA_TO_DEVICE);
  1143. map_size[i+1] = skb_frag_size(frag);
  1144. if (dma_mapping_error(&mac->dma_pdev->dev, map[i + 1])) {
  1145. nfrags = i;
  1146. goto out_err_nolock;
  1147. }
  1148. }
  1149. if (skb->ip_summed == CHECKSUM_PARTIAL && skb->len <= 1540) {
  1150. switch (ip_hdr(skb)->protocol) {
  1151. case IPPROTO_TCP:
  1152. dflags |= XCT_MACTX_CSUM_TCP;
  1153. dflags |= XCT_MACTX_IPH(nh_len >> 2);
  1154. dflags |= XCT_MACTX_IPO(nh_off);
  1155. break;
  1156. case IPPROTO_UDP:
  1157. dflags |= XCT_MACTX_CSUM_UDP;
  1158. dflags |= XCT_MACTX_IPH(nh_len >> 2);
  1159. dflags |= XCT_MACTX_IPO(nh_off);
  1160. break;
  1161. default:
  1162. WARN_ON(1);
  1163. }
  1164. }
  1165. mactx = dflags | XCT_MACTX_LLEN(skb->len);
  1166. spin_lock_irqsave(&txring->lock, flags);
  1167. /* Avoid stepping on the same cache line that the DMA controller
  1168. * is currently about to send, so leave at least 8 words available.
  1169. * Total free space needed is mactx + fragments + 8
  1170. */
  1171. if (RING_AVAIL(txring) < nfrags + 14) {
  1172. /* no room -- stop the queue and wait for tx intr */
  1173. netif_stop_queue(dev);
  1174. goto out_err;
  1175. }
  1176. /* Queue up checksum + event descriptors, if needed */
  1177. if (mac->num_cs && skb->ip_summed == CHECKSUM_PARTIAL && skb->len > 1540) {
  1178. csring = mac->cs[mac->last_cs];
  1179. mac->last_cs = (mac->last_cs + 1) % mac->num_cs;
  1180. pasemi_mac_queue_csdesc(skb, map, map_size, txring, csring);
  1181. }
  1182. fill = txring->next_to_fill;
  1183. TX_DESC(txring, fill) = mactx;
  1184. TX_DESC_INFO(txring, fill).dma = nfrags;
  1185. fill++;
  1186. TX_DESC_INFO(txring, fill).skb = skb;
  1187. for (i = 0; i <= nfrags; i++) {
  1188. TX_DESC(txring, fill+i) =
  1189. XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
  1190. TX_DESC_INFO(txring, fill+i).dma = map[i];
  1191. }
  1192. /* We have to add an even number of 8-byte entries to the ring
  1193. * even if the last one is unused. That means always an odd number
  1194. * of pointers + one mactx descriptor.
  1195. */
  1196. if (nfrags & 1)
  1197. nfrags++;
  1198. txring->next_to_fill = (fill + nfrags + 1) & (TX_RING_SIZE-1);
  1199. dev->stats.tx_packets++;
  1200. dev->stats.tx_bytes += skb->len;
  1201. spin_unlock_irqrestore(&txring->lock, flags);
  1202. write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), (nfrags+2) >> 1);
  1203. return NETDEV_TX_OK;
  1204. out_err:
  1205. spin_unlock_irqrestore(&txring->lock, flags);
  1206. out_err_nolock:
  1207. while (nfrags--)
  1208. pci_unmap_single(mac->dma_pdev, map[nfrags], map_size[nfrags],
  1209. PCI_DMA_TODEVICE);
  1210. return NETDEV_TX_BUSY;
  1211. }
  1212. static void pasemi_mac_set_rx_mode(struct net_device *dev)
  1213. {
  1214. const struct pasemi_mac *mac = netdev_priv(dev);
  1215. unsigned int flags;
  1216. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  1217. /* Set promiscuous */
  1218. if (dev->flags & IFF_PROMISC)
  1219. flags |= PAS_MAC_CFG_PCFG_PR;
  1220. else
  1221. flags &= ~PAS_MAC_CFG_PCFG_PR;
  1222. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  1223. }
  1224. static int pasemi_mac_poll(struct napi_struct *napi, int budget)
  1225. {
  1226. struct pasemi_mac *mac = container_of(napi, struct pasemi_mac, napi);
  1227. int pkts;
  1228. pasemi_mac_clean_tx(tx_ring(mac));
  1229. pkts = pasemi_mac_clean_rx(rx_ring(mac), budget);
  1230. if (pkts < budget) {
  1231. /* all done, no more packets present */
  1232. napi_complete_done(napi, pkts);
  1233. pasemi_mac_restart_rx_intr(mac);
  1234. pasemi_mac_restart_tx_intr(mac);
  1235. }
  1236. return pkts;
  1237. }
  1238. #ifdef CONFIG_NET_POLL_CONTROLLER
  1239. /*
  1240. * Polling 'interrupt' - used by things like netconsole to send skbs
  1241. * without having to re-enable interrupts. It's not called while
  1242. * the interrupt routine is executing.
  1243. */
  1244. static void pasemi_mac_netpoll(struct net_device *dev)
  1245. {
  1246. const struct pasemi_mac *mac = netdev_priv(dev);
  1247. disable_irq(mac->tx->chan.irq);
  1248. pasemi_mac_tx_intr(mac->tx->chan.irq, mac->tx);
  1249. enable_irq(mac->tx->chan.irq);
  1250. disable_irq(mac->rx->chan.irq);
  1251. pasemi_mac_rx_intr(mac->rx->chan.irq, mac->rx);
  1252. enable_irq(mac->rx->chan.irq);
  1253. }
  1254. #endif
  1255. static int pasemi_mac_change_mtu(struct net_device *dev, int new_mtu)
  1256. {
  1257. struct pasemi_mac *mac = netdev_priv(dev);
  1258. unsigned int reg;
  1259. unsigned int rcmdsta = 0;
  1260. int running;
  1261. int ret = 0;
  1262. running = netif_running(dev);
  1263. if (running) {
  1264. /* Need to stop the interface, clean out all already
  1265. * received buffers, free all unused buffers on the RX
  1266. * interface ring, then finally re-fill the rx ring with
  1267. * the new-size buffers and restart.
  1268. */
  1269. napi_disable(&mac->napi);
  1270. netif_tx_disable(dev);
  1271. pasemi_mac_intf_disable(mac);
  1272. rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  1273. pasemi_mac_pause_rxint(mac);
  1274. pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
  1275. pasemi_mac_free_rx_buffers(mac);
  1276. }
  1277. /* Setup checksum channels if large MTU and none already allocated */
  1278. if (new_mtu > PE_DEF_MTU && !mac->num_cs) {
  1279. pasemi_mac_setup_csrings(mac);
  1280. if (!mac->num_cs) {
  1281. ret = -ENOMEM;
  1282. goto out;
  1283. }
  1284. }
  1285. /* Change maxf, i.e. what size frames are accepted.
  1286. * Need room for ethernet header and CRC word
  1287. */
  1288. reg = read_mac_reg(mac, PAS_MAC_CFG_MACCFG);
  1289. reg &= ~PAS_MAC_CFG_MACCFG_MAXF_M;
  1290. reg |= PAS_MAC_CFG_MACCFG_MAXF(new_mtu + ETH_HLEN + 4);
  1291. write_mac_reg(mac, PAS_MAC_CFG_MACCFG, reg);
  1292. dev->mtu = new_mtu;
  1293. /* MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  1294. mac->bufsz = new_mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
  1295. out:
  1296. if (running) {
  1297. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  1298. rcmdsta | PAS_DMA_RXINT_RCMDSTA_EN);
  1299. rx_ring(mac)->next_to_fill = 0;
  1300. pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE-1);
  1301. napi_enable(&mac->napi);
  1302. netif_start_queue(dev);
  1303. pasemi_mac_intf_enable(mac);
  1304. }
  1305. return ret;
  1306. }
  1307. static const struct net_device_ops pasemi_netdev_ops = {
  1308. .ndo_open = pasemi_mac_open,
  1309. .ndo_stop = pasemi_mac_close,
  1310. .ndo_start_xmit = pasemi_mac_start_tx,
  1311. .ndo_set_rx_mode = pasemi_mac_set_rx_mode,
  1312. .ndo_set_mac_address = pasemi_mac_set_mac_addr,
  1313. .ndo_change_mtu = pasemi_mac_change_mtu,
  1314. .ndo_validate_addr = eth_validate_addr,
  1315. #ifdef CONFIG_NET_POLL_CONTROLLER
  1316. .ndo_poll_controller = pasemi_mac_netpoll,
  1317. #endif
  1318. };
  1319. static int
  1320. pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1321. {
  1322. struct net_device *dev;
  1323. struct pasemi_mac *mac;
  1324. int err, ret;
  1325. err = pci_enable_device(pdev);
  1326. if (err)
  1327. return err;
  1328. dev = alloc_etherdev(sizeof(struct pasemi_mac));
  1329. if (dev == NULL) {
  1330. err = -ENOMEM;
  1331. goto out_disable_device;
  1332. }
  1333. pci_set_drvdata(pdev, dev);
  1334. SET_NETDEV_DEV(dev, &pdev->dev);
  1335. mac = netdev_priv(dev);
  1336. mac->pdev = pdev;
  1337. mac->netdev = dev;
  1338. netif_napi_add(dev, &mac->napi, pasemi_mac_poll, 64);
  1339. dev->features = NETIF_F_IP_CSUM | NETIF_F_LLTX | NETIF_F_SG |
  1340. NETIF_F_HIGHDMA | NETIF_F_GSO;
  1341. mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
  1342. if (!mac->dma_pdev) {
  1343. dev_err(&mac->pdev->dev, "Can't find DMA Controller\n");
  1344. err = -ENODEV;
  1345. goto out;
  1346. }
  1347. mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  1348. if (!mac->iob_pdev) {
  1349. dev_err(&mac->pdev->dev, "Can't find I/O Bridge\n");
  1350. err = -ENODEV;
  1351. goto out;
  1352. }
  1353. /* get mac addr from device tree */
  1354. if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
  1355. err = -ENODEV;
  1356. goto out;
  1357. }
  1358. memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
  1359. ret = mac_to_intf(mac);
  1360. if (ret < 0) {
  1361. dev_err(&mac->pdev->dev, "Can't map DMA interface\n");
  1362. err = -ENODEV;
  1363. goto out;
  1364. }
  1365. mac->dma_if = ret;
  1366. switch (pdev->device) {
  1367. case 0xa005:
  1368. mac->type = MAC_TYPE_GMAC;
  1369. break;
  1370. case 0xa006:
  1371. mac->type = MAC_TYPE_XAUI;
  1372. break;
  1373. default:
  1374. err = -ENODEV;
  1375. goto out;
  1376. }
  1377. dev->netdev_ops = &pasemi_netdev_ops;
  1378. dev->mtu = PE_DEF_MTU;
  1379. /* MTU range: 64 - 9000 */
  1380. dev->min_mtu = PE_MIN_MTU;
  1381. dev->max_mtu = PE_MAX_MTU;
  1382. /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  1383. mac->bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
  1384. dev->ethtool_ops = &pasemi_mac_ethtool_ops;
  1385. if (err)
  1386. goto out;
  1387. mac->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  1388. /* Enable most messages by default */
  1389. mac->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
  1390. err = register_netdev(dev);
  1391. if (err) {
  1392. dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
  1393. err);
  1394. goto out;
  1395. } else if (netif_msg_probe(mac)) {
  1396. printk(KERN_INFO "%s: PA Semi %s: intf %d, hw addr %pM\n",
  1397. dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
  1398. mac->dma_if, dev->dev_addr);
  1399. }
  1400. return err;
  1401. out:
  1402. pci_dev_put(mac->iob_pdev);
  1403. pci_dev_put(mac->dma_pdev);
  1404. free_netdev(dev);
  1405. out_disable_device:
  1406. pci_disable_device(pdev);
  1407. return err;
  1408. }
  1409. static void pasemi_mac_remove(struct pci_dev *pdev)
  1410. {
  1411. struct net_device *netdev = pci_get_drvdata(pdev);
  1412. struct pasemi_mac *mac;
  1413. if (!netdev)
  1414. return;
  1415. mac = netdev_priv(netdev);
  1416. unregister_netdev(netdev);
  1417. pci_disable_device(pdev);
  1418. pci_dev_put(mac->dma_pdev);
  1419. pci_dev_put(mac->iob_pdev);
  1420. pasemi_dma_free_chan(&mac->tx->chan);
  1421. pasemi_dma_free_chan(&mac->rx->chan);
  1422. free_netdev(netdev);
  1423. }
  1424. static const struct pci_device_id pasemi_mac_pci_tbl[] = {
  1425. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
  1426. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
  1427. { },
  1428. };
  1429. MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
  1430. static struct pci_driver pasemi_mac_driver = {
  1431. .name = "pasemi_mac",
  1432. .id_table = pasemi_mac_pci_tbl,
  1433. .probe = pasemi_mac_probe,
  1434. .remove = pasemi_mac_remove,
  1435. };
  1436. static void __exit pasemi_mac_cleanup_module(void)
  1437. {
  1438. pci_unregister_driver(&pasemi_mac_driver);
  1439. }
  1440. int pasemi_mac_init_module(void)
  1441. {
  1442. int err;
  1443. err = pasemi_dma_init();
  1444. if (err)
  1445. return err;
  1446. return pci_register_driver(&pasemi_mac_driver);
  1447. }
  1448. module_init(pasemi_mac_init_module);
  1449. module_exit(pasemi_mac_cleanup_module);