resources.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. /* SPDX-License-Identifier: BSD-3-Clause OR GPL-2.0 */
  2. /* Copyright (c) 2016-2018 Mellanox Technologies. All rights reserved */
  3. #ifndef _MLXSW_RESOURCES_H
  4. #define _MLXSW_RESOURCES_H
  5. #include <linux/kernel.h>
  6. #include <linux/types.h>
  7. enum mlxsw_res_id {
  8. MLXSW_RES_ID_KVD_SIZE,
  9. MLXSW_RES_ID_KVD_SINGLE_MIN_SIZE,
  10. MLXSW_RES_ID_KVD_DOUBLE_MIN_SIZE,
  11. MLXSW_RES_ID_MAX_KVD_LINEAR_RANGE,
  12. MLXSW_RES_ID_MAX_KVD_ACTION_SETS,
  13. MLXSW_RES_ID_MAX_TRAP_GROUPS,
  14. MLXSW_RES_ID_CQE_V0,
  15. MLXSW_RES_ID_CQE_V1,
  16. MLXSW_RES_ID_CQE_V2,
  17. MLXSW_RES_ID_COUNTER_POOL_SIZE,
  18. MLXSW_RES_ID_MAX_SPAN,
  19. MLXSW_RES_ID_COUNTER_SIZE_PACKETS_BYTES,
  20. MLXSW_RES_ID_COUNTER_SIZE_ROUTER_BASIC,
  21. MLXSW_RES_ID_MAX_SYSTEM_PORT,
  22. MLXSW_RES_ID_MAX_LAG,
  23. MLXSW_RES_ID_MAX_LAG_MEMBERS,
  24. MLXSW_RES_ID_MAX_BUFFER_SIZE,
  25. MLXSW_RES_ID_CELL_SIZE,
  26. MLXSW_RES_ID_ACL_MAX_TCAM_REGIONS,
  27. MLXSW_RES_ID_ACL_MAX_TCAM_RULES,
  28. MLXSW_RES_ID_ACL_MAX_REGIONS,
  29. MLXSW_RES_ID_ACL_MAX_GROUPS,
  30. MLXSW_RES_ID_ACL_MAX_GROUP_SIZE,
  31. MLXSW_RES_ID_ACL_FLEX_KEYS,
  32. MLXSW_RES_ID_ACL_MAX_ACTION_PER_RULE,
  33. MLXSW_RES_ID_ACL_ACTIONS_PER_SET,
  34. MLXSW_RES_ID_ACL_MAX_ERPT_BANKS,
  35. MLXSW_RES_ID_ACL_MAX_ERPT_BANK_SIZE,
  36. MLXSW_RES_ID_ACL_MAX_LARGE_KEY_ID,
  37. MLXSW_RES_ID_ACL_ERPT_ENTRIES_2KB,
  38. MLXSW_RES_ID_ACL_ERPT_ENTRIES_4KB,
  39. MLXSW_RES_ID_ACL_ERPT_ENTRIES_8KB,
  40. MLXSW_RES_ID_ACL_ERPT_ENTRIES_12KB,
  41. MLXSW_RES_ID_MAX_CPU_POLICERS,
  42. MLXSW_RES_ID_MAX_VRS,
  43. MLXSW_RES_ID_MAX_RIFS,
  44. MLXSW_RES_ID_MC_ERIF_LIST_ENTRIES,
  45. MLXSW_RES_ID_MAX_LPM_TREES,
  46. /* Internal resources.
  47. * Determined by the SW, not queried from the HW.
  48. */
  49. MLXSW_RES_ID_KVD_SINGLE_SIZE,
  50. MLXSW_RES_ID_KVD_DOUBLE_SIZE,
  51. MLXSW_RES_ID_KVD_LINEAR_SIZE,
  52. __MLXSW_RES_ID_MAX,
  53. };
  54. static u16 mlxsw_res_ids[] = {
  55. [MLXSW_RES_ID_KVD_SIZE] = 0x1001,
  56. [MLXSW_RES_ID_KVD_SINGLE_MIN_SIZE] = 0x1002,
  57. [MLXSW_RES_ID_KVD_DOUBLE_MIN_SIZE] = 0x1003,
  58. [MLXSW_RES_ID_MAX_KVD_LINEAR_RANGE] = 0x1005,
  59. [MLXSW_RES_ID_MAX_KVD_ACTION_SETS] = 0x1007,
  60. [MLXSW_RES_ID_MAX_TRAP_GROUPS] = 0x2201,
  61. [MLXSW_RES_ID_CQE_V0] = 0x2210,
  62. [MLXSW_RES_ID_CQE_V1] = 0x2211,
  63. [MLXSW_RES_ID_CQE_V2] = 0x2212,
  64. [MLXSW_RES_ID_COUNTER_POOL_SIZE] = 0x2410,
  65. [MLXSW_RES_ID_MAX_SPAN] = 0x2420,
  66. [MLXSW_RES_ID_COUNTER_SIZE_PACKETS_BYTES] = 0x2443,
  67. [MLXSW_RES_ID_COUNTER_SIZE_ROUTER_BASIC] = 0x2449,
  68. [MLXSW_RES_ID_MAX_SYSTEM_PORT] = 0x2502,
  69. [MLXSW_RES_ID_MAX_LAG] = 0x2520,
  70. [MLXSW_RES_ID_MAX_LAG_MEMBERS] = 0x2521,
  71. [MLXSW_RES_ID_MAX_BUFFER_SIZE] = 0x2802, /* Bytes */
  72. [MLXSW_RES_ID_CELL_SIZE] = 0x2803, /* Bytes */
  73. [MLXSW_RES_ID_ACL_MAX_TCAM_REGIONS] = 0x2901,
  74. [MLXSW_RES_ID_ACL_MAX_TCAM_RULES] = 0x2902,
  75. [MLXSW_RES_ID_ACL_MAX_REGIONS] = 0x2903,
  76. [MLXSW_RES_ID_ACL_MAX_GROUPS] = 0x2904,
  77. [MLXSW_RES_ID_ACL_MAX_GROUP_SIZE] = 0x2905,
  78. [MLXSW_RES_ID_ACL_FLEX_KEYS] = 0x2910,
  79. [MLXSW_RES_ID_ACL_MAX_ACTION_PER_RULE] = 0x2911,
  80. [MLXSW_RES_ID_ACL_ACTIONS_PER_SET] = 0x2912,
  81. [MLXSW_RES_ID_ACL_MAX_ERPT_BANKS] = 0x2940,
  82. [MLXSW_RES_ID_ACL_MAX_ERPT_BANK_SIZE] = 0x2941,
  83. [MLXSW_RES_ID_ACL_MAX_LARGE_KEY_ID] = 0x2942,
  84. [MLXSW_RES_ID_ACL_ERPT_ENTRIES_2KB] = 0x2950,
  85. [MLXSW_RES_ID_ACL_ERPT_ENTRIES_4KB] = 0x2951,
  86. [MLXSW_RES_ID_ACL_ERPT_ENTRIES_8KB] = 0x2952,
  87. [MLXSW_RES_ID_ACL_ERPT_ENTRIES_12KB] = 0x2953,
  88. [MLXSW_RES_ID_MAX_CPU_POLICERS] = 0x2A13,
  89. [MLXSW_RES_ID_MAX_VRS] = 0x2C01,
  90. [MLXSW_RES_ID_MAX_RIFS] = 0x2C02,
  91. [MLXSW_RES_ID_MC_ERIF_LIST_ENTRIES] = 0x2C10,
  92. [MLXSW_RES_ID_MAX_LPM_TREES] = 0x2C30,
  93. };
  94. struct mlxsw_res {
  95. bool valid[__MLXSW_RES_ID_MAX];
  96. u64 values[__MLXSW_RES_ID_MAX];
  97. };
  98. static inline bool mlxsw_res_valid(struct mlxsw_res *res,
  99. enum mlxsw_res_id res_id)
  100. {
  101. return res->valid[res_id];
  102. }
  103. #define MLXSW_RES_VALID(res, short_res_id) \
  104. mlxsw_res_valid(res, MLXSW_RES_ID_##short_res_id)
  105. static inline u64 mlxsw_res_get(struct mlxsw_res *res,
  106. enum mlxsw_res_id res_id)
  107. {
  108. if (WARN_ON(!res->valid[res_id]))
  109. return 0;
  110. return res->values[res_id];
  111. }
  112. #define MLXSW_RES_GET(res, short_res_id) \
  113. mlxsw_res_get(res, MLXSW_RES_ID_##short_res_id)
  114. static inline void mlxsw_res_set(struct mlxsw_res *res,
  115. enum mlxsw_res_id res_id, u64 value)
  116. {
  117. res->valid[res_id] = true;
  118. res->values[res_id] = value;
  119. }
  120. #define MLXSW_RES_SET(res, short_res_id, value) \
  121. mlxsw_res_set(res, MLXSW_RES_ID_##short_res_id, value)
  122. static inline void mlxsw_res_parse(struct mlxsw_res *res, u16 id, u64 value)
  123. {
  124. int i;
  125. for (i = 0; i < ARRAY_SIZE(mlxsw_res_ids); i++) {
  126. if (mlxsw_res_ids[i] == id) {
  127. mlxsw_res_set(res, i, value);
  128. return;
  129. }
  130. }
  131. }
  132. #endif