resource_tracker.c 133 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
  4. * All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <linux/kernel.h>
  39. #include <linux/io.h>
  40. #include <linux/slab.h>
  41. #include <linux/mlx4/cmd.h>
  42. #include <linux/mlx4/qp.h>
  43. #include <linux/if_ether.h>
  44. #include <linux/etherdevice.h>
  45. #include "mlx4.h"
  46. #include "fw.h"
  47. #include "mlx4_stats.h"
  48. #define MLX4_MAC_VALID (1ull << 63)
  49. #define MLX4_PF_COUNTERS_PER_PORT 2
  50. #define MLX4_VF_COUNTERS_PER_PORT 1
  51. struct mac_res {
  52. struct list_head list;
  53. u64 mac;
  54. int ref_count;
  55. u8 smac_index;
  56. u8 port;
  57. };
  58. struct vlan_res {
  59. struct list_head list;
  60. u16 vlan;
  61. int ref_count;
  62. int vlan_index;
  63. u8 port;
  64. };
  65. struct res_common {
  66. struct list_head list;
  67. struct rb_node node;
  68. u64 res_id;
  69. int owner;
  70. int state;
  71. int from_state;
  72. int to_state;
  73. int removing;
  74. const char *func_name;
  75. };
  76. enum {
  77. RES_ANY_BUSY = 1
  78. };
  79. struct res_gid {
  80. struct list_head list;
  81. u8 gid[16];
  82. enum mlx4_protocol prot;
  83. enum mlx4_steer_type steer;
  84. u64 reg_id;
  85. };
  86. enum res_qp_states {
  87. RES_QP_BUSY = RES_ANY_BUSY,
  88. /* QP number was allocated */
  89. RES_QP_RESERVED,
  90. /* ICM memory for QP context was mapped */
  91. RES_QP_MAPPED,
  92. /* QP is in hw ownership */
  93. RES_QP_HW
  94. };
  95. struct res_qp {
  96. struct res_common com;
  97. struct res_mtt *mtt;
  98. struct res_cq *rcq;
  99. struct res_cq *scq;
  100. struct res_srq *srq;
  101. struct list_head mcg_list;
  102. spinlock_t mcg_spl;
  103. int local_qpn;
  104. atomic_t ref_count;
  105. u32 qpc_flags;
  106. /* saved qp params before VST enforcement in order to restore on VGT */
  107. u8 sched_queue;
  108. __be32 param3;
  109. u8 vlan_control;
  110. u8 fvl_rx;
  111. u8 pri_path_fl;
  112. u8 vlan_index;
  113. u8 feup;
  114. };
  115. enum res_mtt_states {
  116. RES_MTT_BUSY = RES_ANY_BUSY,
  117. RES_MTT_ALLOCATED,
  118. };
  119. static inline const char *mtt_states_str(enum res_mtt_states state)
  120. {
  121. switch (state) {
  122. case RES_MTT_BUSY: return "RES_MTT_BUSY";
  123. case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
  124. default: return "Unknown";
  125. }
  126. }
  127. struct res_mtt {
  128. struct res_common com;
  129. int order;
  130. atomic_t ref_count;
  131. };
  132. enum res_mpt_states {
  133. RES_MPT_BUSY = RES_ANY_BUSY,
  134. RES_MPT_RESERVED,
  135. RES_MPT_MAPPED,
  136. RES_MPT_HW,
  137. };
  138. struct res_mpt {
  139. struct res_common com;
  140. struct res_mtt *mtt;
  141. int key;
  142. };
  143. enum res_eq_states {
  144. RES_EQ_BUSY = RES_ANY_BUSY,
  145. RES_EQ_RESERVED,
  146. RES_EQ_HW,
  147. };
  148. struct res_eq {
  149. struct res_common com;
  150. struct res_mtt *mtt;
  151. };
  152. enum res_cq_states {
  153. RES_CQ_BUSY = RES_ANY_BUSY,
  154. RES_CQ_ALLOCATED,
  155. RES_CQ_HW,
  156. };
  157. struct res_cq {
  158. struct res_common com;
  159. struct res_mtt *mtt;
  160. atomic_t ref_count;
  161. };
  162. enum res_srq_states {
  163. RES_SRQ_BUSY = RES_ANY_BUSY,
  164. RES_SRQ_ALLOCATED,
  165. RES_SRQ_HW,
  166. };
  167. struct res_srq {
  168. struct res_common com;
  169. struct res_mtt *mtt;
  170. struct res_cq *cq;
  171. atomic_t ref_count;
  172. };
  173. enum res_counter_states {
  174. RES_COUNTER_BUSY = RES_ANY_BUSY,
  175. RES_COUNTER_ALLOCATED,
  176. };
  177. struct res_counter {
  178. struct res_common com;
  179. int port;
  180. };
  181. enum res_xrcdn_states {
  182. RES_XRCD_BUSY = RES_ANY_BUSY,
  183. RES_XRCD_ALLOCATED,
  184. };
  185. struct res_xrcdn {
  186. struct res_common com;
  187. int port;
  188. };
  189. enum res_fs_rule_states {
  190. RES_FS_RULE_BUSY = RES_ANY_BUSY,
  191. RES_FS_RULE_ALLOCATED,
  192. };
  193. struct res_fs_rule {
  194. struct res_common com;
  195. int qpn;
  196. /* VF DMFS mbox with port flipped */
  197. void *mirr_mbox;
  198. /* > 0 --> apply mirror when getting into HA mode */
  199. /* = 0 --> un-apply mirror when getting out of HA mode */
  200. u32 mirr_mbox_size;
  201. struct list_head mirr_list;
  202. u64 mirr_rule_id;
  203. };
  204. static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
  205. {
  206. struct rb_node *node = root->rb_node;
  207. while (node) {
  208. struct res_common *res = rb_entry(node, struct res_common,
  209. node);
  210. if (res_id < res->res_id)
  211. node = node->rb_left;
  212. else if (res_id > res->res_id)
  213. node = node->rb_right;
  214. else
  215. return res;
  216. }
  217. return NULL;
  218. }
  219. static int res_tracker_insert(struct rb_root *root, struct res_common *res)
  220. {
  221. struct rb_node **new = &(root->rb_node), *parent = NULL;
  222. /* Figure out where to put new node */
  223. while (*new) {
  224. struct res_common *this = rb_entry(*new, struct res_common,
  225. node);
  226. parent = *new;
  227. if (res->res_id < this->res_id)
  228. new = &((*new)->rb_left);
  229. else if (res->res_id > this->res_id)
  230. new = &((*new)->rb_right);
  231. else
  232. return -EEXIST;
  233. }
  234. /* Add new node and rebalance tree. */
  235. rb_link_node(&res->node, parent, new);
  236. rb_insert_color(&res->node, root);
  237. return 0;
  238. }
  239. enum qp_transition {
  240. QP_TRANS_INIT2RTR,
  241. QP_TRANS_RTR2RTS,
  242. QP_TRANS_RTS2RTS,
  243. QP_TRANS_SQERR2RTS,
  244. QP_TRANS_SQD2SQD,
  245. QP_TRANS_SQD2RTS
  246. };
  247. /* For Debug uses */
  248. static const char *resource_str(enum mlx4_resource rt)
  249. {
  250. switch (rt) {
  251. case RES_QP: return "RES_QP";
  252. case RES_CQ: return "RES_CQ";
  253. case RES_SRQ: return "RES_SRQ";
  254. case RES_MPT: return "RES_MPT";
  255. case RES_MTT: return "RES_MTT";
  256. case RES_MAC: return "RES_MAC";
  257. case RES_VLAN: return "RES_VLAN";
  258. case RES_EQ: return "RES_EQ";
  259. case RES_COUNTER: return "RES_COUNTER";
  260. case RES_FS_RULE: return "RES_FS_RULE";
  261. case RES_XRCD: return "RES_XRCD";
  262. default: return "Unknown resource type !!!";
  263. };
  264. }
  265. static void rem_slave_vlans(struct mlx4_dev *dev, int slave);
  266. static inline int mlx4_grant_resource(struct mlx4_dev *dev, int slave,
  267. enum mlx4_resource res_type, int count,
  268. int port)
  269. {
  270. struct mlx4_priv *priv = mlx4_priv(dev);
  271. struct resource_allocator *res_alloc =
  272. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  273. int err = -EDQUOT;
  274. int allocated, free, reserved, guaranteed, from_free;
  275. int from_rsvd;
  276. if (slave > dev->persist->num_vfs)
  277. return -EINVAL;
  278. spin_lock(&res_alloc->alloc_lock);
  279. allocated = (port > 0) ?
  280. res_alloc->allocated[(port - 1) *
  281. (dev->persist->num_vfs + 1) + slave] :
  282. res_alloc->allocated[slave];
  283. free = (port > 0) ? res_alloc->res_port_free[port - 1] :
  284. res_alloc->res_free;
  285. reserved = (port > 0) ? res_alloc->res_port_rsvd[port - 1] :
  286. res_alloc->res_reserved;
  287. guaranteed = res_alloc->guaranteed[slave];
  288. if (allocated + count > res_alloc->quota[slave]) {
  289. mlx4_warn(dev, "VF %d port %d res %s: quota exceeded, count %d alloc %d quota %d\n",
  290. slave, port, resource_str(res_type), count,
  291. allocated, res_alloc->quota[slave]);
  292. goto out;
  293. }
  294. if (allocated + count <= guaranteed) {
  295. err = 0;
  296. from_rsvd = count;
  297. } else {
  298. /* portion may need to be obtained from free area */
  299. if (guaranteed - allocated > 0)
  300. from_free = count - (guaranteed - allocated);
  301. else
  302. from_free = count;
  303. from_rsvd = count - from_free;
  304. if (free - from_free >= reserved)
  305. err = 0;
  306. else
  307. mlx4_warn(dev, "VF %d port %d res %s: free pool empty, free %d from_free %d rsvd %d\n",
  308. slave, port, resource_str(res_type), free,
  309. from_free, reserved);
  310. }
  311. if (!err) {
  312. /* grant the request */
  313. if (port > 0) {
  314. res_alloc->allocated[(port - 1) *
  315. (dev->persist->num_vfs + 1) + slave] += count;
  316. res_alloc->res_port_free[port - 1] -= count;
  317. res_alloc->res_port_rsvd[port - 1] -= from_rsvd;
  318. } else {
  319. res_alloc->allocated[slave] += count;
  320. res_alloc->res_free -= count;
  321. res_alloc->res_reserved -= from_rsvd;
  322. }
  323. }
  324. out:
  325. spin_unlock(&res_alloc->alloc_lock);
  326. return err;
  327. }
  328. static inline void mlx4_release_resource(struct mlx4_dev *dev, int slave,
  329. enum mlx4_resource res_type, int count,
  330. int port)
  331. {
  332. struct mlx4_priv *priv = mlx4_priv(dev);
  333. struct resource_allocator *res_alloc =
  334. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  335. int allocated, guaranteed, from_rsvd;
  336. if (slave > dev->persist->num_vfs)
  337. return;
  338. spin_lock(&res_alloc->alloc_lock);
  339. allocated = (port > 0) ?
  340. res_alloc->allocated[(port - 1) *
  341. (dev->persist->num_vfs + 1) + slave] :
  342. res_alloc->allocated[slave];
  343. guaranteed = res_alloc->guaranteed[slave];
  344. if (allocated - count >= guaranteed) {
  345. from_rsvd = 0;
  346. } else {
  347. /* portion may need to be returned to reserved area */
  348. if (allocated - guaranteed > 0)
  349. from_rsvd = count - (allocated - guaranteed);
  350. else
  351. from_rsvd = count;
  352. }
  353. if (port > 0) {
  354. res_alloc->allocated[(port - 1) *
  355. (dev->persist->num_vfs + 1) + slave] -= count;
  356. res_alloc->res_port_free[port - 1] += count;
  357. res_alloc->res_port_rsvd[port - 1] += from_rsvd;
  358. } else {
  359. res_alloc->allocated[slave] -= count;
  360. res_alloc->res_free += count;
  361. res_alloc->res_reserved += from_rsvd;
  362. }
  363. spin_unlock(&res_alloc->alloc_lock);
  364. return;
  365. }
  366. static inline void initialize_res_quotas(struct mlx4_dev *dev,
  367. struct resource_allocator *res_alloc,
  368. enum mlx4_resource res_type,
  369. int vf, int num_instances)
  370. {
  371. res_alloc->guaranteed[vf] = num_instances /
  372. (2 * (dev->persist->num_vfs + 1));
  373. res_alloc->quota[vf] = (num_instances / 2) + res_alloc->guaranteed[vf];
  374. if (vf == mlx4_master_func_num(dev)) {
  375. res_alloc->res_free = num_instances;
  376. if (res_type == RES_MTT) {
  377. /* reserved mtts will be taken out of the PF allocation */
  378. res_alloc->res_free += dev->caps.reserved_mtts;
  379. res_alloc->guaranteed[vf] += dev->caps.reserved_mtts;
  380. res_alloc->quota[vf] += dev->caps.reserved_mtts;
  381. }
  382. }
  383. }
  384. void mlx4_init_quotas(struct mlx4_dev *dev)
  385. {
  386. struct mlx4_priv *priv = mlx4_priv(dev);
  387. int pf;
  388. /* quotas for VFs are initialized in mlx4_slave_cap */
  389. if (mlx4_is_slave(dev))
  390. return;
  391. if (!mlx4_is_mfunc(dev)) {
  392. dev->quotas.qp = dev->caps.num_qps - dev->caps.reserved_qps -
  393. mlx4_num_reserved_sqps(dev);
  394. dev->quotas.cq = dev->caps.num_cqs - dev->caps.reserved_cqs;
  395. dev->quotas.srq = dev->caps.num_srqs - dev->caps.reserved_srqs;
  396. dev->quotas.mtt = dev->caps.num_mtts - dev->caps.reserved_mtts;
  397. dev->quotas.mpt = dev->caps.num_mpts - dev->caps.reserved_mrws;
  398. return;
  399. }
  400. pf = mlx4_master_func_num(dev);
  401. dev->quotas.qp =
  402. priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[pf];
  403. dev->quotas.cq =
  404. priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[pf];
  405. dev->quotas.srq =
  406. priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[pf];
  407. dev->quotas.mtt =
  408. priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[pf];
  409. dev->quotas.mpt =
  410. priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[pf];
  411. }
  412. static int
  413. mlx4_calc_res_counter_guaranteed(struct mlx4_dev *dev,
  414. struct resource_allocator *res_alloc,
  415. int vf)
  416. {
  417. struct mlx4_active_ports actv_ports;
  418. int ports, counters_guaranteed;
  419. /* For master, only allocate according to the number of phys ports */
  420. if (vf == mlx4_master_func_num(dev))
  421. return MLX4_PF_COUNTERS_PER_PORT * dev->caps.num_ports;
  422. /* calculate real number of ports for the VF */
  423. actv_ports = mlx4_get_active_ports(dev, vf);
  424. ports = bitmap_weight(actv_ports.ports, dev->caps.num_ports);
  425. counters_guaranteed = ports * MLX4_VF_COUNTERS_PER_PORT;
  426. /* If we do not have enough counters for this VF, do not
  427. * allocate any for it. '-1' to reduce the sink counter.
  428. */
  429. if ((res_alloc->res_reserved + counters_guaranteed) >
  430. (dev->caps.max_counters - 1))
  431. return 0;
  432. return counters_guaranteed;
  433. }
  434. int mlx4_init_resource_tracker(struct mlx4_dev *dev)
  435. {
  436. struct mlx4_priv *priv = mlx4_priv(dev);
  437. int i, j;
  438. int t;
  439. priv->mfunc.master.res_tracker.slave_list =
  440. kcalloc(dev->num_slaves, sizeof(struct slave_list),
  441. GFP_KERNEL);
  442. if (!priv->mfunc.master.res_tracker.slave_list)
  443. return -ENOMEM;
  444. for (i = 0 ; i < dev->num_slaves; i++) {
  445. for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
  446. INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
  447. slave_list[i].res_list[t]);
  448. mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  449. }
  450. mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
  451. dev->num_slaves);
  452. for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
  453. priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
  454. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  455. struct resource_allocator *res_alloc =
  456. &priv->mfunc.master.res_tracker.res_alloc[i];
  457. res_alloc->quota = kmalloc_array(dev->persist->num_vfs + 1,
  458. sizeof(int),
  459. GFP_KERNEL);
  460. res_alloc->guaranteed = kmalloc_array(dev->persist->num_vfs + 1,
  461. sizeof(int),
  462. GFP_KERNEL);
  463. if (i == RES_MAC || i == RES_VLAN)
  464. res_alloc->allocated =
  465. kcalloc(MLX4_MAX_PORTS *
  466. (dev->persist->num_vfs + 1),
  467. sizeof(int), GFP_KERNEL);
  468. else
  469. res_alloc->allocated =
  470. kcalloc(dev->persist->num_vfs + 1,
  471. sizeof(int), GFP_KERNEL);
  472. /* Reduce the sink counter */
  473. if (i == RES_COUNTER)
  474. res_alloc->res_free = dev->caps.max_counters - 1;
  475. if (!res_alloc->quota || !res_alloc->guaranteed ||
  476. !res_alloc->allocated)
  477. goto no_mem_err;
  478. spin_lock_init(&res_alloc->alloc_lock);
  479. for (t = 0; t < dev->persist->num_vfs + 1; t++) {
  480. struct mlx4_active_ports actv_ports =
  481. mlx4_get_active_ports(dev, t);
  482. switch (i) {
  483. case RES_QP:
  484. initialize_res_quotas(dev, res_alloc, RES_QP,
  485. t, dev->caps.num_qps -
  486. dev->caps.reserved_qps -
  487. mlx4_num_reserved_sqps(dev));
  488. break;
  489. case RES_CQ:
  490. initialize_res_quotas(dev, res_alloc, RES_CQ,
  491. t, dev->caps.num_cqs -
  492. dev->caps.reserved_cqs);
  493. break;
  494. case RES_SRQ:
  495. initialize_res_quotas(dev, res_alloc, RES_SRQ,
  496. t, dev->caps.num_srqs -
  497. dev->caps.reserved_srqs);
  498. break;
  499. case RES_MPT:
  500. initialize_res_quotas(dev, res_alloc, RES_MPT,
  501. t, dev->caps.num_mpts -
  502. dev->caps.reserved_mrws);
  503. break;
  504. case RES_MTT:
  505. initialize_res_quotas(dev, res_alloc, RES_MTT,
  506. t, dev->caps.num_mtts -
  507. dev->caps.reserved_mtts);
  508. break;
  509. case RES_MAC:
  510. if (t == mlx4_master_func_num(dev)) {
  511. int max_vfs_pport = 0;
  512. /* Calculate the max vfs per port for */
  513. /* both ports. */
  514. for (j = 0; j < dev->caps.num_ports;
  515. j++) {
  516. struct mlx4_slaves_pport slaves_pport =
  517. mlx4_phys_to_slaves_pport(dev, j + 1);
  518. unsigned current_slaves =
  519. bitmap_weight(slaves_pport.slaves,
  520. dev->caps.num_ports) - 1;
  521. if (max_vfs_pport < current_slaves)
  522. max_vfs_pport =
  523. current_slaves;
  524. }
  525. res_alloc->quota[t] =
  526. MLX4_MAX_MAC_NUM -
  527. 2 * max_vfs_pport;
  528. res_alloc->guaranteed[t] = 2;
  529. for (j = 0; j < MLX4_MAX_PORTS; j++)
  530. res_alloc->res_port_free[j] =
  531. MLX4_MAX_MAC_NUM;
  532. } else {
  533. res_alloc->quota[t] = MLX4_MAX_MAC_NUM;
  534. res_alloc->guaranteed[t] = 2;
  535. }
  536. break;
  537. case RES_VLAN:
  538. if (t == mlx4_master_func_num(dev)) {
  539. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM;
  540. res_alloc->guaranteed[t] = MLX4_MAX_VLAN_NUM / 2;
  541. for (j = 0; j < MLX4_MAX_PORTS; j++)
  542. res_alloc->res_port_free[j] =
  543. res_alloc->quota[t];
  544. } else {
  545. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM / 2;
  546. res_alloc->guaranteed[t] = 0;
  547. }
  548. break;
  549. case RES_COUNTER:
  550. res_alloc->quota[t] = dev->caps.max_counters;
  551. res_alloc->guaranteed[t] =
  552. mlx4_calc_res_counter_guaranteed(dev, res_alloc, t);
  553. break;
  554. default:
  555. break;
  556. }
  557. if (i == RES_MAC || i == RES_VLAN) {
  558. for (j = 0; j < dev->caps.num_ports; j++)
  559. if (test_bit(j, actv_ports.ports))
  560. res_alloc->res_port_rsvd[j] +=
  561. res_alloc->guaranteed[t];
  562. } else {
  563. res_alloc->res_reserved += res_alloc->guaranteed[t];
  564. }
  565. }
  566. }
  567. spin_lock_init(&priv->mfunc.master.res_tracker.lock);
  568. return 0;
  569. no_mem_err:
  570. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  571. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  572. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  573. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  574. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  575. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  576. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  577. }
  578. return -ENOMEM;
  579. }
  580. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  581. enum mlx4_res_tracker_free_type type)
  582. {
  583. struct mlx4_priv *priv = mlx4_priv(dev);
  584. int i;
  585. if (priv->mfunc.master.res_tracker.slave_list) {
  586. if (type != RES_TR_FREE_STRUCTS_ONLY) {
  587. for (i = 0; i < dev->num_slaves; i++) {
  588. if (type == RES_TR_FREE_ALL ||
  589. dev->caps.function != i)
  590. mlx4_delete_all_resources_for_slave(dev, i);
  591. }
  592. /* free master's vlans */
  593. i = dev->caps.function;
  594. mlx4_reset_roce_gids(dev, i);
  595. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  596. rem_slave_vlans(dev, i);
  597. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  598. }
  599. if (type != RES_TR_FREE_SLAVES_ONLY) {
  600. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  601. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  602. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  603. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  604. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  605. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  606. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  607. }
  608. kfree(priv->mfunc.master.res_tracker.slave_list);
  609. priv->mfunc.master.res_tracker.slave_list = NULL;
  610. }
  611. }
  612. }
  613. static void update_pkey_index(struct mlx4_dev *dev, int slave,
  614. struct mlx4_cmd_mailbox *inbox)
  615. {
  616. u8 sched = *(u8 *)(inbox->buf + 64);
  617. u8 orig_index = *(u8 *)(inbox->buf + 35);
  618. u8 new_index;
  619. struct mlx4_priv *priv = mlx4_priv(dev);
  620. int port;
  621. port = (sched >> 6 & 1) + 1;
  622. new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
  623. *(u8 *)(inbox->buf + 35) = new_index;
  624. }
  625. static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
  626. u8 slave)
  627. {
  628. struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
  629. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  630. u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  631. int port;
  632. if (MLX4_QP_ST_UD == ts) {
  633. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  634. if (mlx4_is_eth(dev, port))
  635. qp_ctx->pri_path.mgid_index =
  636. mlx4_get_base_gid_ix(dev, slave, port) | 0x80;
  637. else
  638. qp_ctx->pri_path.mgid_index = slave | 0x80;
  639. } else if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_XRC == ts || MLX4_QP_ST_UC == ts) {
  640. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
  641. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  642. if (mlx4_is_eth(dev, port)) {
  643. qp_ctx->pri_path.mgid_index +=
  644. mlx4_get_base_gid_ix(dev, slave, port);
  645. qp_ctx->pri_path.mgid_index &= 0x7f;
  646. } else {
  647. qp_ctx->pri_path.mgid_index = slave & 0x7F;
  648. }
  649. }
  650. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  651. port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
  652. if (mlx4_is_eth(dev, port)) {
  653. qp_ctx->alt_path.mgid_index +=
  654. mlx4_get_base_gid_ix(dev, slave, port);
  655. qp_ctx->alt_path.mgid_index &= 0x7f;
  656. } else {
  657. qp_ctx->alt_path.mgid_index = slave & 0x7F;
  658. }
  659. }
  660. }
  661. }
  662. static int handle_counter(struct mlx4_dev *dev, struct mlx4_qp_context *qpc,
  663. u8 slave, int port);
  664. static int update_vport_qp_param(struct mlx4_dev *dev,
  665. struct mlx4_cmd_mailbox *inbox,
  666. u8 slave, u32 qpn)
  667. {
  668. struct mlx4_qp_context *qpc = inbox->buf + 8;
  669. struct mlx4_vport_oper_state *vp_oper;
  670. struct mlx4_priv *priv;
  671. u32 qp_type;
  672. int port, err = 0;
  673. port = (qpc->pri_path.sched_queue & 0x40) ? 2 : 1;
  674. priv = mlx4_priv(dev);
  675. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  676. qp_type = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  677. err = handle_counter(dev, qpc, slave, port);
  678. if (err)
  679. goto out;
  680. if (MLX4_VGT != vp_oper->state.default_vlan) {
  681. /* the reserved QPs (special, proxy, tunnel)
  682. * do not operate over vlans
  683. */
  684. if (mlx4_is_qp_reserved(dev, qpn))
  685. return 0;
  686. /* force strip vlan by clear vsd, MLX QP refers to Raw Ethernet */
  687. if (qp_type == MLX4_QP_ST_UD ||
  688. (qp_type == MLX4_QP_ST_MLX && mlx4_is_eth(dev, port))) {
  689. if (dev->caps.bmme_flags & MLX4_BMME_FLAG_VSD_INIT2RTR) {
  690. *(__be32 *)inbox->buf =
  691. cpu_to_be32(be32_to_cpu(*(__be32 *)inbox->buf) |
  692. MLX4_QP_OPTPAR_VLAN_STRIPPING);
  693. qpc->param3 &= ~cpu_to_be32(MLX4_STRIP_VLAN);
  694. } else {
  695. struct mlx4_update_qp_params params = {.flags = 0};
  696. err = mlx4_update_qp(dev, qpn, MLX4_UPDATE_QP_VSD, &params);
  697. if (err)
  698. goto out;
  699. }
  700. }
  701. /* preserve IF_COUNTER flag */
  702. qpc->pri_path.vlan_control &=
  703. MLX4_CTRL_ETH_SRC_CHECK_IF_COUNTER;
  704. if (vp_oper->state.link_state == IFLA_VF_LINK_STATE_DISABLE &&
  705. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) {
  706. qpc->pri_path.vlan_control |=
  707. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  708. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  709. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  710. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  711. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  712. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  713. } else if (0 != vp_oper->state.default_vlan) {
  714. if (vp_oper->state.vlan_proto == htons(ETH_P_8021AD)) {
  715. /* vst QinQ should block untagged on TX,
  716. * but cvlan is in payload and phv is set so
  717. * hw see it as untagged. Block tagged instead.
  718. */
  719. qpc->pri_path.vlan_control |=
  720. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  721. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  722. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  723. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  724. } else { /* vst 802.1Q */
  725. qpc->pri_path.vlan_control |=
  726. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  727. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  728. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  729. }
  730. } else { /* priority tagged */
  731. qpc->pri_path.vlan_control |=
  732. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  733. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  734. }
  735. qpc->pri_path.fvl_rx |= MLX4_FVL_RX_FORCE_ETH_VLAN;
  736. qpc->pri_path.vlan_index = vp_oper->vlan_idx;
  737. qpc->pri_path.fl |= MLX4_FL_ETH_HIDE_CQE_VLAN;
  738. if (vp_oper->state.vlan_proto == htons(ETH_P_8021AD))
  739. qpc->pri_path.fl |= MLX4_FL_SV;
  740. else
  741. qpc->pri_path.fl |= MLX4_FL_CV;
  742. qpc->pri_path.feup |= MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  743. qpc->pri_path.sched_queue &= 0xC7;
  744. qpc->pri_path.sched_queue |= (vp_oper->state.default_qos) << 3;
  745. qpc->qos_vport = vp_oper->state.qos_vport;
  746. }
  747. if (vp_oper->state.spoofchk) {
  748. qpc->pri_path.feup |= MLX4_FSM_FORCE_ETH_SRC_MAC;
  749. qpc->pri_path.grh_mylmc = (0x80 & qpc->pri_path.grh_mylmc) + vp_oper->mac_idx;
  750. }
  751. out:
  752. return err;
  753. }
  754. static int mpt_mask(struct mlx4_dev *dev)
  755. {
  756. return dev->caps.num_mpts - 1;
  757. }
  758. static const char *mlx4_resource_type_to_str(enum mlx4_resource t)
  759. {
  760. switch (t) {
  761. case RES_QP:
  762. return "QP";
  763. case RES_CQ:
  764. return "CQ";
  765. case RES_SRQ:
  766. return "SRQ";
  767. case RES_XRCD:
  768. return "XRCD";
  769. case RES_MPT:
  770. return "MPT";
  771. case RES_MTT:
  772. return "MTT";
  773. case RES_MAC:
  774. return "MAC";
  775. case RES_VLAN:
  776. return "VLAN";
  777. case RES_COUNTER:
  778. return "COUNTER";
  779. case RES_FS_RULE:
  780. return "FS_RULE";
  781. case RES_EQ:
  782. return "EQ";
  783. default:
  784. return "INVALID RESOURCE";
  785. }
  786. }
  787. static void *find_res(struct mlx4_dev *dev, u64 res_id,
  788. enum mlx4_resource type)
  789. {
  790. struct mlx4_priv *priv = mlx4_priv(dev);
  791. return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
  792. res_id);
  793. }
  794. static int _get_res(struct mlx4_dev *dev, int slave, u64 res_id,
  795. enum mlx4_resource type,
  796. void *res, const char *func_name)
  797. {
  798. struct res_common *r;
  799. int err = 0;
  800. spin_lock_irq(mlx4_tlock(dev));
  801. r = find_res(dev, res_id, type);
  802. if (!r) {
  803. err = -ENONET;
  804. goto exit;
  805. }
  806. if (r->state == RES_ANY_BUSY) {
  807. mlx4_warn(dev,
  808. "%s(%d) trying to get resource %llx of type %s, but it's already taken by %s\n",
  809. func_name, slave, res_id, mlx4_resource_type_to_str(type),
  810. r->func_name);
  811. err = -EBUSY;
  812. goto exit;
  813. }
  814. if (r->owner != slave) {
  815. err = -EPERM;
  816. goto exit;
  817. }
  818. r->from_state = r->state;
  819. r->state = RES_ANY_BUSY;
  820. r->func_name = func_name;
  821. if (res)
  822. *((struct res_common **)res) = r;
  823. exit:
  824. spin_unlock_irq(mlx4_tlock(dev));
  825. return err;
  826. }
  827. #define get_res(dev, slave, res_id, type, res) \
  828. _get_res((dev), (slave), (res_id), (type), (res), __func__)
  829. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  830. enum mlx4_resource type,
  831. u64 res_id, int *slave)
  832. {
  833. struct res_common *r;
  834. int err = -ENOENT;
  835. int id = res_id;
  836. if (type == RES_QP)
  837. id &= 0x7fffff;
  838. spin_lock(mlx4_tlock(dev));
  839. r = find_res(dev, id, type);
  840. if (r) {
  841. *slave = r->owner;
  842. err = 0;
  843. }
  844. spin_unlock(mlx4_tlock(dev));
  845. return err;
  846. }
  847. static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
  848. enum mlx4_resource type)
  849. {
  850. struct res_common *r;
  851. spin_lock_irq(mlx4_tlock(dev));
  852. r = find_res(dev, res_id, type);
  853. if (r) {
  854. r->state = r->from_state;
  855. r->func_name = "";
  856. }
  857. spin_unlock_irq(mlx4_tlock(dev));
  858. }
  859. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  860. u64 in_param, u64 *out_param, int port);
  861. static int handle_existing_counter(struct mlx4_dev *dev, u8 slave, int port,
  862. int counter_index)
  863. {
  864. struct res_common *r;
  865. struct res_counter *counter;
  866. int ret = 0;
  867. if (counter_index == MLX4_SINK_COUNTER_INDEX(dev))
  868. return ret;
  869. spin_lock_irq(mlx4_tlock(dev));
  870. r = find_res(dev, counter_index, RES_COUNTER);
  871. if (!r || r->owner != slave) {
  872. ret = -EINVAL;
  873. } else {
  874. counter = container_of(r, struct res_counter, com);
  875. if (!counter->port)
  876. counter->port = port;
  877. }
  878. spin_unlock_irq(mlx4_tlock(dev));
  879. return ret;
  880. }
  881. static int handle_unexisting_counter(struct mlx4_dev *dev,
  882. struct mlx4_qp_context *qpc, u8 slave,
  883. int port)
  884. {
  885. struct mlx4_priv *priv = mlx4_priv(dev);
  886. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  887. struct res_common *tmp;
  888. struct res_counter *counter;
  889. u64 counter_idx = MLX4_SINK_COUNTER_INDEX(dev);
  890. int err = 0;
  891. spin_lock_irq(mlx4_tlock(dev));
  892. list_for_each_entry(tmp,
  893. &tracker->slave_list[slave].res_list[RES_COUNTER],
  894. list) {
  895. counter = container_of(tmp, struct res_counter, com);
  896. if (port == counter->port) {
  897. qpc->pri_path.counter_index = counter->com.res_id;
  898. spin_unlock_irq(mlx4_tlock(dev));
  899. return 0;
  900. }
  901. }
  902. spin_unlock_irq(mlx4_tlock(dev));
  903. /* No existing counter, need to allocate a new counter */
  904. err = counter_alloc_res(dev, slave, RES_OP_RESERVE, 0, 0, &counter_idx,
  905. port);
  906. if (err == -ENOENT) {
  907. err = 0;
  908. } else if (err && err != -ENOSPC) {
  909. mlx4_err(dev, "%s: failed to create new counter for slave %d err %d\n",
  910. __func__, slave, err);
  911. } else {
  912. qpc->pri_path.counter_index = counter_idx;
  913. mlx4_dbg(dev, "%s: alloc new counter for slave %d index %d\n",
  914. __func__, slave, qpc->pri_path.counter_index);
  915. err = 0;
  916. }
  917. return err;
  918. }
  919. static int handle_counter(struct mlx4_dev *dev, struct mlx4_qp_context *qpc,
  920. u8 slave, int port)
  921. {
  922. if (qpc->pri_path.counter_index != MLX4_SINK_COUNTER_INDEX(dev))
  923. return handle_existing_counter(dev, slave, port,
  924. qpc->pri_path.counter_index);
  925. return handle_unexisting_counter(dev, qpc, slave, port);
  926. }
  927. static struct res_common *alloc_qp_tr(int id)
  928. {
  929. struct res_qp *ret;
  930. ret = kzalloc(sizeof(*ret), GFP_KERNEL);
  931. if (!ret)
  932. return NULL;
  933. ret->com.res_id = id;
  934. ret->com.state = RES_QP_RESERVED;
  935. ret->local_qpn = id;
  936. INIT_LIST_HEAD(&ret->mcg_list);
  937. spin_lock_init(&ret->mcg_spl);
  938. atomic_set(&ret->ref_count, 0);
  939. return &ret->com;
  940. }
  941. static struct res_common *alloc_mtt_tr(int id, int order)
  942. {
  943. struct res_mtt *ret;
  944. ret = kzalloc(sizeof(*ret), GFP_KERNEL);
  945. if (!ret)
  946. return NULL;
  947. ret->com.res_id = id;
  948. ret->order = order;
  949. ret->com.state = RES_MTT_ALLOCATED;
  950. atomic_set(&ret->ref_count, 0);
  951. return &ret->com;
  952. }
  953. static struct res_common *alloc_mpt_tr(int id, int key)
  954. {
  955. struct res_mpt *ret;
  956. ret = kzalloc(sizeof(*ret), GFP_KERNEL);
  957. if (!ret)
  958. return NULL;
  959. ret->com.res_id = id;
  960. ret->com.state = RES_MPT_RESERVED;
  961. ret->key = key;
  962. return &ret->com;
  963. }
  964. static struct res_common *alloc_eq_tr(int id)
  965. {
  966. struct res_eq *ret;
  967. ret = kzalloc(sizeof(*ret), GFP_KERNEL);
  968. if (!ret)
  969. return NULL;
  970. ret->com.res_id = id;
  971. ret->com.state = RES_EQ_RESERVED;
  972. return &ret->com;
  973. }
  974. static struct res_common *alloc_cq_tr(int id)
  975. {
  976. struct res_cq *ret;
  977. ret = kzalloc(sizeof(*ret), GFP_KERNEL);
  978. if (!ret)
  979. return NULL;
  980. ret->com.res_id = id;
  981. ret->com.state = RES_CQ_ALLOCATED;
  982. atomic_set(&ret->ref_count, 0);
  983. return &ret->com;
  984. }
  985. static struct res_common *alloc_srq_tr(int id)
  986. {
  987. struct res_srq *ret;
  988. ret = kzalloc(sizeof(*ret), GFP_KERNEL);
  989. if (!ret)
  990. return NULL;
  991. ret->com.res_id = id;
  992. ret->com.state = RES_SRQ_ALLOCATED;
  993. atomic_set(&ret->ref_count, 0);
  994. return &ret->com;
  995. }
  996. static struct res_common *alloc_counter_tr(int id, int port)
  997. {
  998. struct res_counter *ret;
  999. ret = kzalloc(sizeof(*ret), GFP_KERNEL);
  1000. if (!ret)
  1001. return NULL;
  1002. ret->com.res_id = id;
  1003. ret->com.state = RES_COUNTER_ALLOCATED;
  1004. ret->port = port;
  1005. return &ret->com;
  1006. }
  1007. static struct res_common *alloc_xrcdn_tr(int id)
  1008. {
  1009. struct res_xrcdn *ret;
  1010. ret = kzalloc(sizeof(*ret), GFP_KERNEL);
  1011. if (!ret)
  1012. return NULL;
  1013. ret->com.res_id = id;
  1014. ret->com.state = RES_XRCD_ALLOCATED;
  1015. return &ret->com;
  1016. }
  1017. static struct res_common *alloc_fs_rule_tr(u64 id, int qpn)
  1018. {
  1019. struct res_fs_rule *ret;
  1020. ret = kzalloc(sizeof(*ret), GFP_KERNEL);
  1021. if (!ret)
  1022. return NULL;
  1023. ret->com.res_id = id;
  1024. ret->com.state = RES_FS_RULE_ALLOCATED;
  1025. ret->qpn = qpn;
  1026. return &ret->com;
  1027. }
  1028. static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
  1029. int extra)
  1030. {
  1031. struct res_common *ret;
  1032. switch (type) {
  1033. case RES_QP:
  1034. ret = alloc_qp_tr(id);
  1035. break;
  1036. case RES_MPT:
  1037. ret = alloc_mpt_tr(id, extra);
  1038. break;
  1039. case RES_MTT:
  1040. ret = alloc_mtt_tr(id, extra);
  1041. break;
  1042. case RES_EQ:
  1043. ret = alloc_eq_tr(id);
  1044. break;
  1045. case RES_CQ:
  1046. ret = alloc_cq_tr(id);
  1047. break;
  1048. case RES_SRQ:
  1049. ret = alloc_srq_tr(id);
  1050. break;
  1051. case RES_MAC:
  1052. pr_err("implementation missing\n");
  1053. return NULL;
  1054. case RES_COUNTER:
  1055. ret = alloc_counter_tr(id, extra);
  1056. break;
  1057. case RES_XRCD:
  1058. ret = alloc_xrcdn_tr(id);
  1059. break;
  1060. case RES_FS_RULE:
  1061. ret = alloc_fs_rule_tr(id, extra);
  1062. break;
  1063. default:
  1064. return NULL;
  1065. }
  1066. if (ret)
  1067. ret->owner = slave;
  1068. return ret;
  1069. }
  1070. int mlx4_calc_vf_counters(struct mlx4_dev *dev, int slave, int port,
  1071. struct mlx4_counter *data)
  1072. {
  1073. struct mlx4_priv *priv = mlx4_priv(dev);
  1074. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1075. struct res_common *tmp;
  1076. struct res_counter *counter;
  1077. int *counters_arr;
  1078. int i = 0, err = 0;
  1079. memset(data, 0, sizeof(*data));
  1080. counters_arr = kmalloc_array(dev->caps.max_counters,
  1081. sizeof(*counters_arr), GFP_KERNEL);
  1082. if (!counters_arr)
  1083. return -ENOMEM;
  1084. spin_lock_irq(mlx4_tlock(dev));
  1085. list_for_each_entry(tmp,
  1086. &tracker->slave_list[slave].res_list[RES_COUNTER],
  1087. list) {
  1088. counter = container_of(tmp, struct res_counter, com);
  1089. if (counter->port == port) {
  1090. counters_arr[i] = (int)tmp->res_id;
  1091. i++;
  1092. }
  1093. }
  1094. spin_unlock_irq(mlx4_tlock(dev));
  1095. counters_arr[i] = -1;
  1096. i = 0;
  1097. while (counters_arr[i] != -1) {
  1098. err = mlx4_get_counter_stats(dev, counters_arr[i], data,
  1099. 0);
  1100. if (err) {
  1101. memset(data, 0, sizeof(*data));
  1102. goto table_changed;
  1103. }
  1104. i++;
  1105. }
  1106. table_changed:
  1107. kfree(counters_arr);
  1108. return 0;
  1109. }
  1110. static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  1111. enum mlx4_resource type, int extra)
  1112. {
  1113. int i;
  1114. int err;
  1115. struct mlx4_priv *priv = mlx4_priv(dev);
  1116. struct res_common **res_arr;
  1117. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1118. struct rb_root *root = &tracker->res_tree[type];
  1119. res_arr = kcalloc(count, sizeof(*res_arr), GFP_KERNEL);
  1120. if (!res_arr)
  1121. return -ENOMEM;
  1122. for (i = 0; i < count; ++i) {
  1123. res_arr[i] = alloc_tr(base + i, type, slave, extra);
  1124. if (!res_arr[i]) {
  1125. for (--i; i >= 0; --i)
  1126. kfree(res_arr[i]);
  1127. kfree(res_arr);
  1128. return -ENOMEM;
  1129. }
  1130. }
  1131. spin_lock_irq(mlx4_tlock(dev));
  1132. for (i = 0; i < count; ++i) {
  1133. if (find_res(dev, base + i, type)) {
  1134. err = -EEXIST;
  1135. goto undo;
  1136. }
  1137. err = res_tracker_insert(root, res_arr[i]);
  1138. if (err)
  1139. goto undo;
  1140. list_add_tail(&res_arr[i]->list,
  1141. &tracker->slave_list[slave].res_list[type]);
  1142. }
  1143. spin_unlock_irq(mlx4_tlock(dev));
  1144. kfree(res_arr);
  1145. return 0;
  1146. undo:
  1147. for (--i; i >= 0; --i) {
  1148. rb_erase(&res_arr[i]->node, root);
  1149. list_del_init(&res_arr[i]->list);
  1150. }
  1151. spin_unlock_irq(mlx4_tlock(dev));
  1152. for (i = 0; i < count; ++i)
  1153. kfree(res_arr[i]);
  1154. kfree(res_arr);
  1155. return err;
  1156. }
  1157. static int remove_qp_ok(struct res_qp *res)
  1158. {
  1159. if (res->com.state == RES_QP_BUSY || atomic_read(&res->ref_count) ||
  1160. !list_empty(&res->mcg_list)) {
  1161. pr_err("resource tracker: fail to remove qp, state %d, ref_count %d\n",
  1162. res->com.state, atomic_read(&res->ref_count));
  1163. return -EBUSY;
  1164. } else if (res->com.state != RES_QP_RESERVED) {
  1165. return -EPERM;
  1166. }
  1167. return 0;
  1168. }
  1169. static int remove_mtt_ok(struct res_mtt *res, int order)
  1170. {
  1171. if (res->com.state == RES_MTT_BUSY ||
  1172. atomic_read(&res->ref_count)) {
  1173. pr_devel("%s-%d: state %s, ref_count %d\n",
  1174. __func__, __LINE__,
  1175. mtt_states_str(res->com.state),
  1176. atomic_read(&res->ref_count));
  1177. return -EBUSY;
  1178. } else if (res->com.state != RES_MTT_ALLOCATED)
  1179. return -EPERM;
  1180. else if (res->order != order)
  1181. return -EINVAL;
  1182. return 0;
  1183. }
  1184. static int remove_mpt_ok(struct res_mpt *res)
  1185. {
  1186. if (res->com.state == RES_MPT_BUSY)
  1187. return -EBUSY;
  1188. else if (res->com.state != RES_MPT_RESERVED)
  1189. return -EPERM;
  1190. return 0;
  1191. }
  1192. static int remove_eq_ok(struct res_eq *res)
  1193. {
  1194. if (res->com.state == RES_MPT_BUSY)
  1195. return -EBUSY;
  1196. else if (res->com.state != RES_MPT_RESERVED)
  1197. return -EPERM;
  1198. return 0;
  1199. }
  1200. static int remove_counter_ok(struct res_counter *res)
  1201. {
  1202. if (res->com.state == RES_COUNTER_BUSY)
  1203. return -EBUSY;
  1204. else if (res->com.state != RES_COUNTER_ALLOCATED)
  1205. return -EPERM;
  1206. return 0;
  1207. }
  1208. static int remove_xrcdn_ok(struct res_xrcdn *res)
  1209. {
  1210. if (res->com.state == RES_XRCD_BUSY)
  1211. return -EBUSY;
  1212. else if (res->com.state != RES_XRCD_ALLOCATED)
  1213. return -EPERM;
  1214. return 0;
  1215. }
  1216. static int remove_fs_rule_ok(struct res_fs_rule *res)
  1217. {
  1218. if (res->com.state == RES_FS_RULE_BUSY)
  1219. return -EBUSY;
  1220. else if (res->com.state != RES_FS_RULE_ALLOCATED)
  1221. return -EPERM;
  1222. return 0;
  1223. }
  1224. static int remove_cq_ok(struct res_cq *res)
  1225. {
  1226. if (res->com.state == RES_CQ_BUSY)
  1227. return -EBUSY;
  1228. else if (res->com.state != RES_CQ_ALLOCATED)
  1229. return -EPERM;
  1230. return 0;
  1231. }
  1232. static int remove_srq_ok(struct res_srq *res)
  1233. {
  1234. if (res->com.state == RES_SRQ_BUSY)
  1235. return -EBUSY;
  1236. else if (res->com.state != RES_SRQ_ALLOCATED)
  1237. return -EPERM;
  1238. return 0;
  1239. }
  1240. static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
  1241. {
  1242. switch (type) {
  1243. case RES_QP:
  1244. return remove_qp_ok((struct res_qp *)res);
  1245. case RES_CQ:
  1246. return remove_cq_ok((struct res_cq *)res);
  1247. case RES_SRQ:
  1248. return remove_srq_ok((struct res_srq *)res);
  1249. case RES_MPT:
  1250. return remove_mpt_ok((struct res_mpt *)res);
  1251. case RES_MTT:
  1252. return remove_mtt_ok((struct res_mtt *)res, extra);
  1253. case RES_MAC:
  1254. return -EOPNOTSUPP;
  1255. case RES_EQ:
  1256. return remove_eq_ok((struct res_eq *)res);
  1257. case RES_COUNTER:
  1258. return remove_counter_ok((struct res_counter *)res);
  1259. case RES_XRCD:
  1260. return remove_xrcdn_ok((struct res_xrcdn *)res);
  1261. case RES_FS_RULE:
  1262. return remove_fs_rule_ok((struct res_fs_rule *)res);
  1263. default:
  1264. return -EINVAL;
  1265. }
  1266. }
  1267. static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  1268. enum mlx4_resource type, int extra)
  1269. {
  1270. u64 i;
  1271. int err;
  1272. struct mlx4_priv *priv = mlx4_priv(dev);
  1273. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1274. struct res_common *r;
  1275. spin_lock_irq(mlx4_tlock(dev));
  1276. for (i = base; i < base + count; ++i) {
  1277. r = res_tracker_lookup(&tracker->res_tree[type], i);
  1278. if (!r) {
  1279. err = -ENOENT;
  1280. goto out;
  1281. }
  1282. if (r->owner != slave) {
  1283. err = -EPERM;
  1284. goto out;
  1285. }
  1286. err = remove_ok(r, type, extra);
  1287. if (err)
  1288. goto out;
  1289. }
  1290. for (i = base; i < base + count; ++i) {
  1291. r = res_tracker_lookup(&tracker->res_tree[type], i);
  1292. rb_erase(&r->node, &tracker->res_tree[type]);
  1293. list_del(&r->list);
  1294. kfree(r);
  1295. }
  1296. err = 0;
  1297. out:
  1298. spin_unlock_irq(mlx4_tlock(dev));
  1299. return err;
  1300. }
  1301. static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
  1302. enum res_qp_states state, struct res_qp **qp,
  1303. int alloc)
  1304. {
  1305. struct mlx4_priv *priv = mlx4_priv(dev);
  1306. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1307. struct res_qp *r;
  1308. int err = 0;
  1309. spin_lock_irq(mlx4_tlock(dev));
  1310. r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
  1311. if (!r)
  1312. err = -ENOENT;
  1313. else if (r->com.owner != slave)
  1314. err = -EPERM;
  1315. else {
  1316. switch (state) {
  1317. case RES_QP_BUSY:
  1318. mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
  1319. __func__, r->com.res_id);
  1320. err = -EBUSY;
  1321. break;
  1322. case RES_QP_RESERVED:
  1323. if (r->com.state == RES_QP_MAPPED && !alloc)
  1324. break;
  1325. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
  1326. err = -EINVAL;
  1327. break;
  1328. case RES_QP_MAPPED:
  1329. if ((r->com.state == RES_QP_RESERVED && alloc) ||
  1330. r->com.state == RES_QP_HW)
  1331. break;
  1332. else {
  1333. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
  1334. r->com.res_id);
  1335. err = -EINVAL;
  1336. }
  1337. break;
  1338. case RES_QP_HW:
  1339. if (r->com.state != RES_QP_MAPPED)
  1340. err = -EINVAL;
  1341. break;
  1342. default:
  1343. err = -EINVAL;
  1344. }
  1345. if (!err) {
  1346. r->com.from_state = r->com.state;
  1347. r->com.to_state = state;
  1348. r->com.state = RES_QP_BUSY;
  1349. if (qp)
  1350. *qp = r;
  1351. }
  1352. }
  1353. spin_unlock_irq(mlx4_tlock(dev));
  1354. return err;
  1355. }
  1356. static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1357. enum res_mpt_states state, struct res_mpt **mpt)
  1358. {
  1359. struct mlx4_priv *priv = mlx4_priv(dev);
  1360. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1361. struct res_mpt *r;
  1362. int err = 0;
  1363. spin_lock_irq(mlx4_tlock(dev));
  1364. r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
  1365. if (!r)
  1366. err = -ENOENT;
  1367. else if (r->com.owner != slave)
  1368. err = -EPERM;
  1369. else {
  1370. switch (state) {
  1371. case RES_MPT_BUSY:
  1372. err = -EINVAL;
  1373. break;
  1374. case RES_MPT_RESERVED:
  1375. if (r->com.state != RES_MPT_MAPPED)
  1376. err = -EINVAL;
  1377. break;
  1378. case RES_MPT_MAPPED:
  1379. if (r->com.state != RES_MPT_RESERVED &&
  1380. r->com.state != RES_MPT_HW)
  1381. err = -EINVAL;
  1382. break;
  1383. case RES_MPT_HW:
  1384. if (r->com.state != RES_MPT_MAPPED)
  1385. err = -EINVAL;
  1386. break;
  1387. default:
  1388. err = -EINVAL;
  1389. }
  1390. if (!err) {
  1391. r->com.from_state = r->com.state;
  1392. r->com.to_state = state;
  1393. r->com.state = RES_MPT_BUSY;
  1394. if (mpt)
  1395. *mpt = r;
  1396. }
  1397. }
  1398. spin_unlock_irq(mlx4_tlock(dev));
  1399. return err;
  1400. }
  1401. static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1402. enum res_eq_states state, struct res_eq **eq)
  1403. {
  1404. struct mlx4_priv *priv = mlx4_priv(dev);
  1405. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1406. struct res_eq *r;
  1407. int err = 0;
  1408. spin_lock_irq(mlx4_tlock(dev));
  1409. r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
  1410. if (!r)
  1411. err = -ENOENT;
  1412. else if (r->com.owner != slave)
  1413. err = -EPERM;
  1414. else {
  1415. switch (state) {
  1416. case RES_EQ_BUSY:
  1417. err = -EINVAL;
  1418. break;
  1419. case RES_EQ_RESERVED:
  1420. if (r->com.state != RES_EQ_HW)
  1421. err = -EINVAL;
  1422. break;
  1423. case RES_EQ_HW:
  1424. if (r->com.state != RES_EQ_RESERVED)
  1425. err = -EINVAL;
  1426. break;
  1427. default:
  1428. err = -EINVAL;
  1429. }
  1430. if (!err) {
  1431. r->com.from_state = r->com.state;
  1432. r->com.to_state = state;
  1433. r->com.state = RES_EQ_BUSY;
  1434. }
  1435. }
  1436. spin_unlock_irq(mlx4_tlock(dev));
  1437. if (!err && eq)
  1438. *eq = r;
  1439. return err;
  1440. }
  1441. static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
  1442. enum res_cq_states state, struct res_cq **cq)
  1443. {
  1444. struct mlx4_priv *priv = mlx4_priv(dev);
  1445. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1446. struct res_cq *r;
  1447. int err;
  1448. spin_lock_irq(mlx4_tlock(dev));
  1449. r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
  1450. if (!r) {
  1451. err = -ENOENT;
  1452. } else if (r->com.owner != slave) {
  1453. err = -EPERM;
  1454. } else if (state == RES_CQ_ALLOCATED) {
  1455. if (r->com.state != RES_CQ_HW)
  1456. err = -EINVAL;
  1457. else if (atomic_read(&r->ref_count))
  1458. err = -EBUSY;
  1459. else
  1460. err = 0;
  1461. } else if (state != RES_CQ_HW || r->com.state != RES_CQ_ALLOCATED) {
  1462. err = -EINVAL;
  1463. } else {
  1464. err = 0;
  1465. }
  1466. if (!err) {
  1467. r->com.from_state = r->com.state;
  1468. r->com.to_state = state;
  1469. r->com.state = RES_CQ_BUSY;
  1470. if (cq)
  1471. *cq = r;
  1472. }
  1473. spin_unlock_irq(mlx4_tlock(dev));
  1474. return err;
  1475. }
  1476. static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1477. enum res_srq_states state, struct res_srq **srq)
  1478. {
  1479. struct mlx4_priv *priv = mlx4_priv(dev);
  1480. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1481. struct res_srq *r;
  1482. int err = 0;
  1483. spin_lock_irq(mlx4_tlock(dev));
  1484. r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
  1485. if (!r) {
  1486. err = -ENOENT;
  1487. } else if (r->com.owner != slave) {
  1488. err = -EPERM;
  1489. } else if (state == RES_SRQ_ALLOCATED) {
  1490. if (r->com.state != RES_SRQ_HW)
  1491. err = -EINVAL;
  1492. else if (atomic_read(&r->ref_count))
  1493. err = -EBUSY;
  1494. } else if (state != RES_SRQ_HW || r->com.state != RES_SRQ_ALLOCATED) {
  1495. err = -EINVAL;
  1496. }
  1497. if (!err) {
  1498. r->com.from_state = r->com.state;
  1499. r->com.to_state = state;
  1500. r->com.state = RES_SRQ_BUSY;
  1501. if (srq)
  1502. *srq = r;
  1503. }
  1504. spin_unlock_irq(mlx4_tlock(dev));
  1505. return err;
  1506. }
  1507. static void res_abort_move(struct mlx4_dev *dev, int slave,
  1508. enum mlx4_resource type, int id)
  1509. {
  1510. struct mlx4_priv *priv = mlx4_priv(dev);
  1511. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1512. struct res_common *r;
  1513. spin_lock_irq(mlx4_tlock(dev));
  1514. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1515. if (r && (r->owner == slave))
  1516. r->state = r->from_state;
  1517. spin_unlock_irq(mlx4_tlock(dev));
  1518. }
  1519. static void res_end_move(struct mlx4_dev *dev, int slave,
  1520. enum mlx4_resource type, int id)
  1521. {
  1522. struct mlx4_priv *priv = mlx4_priv(dev);
  1523. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1524. struct res_common *r;
  1525. spin_lock_irq(mlx4_tlock(dev));
  1526. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1527. if (r && (r->owner == slave))
  1528. r->state = r->to_state;
  1529. spin_unlock_irq(mlx4_tlock(dev));
  1530. }
  1531. static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
  1532. {
  1533. return mlx4_is_qp_reserved(dev, qpn) &&
  1534. (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
  1535. }
  1536. static int fw_reserved(struct mlx4_dev *dev, int qpn)
  1537. {
  1538. return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  1539. }
  1540. static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1541. u64 in_param, u64 *out_param)
  1542. {
  1543. int err;
  1544. int count;
  1545. int align;
  1546. int base;
  1547. int qpn;
  1548. u8 flags;
  1549. switch (op) {
  1550. case RES_OP_RESERVE:
  1551. count = get_param_l(&in_param) & 0xffffff;
  1552. /* Turn off all unsupported QP allocation flags that the
  1553. * slave tries to set.
  1554. */
  1555. flags = (get_param_l(&in_param) >> 24) & dev->caps.alloc_res_qp_mask;
  1556. align = get_param_h(&in_param);
  1557. err = mlx4_grant_resource(dev, slave, RES_QP, count, 0);
  1558. if (err)
  1559. return err;
  1560. err = __mlx4_qp_reserve_range(dev, count, align, &base, flags);
  1561. if (err) {
  1562. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1563. return err;
  1564. }
  1565. err = add_res_range(dev, slave, base, count, RES_QP, 0);
  1566. if (err) {
  1567. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1568. __mlx4_qp_release_range(dev, base, count);
  1569. return err;
  1570. }
  1571. set_param_l(out_param, base);
  1572. break;
  1573. case RES_OP_MAP_ICM:
  1574. qpn = get_param_l(&in_param) & 0x7fffff;
  1575. if (valid_reserved(dev, slave, qpn)) {
  1576. err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1577. if (err)
  1578. return err;
  1579. }
  1580. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
  1581. NULL, 1);
  1582. if (err)
  1583. return err;
  1584. if (!fw_reserved(dev, qpn)) {
  1585. err = __mlx4_qp_alloc_icm(dev, qpn);
  1586. if (err) {
  1587. res_abort_move(dev, slave, RES_QP, qpn);
  1588. return err;
  1589. }
  1590. }
  1591. res_end_move(dev, slave, RES_QP, qpn);
  1592. break;
  1593. default:
  1594. err = -EINVAL;
  1595. break;
  1596. }
  1597. return err;
  1598. }
  1599. static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1600. u64 in_param, u64 *out_param)
  1601. {
  1602. int err = -EINVAL;
  1603. int base;
  1604. int order;
  1605. if (op != RES_OP_RESERVE_AND_MAP)
  1606. return err;
  1607. order = get_param_l(&in_param);
  1608. err = mlx4_grant_resource(dev, slave, RES_MTT, 1 << order, 0);
  1609. if (err)
  1610. return err;
  1611. base = __mlx4_alloc_mtt_range(dev, order);
  1612. if (base == -1) {
  1613. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1614. return -ENOMEM;
  1615. }
  1616. err = add_res_range(dev, slave, base, 1, RES_MTT, order);
  1617. if (err) {
  1618. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1619. __mlx4_free_mtt_range(dev, base, order);
  1620. } else {
  1621. set_param_l(out_param, base);
  1622. }
  1623. return err;
  1624. }
  1625. static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1626. u64 in_param, u64 *out_param)
  1627. {
  1628. int err = -EINVAL;
  1629. int index;
  1630. int id;
  1631. struct res_mpt *mpt;
  1632. switch (op) {
  1633. case RES_OP_RESERVE:
  1634. err = mlx4_grant_resource(dev, slave, RES_MPT, 1, 0);
  1635. if (err)
  1636. break;
  1637. index = __mlx4_mpt_reserve(dev);
  1638. if (index == -1) {
  1639. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1640. break;
  1641. }
  1642. id = index & mpt_mask(dev);
  1643. err = add_res_range(dev, slave, id, 1, RES_MPT, index);
  1644. if (err) {
  1645. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1646. __mlx4_mpt_release(dev, index);
  1647. break;
  1648. }
  1649. set_param_l(out_param, index);
  1650. break;
  1651. case RES_OP_MAP_ICM:
  1652. index = get_param_l(&in_param);
  1653. id = index & mpt_mask(dev);
  1654. err = mr_res_start_move_to(dev, slave, id,
  1655. RES_MPT_MAPPED, &mpt);
  1656. if (err)
  1657. return err;
  1658. err = __mlx4_mpt_alloc_icm(dev, mpt->key);
  1659. if (err) {
  1660. res_abort_move(dev, slave, RES_MPT, id);
  1661. return err;
  1662. }
  1663. res_end_move(dev, slave, RES_MPT, id);
  1664. break;
  1665. }
  1666. return err;
  1667. }
  1668. static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1669. u64 in_param, u64 *out_param)
  1670. {
  1671. int cqn;
  1672. int err;
  1673. switch (op) {
  1674. case RES_OP_RESERVE_AND_MAP:
  1675. err = mlx4_grant_resource(dev, slave, RES_CQ, 1, 0);
  1676. if (err)
  1677. break;
  1678. err = __mlx4_cq_alloc_icm(dev, &cqn);
  1679. if (err) {
  1680. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1681. break;
  1682. }
  1683. err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1684. if (err) {
  1685. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1686. __mlx4_cq_free_icm(dev, cqn);
  1687. break;
  1688. }
  1689. set_param_l(out_param, cqn);
  1690. break;
  1691. default:
  1692. err = -EINVAL;
  1693. }
  1694. return err;
  1695. }
  1696. static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1697. u64 in_param, u64 *out_param)
  1698. {
  1699. int srqn;
  1700. int err;
  1701. switch (op) {
  1702. case RES_OP_RESERVE_AND_MAP:
  1703. err = mlx4_grant_resource(dev, slave, RES_SRQ, 1, 0);
  1704. if (err)
  1705. break;
  1706. err = __mlx4_srq_alloc_icm(dev, &srqn);
  1707. if (err) {
  1708. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1709. break;
  1710. }
  1711. err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1712. if (err) {
  1713. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1714. __mlx4_srq_free_icm(dev, srqn);
  1715. break;
  1716. }
  1717. set_param_l(out_param, srqn);
  1718. break;
  1719. default:
  1720. err = -EINVAL;
  1721. }
  1722. return err;
  1723. }
  1724. static int mac_find_smac_ix_in_slave(struct mlx4_dev *dev, int slave, int port,
  1725. u8 smac_index, u64 *mac)
  1726. {
  1727. struct mlx4_priv *priv = mlx4_priv(dev);
  1728. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1729. struct list_head *mac_list =
  1730. &tracker->slave_list[slave].res_list[RES_MAC];
  1731. struct mac_res *res, *tmp;
  1732. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1733. if (res->smac_index == smac_index && res->port == (u8) port) {
  1734. *mac = res->mac;
  1735. return 0;
  1736. }
  1737. }
  1738. return -ENOENT;
  1739. }
  1740. static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port, u8 smac_index)
  1741. {
  1742. struct mlx4_priv *priv = mlx4_priv(dev);
  1743. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1744. struct list_head *mac_list =
  1745. &tracker->slave_list[slave].res_list[RES_MAC];
  1746. struct mac_res *res, *tmp;
  1747. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1748. if (res->mac == mac && res->port == (u8) port) {
  1749. /* mac found. update ref count */
  1750. ++res->ref_count;
  1751. return 0;
  1752. }
  1753. }
  1754. if (mlx4_grant_resource(dev, slave, RES_MAC, 1, port))
  1755. return -EINVAL;
  1756. res = kzalloc(sizeof(*res), GFP_KERNEL);
  1757. if (!res) {
  1758. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1759. return -ENOMEM;
  1760. }
  1761. res->mac = mac;
  1762. res->port = (u8) port;
  1763. res->smac_index = smac_index;
  1764. res->ref_count = 1;
  1765. list_add_tail(&res->list,
  1766. &tracker->slave_list[slave].res_list[RES_MAC]);
  1767. return 0;
  1768. }
  1769. static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
  1770. int port)
  1771. {
  1772. struct mlx4_priv *priv = mlx4_priv(dev);
  1773. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1774. struct list_head *mac_list =
  1775. &tracker->slave_list[slave].res_list[RES_MAC];
  1776. struct mac_res *res, *tmp;
  1777. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1778. if (res->mac == mac && res->port == (u8) port) {
  1779. if (!--res->ref_count) {
  1780. list_del(&res->list);
  1781. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1782. kfree(res);
  1783. }
  1784. break;
  1785. }
  1786. }
  1787. }
  1788. static void rem_slave_macs(struct mlx4_dev *dev, int slave)
  1789. {
  1790. struct mlx4_priv *priv = mlx4_priv(dev);
  1791. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1792. struct list_head *mac_list =
  1793. &tracker->slave_list[slave].res_list[RES_MAC];
  1794. struct mac_res *res, *tmp;
  1795. int i;
  1796. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1797. list_del(&res->list);
  1798. /* dereference the mac the num times the slave referenced it */
  1799. for (i = 0; i < res->ref_count; i++)
  1800. __mlx4_unregister_mac(dev, res->port, res->mac);
  1801. mlx4_release_resource(dev, slave, RES_MAC, 1, res->port);
  1802. kfree(res);
  1803. }
  1804. }
  1805. static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1806. u64 in_param, u64 *out_param, int in_port)
  1807. {
  1808. int err = -EINVAL;
  1809. int port;
  1810. u64 mac;
  1811. u8 smac_index;
  1812. if (op != RES_OP_RESERVE_AND_MAP)
  1813. return err;
  1814. port = !in_port ? get_param_l(out_param) : in_port;
  1815. port = mlx4_slave_convert_port(
  1816. dev, slave, port);
  1817. if (port < 0)
  1818. return -EINVAL;
  1819. mac = in_param;
  1820. err = __mlx4_register_mac(dev, port, mac);
  1821. if (err >= 0) {
  1822. smac_index = err;
  1823. set_param_l(out_param, err);
  1824. err = 0;
  1825. }
  1826. if (!err) {
  1827. err = mac_add_to_slave(dev, slave, mac, port, smac_index);
  1828. if (err)
  1829. __mlx4_unregister_mac(dev, port, mac);
  1830. }
  1831. return err;
  1832. }
  1833. static int vlan_add_to_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1834. int port, int vlan_index)
  1835. {
  1836. struct mlx4_priv *priv = mlx4_priv(dev);
  1837. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1838. struct list_head *vlan_list =
  1839. &tracker->slave_list[slave].res_list[RES_VLAN];
  1840. struct vlan_res *res, *tmp;
  1841. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1842. if (res->vlan == vlan && res->port == (u8) port) {
  1843. /* vlan found. update ref count */
  1844. ++res->ref_count;
  1845. return 0;
  1846. }
  1847. }
  1848. if (mlx4_grant_resource(dev, slave, RES_VLAN, 1, port))
  1849. return -EINVAL;
  1850. res = kzalloc(sizeof(*res), GFP_KERNEL);
  1851. if (!res) {
  1852. mlx4_release_resource(dev, slave, RES_VLAN, 1, port);
  1853. return -ENOMEM;
  1854. }
  1855. res->vlan = vlan;
  1856. res->port = (u8) port;
  1857. res->vlan_index = vlan_index;
  1858. res->ref_count = 1;
  1859. list_add_tail(&res->list,
  1860. &tracker->slave_list[slave].res_list[RES_VLAN]);
  1861. return 0;
  1862. }
  1863. static void vlan_del_from_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1864. int port)
  1865. {
  1866. struct mlx4_priv *priv = mlx4_priv(dev);
  1867. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1868. struct list_head *vlan_list =
  1869. &tracker->slave_list[slave].res_list[RES_VLAN];
  1870. struct vlan_res *res, *tmp;
  1871. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1872. if (res->vlan == vlan && res->port == (u8) port) {
  1873. if (!--res->ref_count) {
  1874. list_del(&res->list);
  1875. mlx4_release_resource(dev, slave, RES_VLAN,
  1876. 1, port);
  1877. kfree(res);
  1878. }
  1879. break;
  1880. }
  1881. }
  1882. }
  1883. static void rem_slave_vlans(struct mlx4_dev *dev, int slave)
  1884. {
  1885. struct mlx4_priv *priv = mlx4_priv(dev);
  1886. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1887. struct list_head *vlan_list =
  1888. &tracker->slave_list[slave].res_list[RES_VLAN];
  1889. struct vlan_res *res, *tmp;
  1890. int i;
  1891. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1892. list_del(&res->list);
  1893. /* dereference the vlan the num times the slave referenced it */
  1894. for (i = 0; i < res->ref_count; i++)
  1895. __mlx4_unregister_vlan(dev, res->port, res->vlan);
  1896. mlx4_release_resource(dev, slave, RES_VLAN, 1, res->port);
  1897. kfree(res);
  1898. }
  1899. }
  1900. static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1901. u64 in_param, u64 *out_param, int in_port)
  1902. {
  1903. struct mlx4_priv *priv = mlx4_priv(dev);
  1904. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1905. int err;
  1906. u16 vlan;
  1907. int vlan_index;
  1908. int port;
  1909. port = !in_port ? get_param_l(out_param) : in_port;
  1910. if (!port || op != RES_OP_RESERVE_AND_MAP)
  1911. return -EINVAL;
  1912. port = mlx4_slave_convert_port(
  1913. dev, slave, port);
  1914. if (port < 0)
  1915. return -EINVAL;
  1916. /* upstream kernels had NOP for reg/unreg vlan. Continue this. */
  1917. if (!in_port && port > 0 && port <= dev->caps.num_ports) {
  1918. slave_state[slave].old_vlan_api = true;
  1919. return 0;
  1920. }
  1921. vlan = (u16) in_param;
  1922. err = __mlx4_register_vlan(dev, port, vlan, &vlan_index);
  1923. if (!err) {
  1924. set_param_l(out_param, (u32) vlan_index);
  1925. err = vlan_add_to_slave(dev, slave, vlan, port, vlan_index);
  1926. if (err)
  1927. __mlx4_unregister_vlan(dev, port, vlan);
  1928. }
  1929. return err;
  1930. }
  1931. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1932. u64 in_param, u64 *out_param, int port)
  1933. {
  1934. u32 index;
  1935. int err;
  1936. if (op != RES_OP_RESERVE)
  1937. return -EINVAL;
  1938. err = mlx4_grant_resource(dev, slave, RES_COUNTER, 1, 0);
  1939. if (err)
  1940. return err;
  1941. err = __mlx4_counter_alloc(dev, &index);
  1942. if (err) {
  1943. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1944. return err;
  1945. }
  1946. err = add_res_range(dev, slave, index, 1, RES_COUNTER, port);
  1947. if (err) {
  1948. __mlx4_counter_free(dev, index);
  1949. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1950. } else {
  1951. set_param_l(out_param, index);
  1952. }
  1953. return err;
  1954. }
  1955. static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1956. u64 in_param, u64 *out_param)
  1957. {
  1958. u32 xrcdn;
  1959. int err;
  1960. if (op != RES_OP_RESERVE)
  1961. return -EINVAL;
  1962. err = __mlx4_xrcd_alloc(dev, &xrcdn);
  1963. if (err)
  1964. return err;
  1965. err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1966. if (err)
  1967. __mlx4_xrcd_free(dev, xrcdn);
  1968. else
  1969. set_param_l(out_param, xrcdn);
  1970. return err;
  1971. }
  1972. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  1973. struct mlx4_vhcr *vhcr,
  1974. struct mlx4_cmd_mailbox *inbox,
  1975. struct mlx4_cmd_mailbox *outbox,
  1976. struct mlx4_cmd_info *cmd)
  1977. {
  1978. int err;
  1979. int alop = vhcr->op_modifier;
  1980. switch (vhcr->in_modifier & 0xFF) {
  1981. case RES_QP:
  1982. err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1983. vhcr->in_param, &vhcr->out_param);
  1984. break;
  1985. case RES_MTT:
  1986. err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1987. vhcr->in_param, &vhcr->out_param);
  1988. break;
  1989. case RES_MPT:
  1990. err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1991. vhcr->in_param, &vhcr->out_param);
  1992. break;
  1993. case RES_CQ:
  1994. err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1995. vhcr->in_param, &vhcr->out_param);
  1996. break;
  1997. case RES_SRQ:
  1998. err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1999. vhcr->in_param, &vhcr->out_param);
  2000. break;
  2001. case RES_MAC:
  2002. err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
  2003. vhcr->in_param, &vhcr->out_param,
  2004. (vhcr->in_modifier >> 8) & 0xFF);
  2005. break;
  2006. case RES_VLAN:
  2007. err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
  2008. vhcr->in_param, &vhcr->out_param,
  2009. (vhcr->in_modifier >> 8) & 0xFF);
  2010. break;
  2011. case RES_COUNTER:
  2012. err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
  2013. vhcr->in_param, &vhcr->out_param, 0);
  2014. break;
  2015. case RES_XRCD:
  2016. err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
  2017. vhcr->in_param, &vhcr->out_param);
  2018. break;
  2019. default:
  2020. err = -EINVAL;
  2021. break;
  2022. }
  2023. return err;
  2024. }
  2025. static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2026. u64 in_param)
  2027. {
  2028. int err;
  2029. int count;
  2030. int base;
  2031. int qpn;
  2032. switch (op) {
  2033. case RES_OP_RESERVE:
  2034. base = get_param_l(&in_param) & 0x7fffff;
  2035. count = get_param_h(&in_param);
  2036. err = rem_res_range(dev, slave, base, count, RES_QP, 0);
  2037. if (err)
  2038. break;
  2039. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  2040. __mlx4_qp_release_range(dev, base, count);
  2041. break;
  2042. case RES_OP_MAP_ICM:
  2043. qpn = get_param_l(&in_param) & 0x7fffff;
  2044. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
  2045. NULL, 0);
  2046. if (err)
  2047. return err;
  2048. if (!fw_reserved(dev, qpn))
  2049. __mlx4_qp_free_icm(dev, qpn);
  2050. res_end_move(dev, slave, RES_QP, qpn);
  2051. if (valid_reserved(dev, slave, qpn))
  2052. err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
  2053. break;
  2054. default:
  2055. err = -EINVAL;
  2056. break;
  2057. }
  2058. return err;
  2059. }
  2060. static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2061. u64 in_param, u64 *out_param)
  2062. {
  2063. int err = -EINVAL;
  2064. int base;
  2065. int order;
  2066. if (op != RES_OP_RESERVE_AND_MAP)
  2067. return err;
  2068. base = get_param_l(&in_param);
  2069. order = get_param_h(&in_param);
  2070. err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
  2071. if (!err) {
  2072. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  2073. __mlx4_free_mtt_range(dev, base, order);
  2074. }
  2075. return err;
  2076. }
  2077. static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2078. u64 in_param)
  2079. {
  2080. int err = -EINVAL;
  2081. int index;
  2082. int id;
  2083. struct res_mpt *mpt;
  2084. switch (op) {
  2085. case RES_OP_RESERVE:
  2086. index = get_param_l(&in_param);
  2087. id = index & mpt_mask(dev);
  2088. err = get_res(dev, slave, id, RES_MPT, &mpt);
  2089. if (err)
  2090. break;
  2091. index = mpt->key;
  2092. put_res(dev, slave, id, RES_MPT);
  2093. err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
  2094. if (err)
  2095. break;
  2096. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  2097. __mlx4_mpt_release(dev, index);
  2098. break;
  2099. case RES_OP_MAP_ICM:
  2100. index = get_param_l(&in_param);
  2101. id = index & mpt_mask(dev);
  2102. err = mr_res_start_move_to(dev, slave, id,
  2103. RES_MPT_RESERVED, &mpt);
  2104. if (err)
  2105. return err;
  2106. __mlx4_mpt_free_icm(dev, mpt->key);
  2107. res_end_move(dev, slave, RES_MPT, id);
  2108. break;
  2109. default:
  2110. err = -EINVAL;
  2111. break;
  2112. }
  2113. return err;
  2114. }
  2115. static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2116. u64 in_param, u64 *out_param)
  2117. {
  2118. int cqn;
  2119. int err;
  2120. switch (op) {
  2121. case RES_OP_RESERVE_AND_MAP:
  2122. cqn = get_param_l(&in_param);
  2123. err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  2124. if (err)
  2125. break;
  2126. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  2127. __mlx4_cq_free_icm(dev, cqn);
  2128. break;
  2129. default:
  2130. err = -EINVAL;
  2131. break;
  2132. }
  2133. return err;
  2134. }
  2135. static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2136. u64 in_param, u64 *out_param)
  2137. {
  2138. int srqn;
  2139. int err;
  2140. switch (op) {
  2141. case RES_OP_RESERVE_AND_MAP:
  2142. srqn = get_param_l(&in_param);
  2143. err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  2144. if (err)
  2145. break;
  2146. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  2147. __mlx4_srq_free_icm(dev, srqn);
  2148. break;
  2149. default:
  2150. err = -EINVAL;
  2151. break;
  2152. }
  2153. return err;
  2154. }
  2155. static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2156. u64 in_param, u64 *out_param, int in_port)
  2157. {
  2158. int port;
  2159. int err = 0;
  2160. switch (op) {
  2161. case RES_OP_RESERVE_AND_MAP:
  2162. port = !in_port ? get_param_l(out_param) : in_port;
  2163. port = mlx4_slave_convert_port(
  2164. dev, slave, port);
  2165. if (port < 0)
  2166. return -EINVAL;
  2167. mac_del_from_slave(dev, slave, in_param, port);
  2168. __mlx4_unregister_mac(dev, port, in_param);
  2169. break;
  2170. default:
  2171. err = -EINVAL;
  2172. break;
  2173. }
  2174. return err;
  2175. }
  2176. static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2177. u64 in_param, u64 *out_param, int port)
  2178. {
  2179. struct mlx4_priv *priv = mlx4_priv(dev);
  2180. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  2181. int err = 0;
  2182. port = mlx4_slave_convert_port(
  2183. dev, slave, port);
  2184. if (port < 0)
  2185. return -EINVAL;
  2186. switch (op) {
  2187. case RES_OP_RESERVE_AND_MAP:
  2188. if (slave_state[slave].old_vlan_api)
  2189. return 0;
  2190. if (!port)
  2191. return -EINVAL;
  2192. vlan_del_from_slave(dev, slave, in_param, port);
  2193. __mlx4_unregister_vlan(dev, port, in_param);
  2194. break;
  2195. default:
  2196. err = -EINVAL;
  2197. break;
  2198. }
  2199. return err;
  2200. }
  2201. static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2202. u64 in_param, u64 *out_param)
  2203. {
  2204. int index;
  2205. int err;
  2206. if (op != RES_OP_RESERVE)
  2207. return -EINVAL;
  2208. index = get_param_l(&in_param);
  2209. if (index == MLX4_SINK_COUNTER_INDEX(dev))
  2210. return 0;
  2211. err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  2212. if (err)
  2213. return err;
  2214. __mlx4_counter_free(dev, index);
  2215. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  2216. return err;
  2217. }
  2218. static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2219. u64 in_param, u64 *out_param)
  2220. {
  2221. int xrcdn;
  2222. int err;
  2223. if (op != RES_OP_RESERVE)
  2224. return -EINVAL;
  2225. xrcdn = get_param_l(&in_param);
  2226. err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  2227. if (err)
  2228. return err;
  2229. __mlx4_xrcd_free(dev, xrcdn);
  2230. return err;
  2231. }
  2232. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  2233. struct mlx4_vhcr *vhcr,
  2234. struct mlx4_cmd_mailbox *inbox,
  2235. struct mlx4_cmd_mailbox *outbox,
  2236. struct mlx4_cmd_info *cmd)
  2237. {
  2238. int err = -EINVAL;
  2239. int alop = vhcr->op_modifier;
  2240. switch (vhcr->in_modifier & 0xFF) {
  2241. case RES_QP:
  2242. err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
  2243. vhcr->in_param);
  2244. break;
  2245. case RES_MTT:
  2246. err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
  2247. vhcr->in_param, &vhcr->out_param);
  2248. break;
  2249. case RES_MPT:
  2250. err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
  2251. vhcr->in_param);
  2252. break;
  2253. case RES_CQ:
  2254. err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
  2255. vhcr->in_param, &vhcr->out_param);
  2256. break;
  2257. case RES_SRQ:
  2258. err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
  2259. vhcr->in_param, &vhcr->out_param);
  2260. break;
  2261. case RES_MAC:
  2262. err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
  2263. vhcr->in_param, &vhcr->out_param,
  2264. (vhcr->in_modifier >> 8) & 0xFF);
  2265. break;
  2266. case RES_VLAN:
  2267. err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
  2268. vhcr->in_param, &vhcr->out_param,
  2269. (vhcr->in_modifier >> 8) & 0xFF);
  2270. break;
  2271. case RES_COUNTER:
  2272. err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
  2273. vhcr->in_param, &vhcr->out_param);
  2274. break;
  2275. case RES_XRCD:
  2276. err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
  2277. vhcr->in_param, &vhcr->out_param);
  2278. default:
  2279. break;
  2280. }
  2281. return err;
  2282. }
  2283. /* ugly but other choices are uglier */
  2284. static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
  2285. {
  2286. return (be32_to_cpu(mpt->flags) >> 9) & 1;
  2287. }
  2288. static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
  2289. {
  2290. return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
  2291. }
  2292. static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
  2293. {
  2294. return be32_to_cpu(mpt->mtt_sz);
  2295. }
  2296. static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
  2297. {
  2298. return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
  2299. }
  2300. static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
  2301. {
  2302. return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
  2303. }
  2304. static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
  2305. {
  2306. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
  2307. }
  2308. static int mr_is_region(struct mlx4_mpt_entry *mpt)
  2309. {
  2310. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
  2311. }
  2312. static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
  2313. {
  2314. return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
  2315. }
  2316. static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
  2317. {
  2318. return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
  2319. }
  2320. static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
  2321. {
  2322. int page_shift = (qpc->log_page_size & 0x3f) + 12;
  2323. int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
  2324. int log_sq_sride = qpc->sq_size_stride & 7;
  2325. int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
  2326. int log_rq_stride = qpc->rq_size_stride & 7;
  2327. int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
  2328. int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
  2329. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  2330. int xrc = (ts == MLX4_QP_ST_XRC) ? 1 : 0;
  2331. int sq_size;
  2332. int rq_size;
  2333. int total_pages;
  2334. int total_mem;
  2335. int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
  2336. int tot;
  2337. sq_size = 1 << (log_sq_size + log_sq_sride + 4);
  2338. rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
  2339. total_mem = sq_size + rq_size;
  2340. tot = (total_mem + (page_offset << 6)) >> page_shift;
  2341. total_pages = !tot ? 1 : roundup_pow_of_two(tot);
  2342. return total_pages;
  2343. }
  2344. static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
  2345. int size, struct res_mtt *mtt)
  2346. {
  2347. int res_start = mtt->com.res_id;
  2348. int res_size = (1 << mtt->order);
  2349. if (start < res_start || start + size > res_start + res_size)
  2350. return -EPERM;
  2351. return 0;
  2352. }
  2353. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2354. struct mlx4_vhcr *vhcr,
  2355. struct mlx4_cmd_mailbox *inbox,
  2356. struct mlx4_cmd_mailbox *outbox,
  2357. struct mlx4_cmd_info *cmd)
  2358. {
  2359. int err;
  2360. int index = vhcr->in_modifier;
  2361. struct res_mtt *mtt;
  2362. struct res_mpt *mpt = NULL;
  2363. int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
  2364. int phys;
  2365. int id;
  2366. u32 pd;
  2367. int pd_slave;
  2368. id = index & mpt_mask(dev);
  2369. err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
  2370. if (err)
  2371. return err;
  2372. /* Disable memory windows for VFs. */
  2373. if (!mr_is_region(inbox->buf)) {
  2374. err = -EPERM;
  2375. goto ex_abort;
  2376. }
  2377. /* Make sure that the PD bits related to the slave id are zeros. */
  2378. pd = mr_get_pd(inbox->buf);
  2379. pd_slave = (pd >> 17) & 0x7f;
  2380. if (pd_slave != 0 && --pd_slave != slave) {
  2381. err = -EPERM;
  2382. goto ex_abort;
  2383. }
  2384. if (mr_is_fmr(inbox->buf)) {
  2385. /* FMR and Bind Enable are forbidden in slave devices. */
  2386. if (mr_is_bind_enabled(inbox->buf)) {
  2387. err = -EPERM;
  2388. goto ex_abort;
  2389. }
  2390. /* FMR and Memory Windows are also forbidden. */
  2391. if (!mr_is_region(inbox->buf)) {
  2392. err = -EPERM;
  2393. goto ex_abort;
  2394. }
  2395. }
  2396. phys = mr_phys_mpt(inbox->buf);
  2397. if (!phys) {
  2398. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2399. if (err)
  2400. goto ex_abort;
  2401. err = check_mtt_range(dev, slave, mtt_base,
  2402. mr_get_mtt_size(inbox->buf), mtt);
  2403. if (err)
  2404. goto ex_put;
  2405. mpt->mtt = mtt;
  2406. }
  2407. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2408. if (err)
  2409. goto ex_put;
  2410. if (!phys) {
  2411. atomic_inc(&mtt->ref_count);
  2412. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2413. }
  2414. res_end_move(dev, slave, RES_MPT, id);
  2415. return 0;
  2416. ex_put:
  2417. if (!phys)
  2418. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2419. ex_abort:
  2420. res_abort_move(dev, slave, RES_MPT, id);
  2421. return err;
  2422. }
  2423. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2424. struct mlx4_vhcr *vhcr,
  2425. struct mlx4_cmd_mailbox *inbox,
  2426. struct mlx4_cmd_mailbox *outbox,
  2427. struct mlx4_cmd_info *cmd)
  2428. {
  2429. int err;
  2430. int index = vhcr->in_modifier;
  2431. struct res_mpt *mpt;
  2432. int id;
  2433. id = index & mpt_mask(dev);
  2434. err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
  2435. if (err)
  2436. return err;
  2437. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2438. if (err)
  2439. goto ex_abort;
  2440. if (mpt->mtt)
  2441. atomic_dec(&mpt->mtt->ref_count);
  2442. res_end_move(dev, slave, RES_MPT, id);
  2443. return 0;
  2444. ex_abort:
  2445. res_abort_move(dev, slave, RES_MPT, id);
  2446. return err;
  2447. }
  2448. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2449. struct mlx4_vhcr *vhcr,
  2450. struct mlx4_cmd_mailbox *inbox,
  2451. struct mlx4_cmd_mailbox *outbox,
  2452. struct mlx4_cmd_info *cmd)
  2453. {
  2454. int err;
  2455. int index = vhcr->in_modifier;
  2456. struct res_mpt *mpt;
  2457. int id;
  2458. id = index & mpt_mask(dev);
  2459. err = get_res(dev, slave, id, RES_MPT, &mpt);
  2460. if (err)
  2461. return err;
  2462. if (mpt->com.from_state == RES_MPT_MAPPED) {
  2463. /* In order to allow rereg in SRIOV, we need to alter the MPT entry. To do
  2464. * that, the VF must read the MPT. But since the MPT entry memory is not
  2465. * in the VF's virtual memory space, it must use QUERY_MPT to obtain the
  2466. * entry contents. To guarantee that the MPT cannot be changed, the driver
  2467. * must perform HW2SW_MPT before this query and return the MPT entry to HW
  2468. * ownership fofollowing the change. The change here allows the VF to
  2469. * perform QUERY_MPT also when the entry is in SW ownership.
  2470. */
  2471. struct mlx4_mpt_entry *mpt_entry = mlx4_table_find(
  2472. &mlx4_priv(dev)->mr_table.dmpt_table,
  2473. mpt->key, NULL);
  2474. if (NULL == mpt_entry || NULL == outbox->buf) {
  2475. err = -EINVAL;
  2476. goto out;
  2477. }
  2478. memcpy(outbox->buf, mpt_entry, sizeof(*mpt_entry));
  2479. err = 0;
  2480. } else if (mpt->com.from_state == RES_MPT_HW) {
  2481. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2482. } else {
  2483. err = -EBUSY;
  2484. goto out;
  2485. }
  2486. out:
  2487. put_res(dev, slave, id, RES_MPT);
  2488. return err;
  2489. }
  2490. static int qp_get_rcqn(struct mlx4_qp_context *qpc)
  2491. {
  2492. return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
  2493. }
  2494. static int qp_get_scqn(struct mlx4_qp_context *qpc)
  2495. {
  2496. return be32_to_cpu(qpc->cqn_send) & 0xffffff;
  2497. }
  2498. static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
  2499. {
  2500. return be32_to_cpu(qpc->srqn) & 0x1ffffff;
  2501. }
  2502. static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
  2503. struct mlx4_qp_context *context)
  2504. {
  2505. u32 qpn = vhcr->in_modifier & 0xffffff;
  2506. u32 qkey = 0;
  2507. if (mlx4_get_parav_qkey(dev, qpn, &qkey))
  2508. return;
  2509. /* adjust qkey in qp context */
  2510. context->qkey = cpu_to_be32(qkey);
  2511. }
  2512. static int adjust_qp_sched_queue(struct mlx4_dev *dev, int slave,
  2513. struct mlx4_qp_context *qpc,
  2514. struct mlx4_cmd_mailbox *inbox);
  2515. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2516. struct mlx4_vhcr *vhcr,
  2517. struct mlx4_cmd_mailbox *inbox,
  2518. struct mlx4_cmd_mailbox *outbox,
  2519. struct mlx4_cmd_info *cmd)
  2520. {
  2521. int err;
  2522. int qpn = vhcr->in_modifier & 0x7fffff;
  2523. struct res_mtt *mtt;
  2524. struct res_qp *qp;
  2525. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2526. int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
  2527. int mtt_size = qp_get_mtt_size(qpc);
  2528. struct res_cq *rcq;
  2529. struct res_cq *scq;
  2530. int rcqn = qp_get_rcqn(qpc);
  2531. int scqn = qp_get_scqn(qpc);
  2532. u32 srqn = qp_get_srqn(qpc) & 0xffffff;
  2533. int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
  2534. struct res_srq *srq;
  2535. int local_qpn = vhcr->in_modifier & 0xffffff;
  2536. err = adjust_qp_sched_queue(dev, slave, qpc, inbox);
  2537. if (err)
  2538. return err;
  2539. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
  2540. if (err)
  2541. return err;
  2542. qp->local_qpn = local_qpn;
  2543. qp->sched_queue = 0;
  2544. qp->param3 = 0;
  2545. qp->vlan_control = 0;
  2546. qp->fvl_rx = 0;
  2547. qp->pri_path_fl = 0;
  2548. qp->vlan_index = 0;
  2549. qp->feup = 0;
  2550. qp->qpc_flags = be32_to_cpu(qpc->flags);
  2551. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2552. if (err)
  2553. goto ex_abort;
  2554. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2555. if (err)
  2556. goto ex_put_mtt;
  2557. err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
  2558. if (err)
  2559. goto ex_put_mtt;
  2560. if (scqn != rcqn) {
  2561. err = get_res(dev, slave, scqn, RES_CQ, &scq);
  2562. if (err)
  2563. goto ex_put_rcq;
  2564. } else
  2565. scq = rcq;
  2566. if (use_srq) {
  2567. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2568. if (err)
  2569. goto ex_put_scq;
  2570. }
  2571. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2572. update_pkey_index(dev, slave, inbox);
  2573. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2574. if (err)
  2575. goto ex_put_srq;
  2576. atomic_inc(&mtt->ref_count);
  2577. qp->mtt = mtt;
  2578. atomic_inc(&rcq->ref_count);
  2579. qp->rcq = rcq;
  2580. atomic_inc(&scq->ref_count);
  2581. qp->scq = scq;
  2582. if (scqn != rcqn)
  2583. put_res(dev, slave, scqn, RES_CQ);
  2584. if (use_srq) {
  2585. atomic_inc(&srq->ref_count);
  2586. put_res(dev, slave, srqn, RES_SRQ);
  2587. qp->srq = srq;
  2588. }
  2589. /* Save param3 for dynamic changes from VST back to VGT */
  2590. qp->param3 = qpc->param3;
  2591. put_res(dev, slave, rcqn, RES_CQ);
  2592. put_res(dev, slave, mtt_base, RES_MTT);
  2593. res_end_move(dev, slave, RES_QP, qpn);
  2594. return 0;
  2595. ex_put_srq:
  2596. if (use_srq)
  2597. put_res(dev, slave, srqn, RES_SRQ);
  2598. ex_put_scq:
  2599. if (scqn != rcqn)
  2600. put_res(dev, slave, scqn, RES_CQ);
  2601. ex_put_rcq:
  2602. put_res(dev, slave, rcqn, RES_CQ);
  2603. ex_put_mtt:
  2604. put_res(dev, slave, mtt_base, RES_MTT);
  2605. ex_abort:
  2606. res_abort_move(dev, slave, RES_QP, qpn);
  2607. return err;
  2608. }
  2609. static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
  2610. {
  2611. return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
  2612. }
  2613. static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
  2614. {
  2615. int log_eq_size = eqc->log_eq_size & 0x1f;
  2616. int page_shift = (eqc->log_page_size & 0x3f) + 12;
  2617. if (log_eq_size + 5 < page_shift)
  2618. return 1;
  2619. return 1 << (log_eq_size + 5 - page_shift);
  2620. }
  2621. static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
  2622. {
  2623. return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
  2624. }
  2625. static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
  2626. {
  2627. int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
  2628. int page_shift = (cqc->log_page_size & 0x3f) + 12;
  2629. if (log_cq_size + 5 < page_shift)
  2630. return 1;
  2631. return 1 << (log_cq_size + 5 - page_shift);
  2632. }
  2633. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2634. struct mlx4_vhcr *vhcr,
  2635. struct mlx4_cmd_mailbox *inbox,
  2636. struct mlx4_cmd_mailbox *outbox,
  2637. struct mlx4_cmd_info *cmd)
  2638. {
  2639. int err;
  2640. int eqn = vhcr->in_modifier;
  2641. int res_id = (slave << 10) | eqn;
  2642. struct mlx4_eq_context *eqc = inbox->buf;
  2643. int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
  2644. int mtt_size = eq_get_mtt_size(eqc);
  2645. struct res_eq *eq;
  2646. struct res_mtt *mtt;
  2647. err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2648. if (err)
  2649. return err;
  2650. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
  2651. if (err)
  2652. goto out_add;
  2653. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2654. if (err)
  2655. goto out_move;
  2656. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2657. if (err)
  2658. goto out_put;
  2659. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2660. if (err)
  2661. goto out_put;
  2662. atomic_inc(&mtt->ref_count);
  2663. eq->mtt = mtt;
  2664. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2665. res_end_move(dev, slave, RES_EQ, res_id);
  2666. return 0;
  2667. out_put:
  2668. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2669. out_move:
  2670. res_abort_move(dev, slave, RES_EQ, res_id);
  2671. out_add:
  2672. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2673. return err;
  2674. }
  2675. int mlx4_CONFIG_DEV_wrapper(struct mlx4_dev *dev, int slave,
  2676. struct mlx4_vhcr *vhcr,
  2677. struct mlx4_cmd_mailbox *inbox,
  2678. struct mlx4_cmd_mailbox *outbox,
  2679. struct mlx4_cmd_info *cmd)
  2680. {
  2681. int err;
  2682. u8 get = vhcr->op_modifier;
  2683. if (get != 1)
  2684. return -EPERM;
  2685. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2686. return err;
  2687. }
  2688. static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
  2689. int len, struct res_mtt **res)
  2690. {
  2691. struct mlx4_priv *priv = mlx4_priv(dev);
  2692. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2693. struct res_mtt *mtt;
  2694. int err = -EINVAL;
  2695. spin_lock_irq(mlx4_tlock(dev));
  2696. list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
  2697. com.list) {
  2698. if (!check_mtt_range(dev, slave, start, len, mtt)) {
  2699. *res = mtt;
  2700. mtt->com.from_state = mtt->com.state;
  2701. mtt->com.state = RES_MTT_BUSY;
  2702. err = 0;
  2703. break;
  2704. }
  2705. }
  2706. spin_unlock_irq(mlx4_tlock(dev));
  2707. return err;
  2708. }
  2709. static int verify_qp_parameters(struct mlx4_dev *dev,
  2710. struct mlx4_vhcr *vhcr,
  2711. struct mlx4_cmd_mailbox *inbox,
  2712. enum qp_transition transition, u8 slave)
  2713. {
  2714. u32 qp_type;
  2715. u32 qpn;
  2716. struct mlx4_qp_context *qp_ctx;
  2717. enum mlx4_qp_optpar optpar;
  2718. int port;
  2719. int num_gids;
  2720. qp_ctx = inbox->buf + 8;
  2721. qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  2722. optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  2723. if (slave != mlx4_master_func_num(dev)) {
  2724. qp_ctx->params2 &= ~cpu_to_be32(MLX4_QP_BIT_FPP);
  2725. /* setting QP rate-limit is disallowed for VFs */
  2726. if (qp_ctx->rate_limit_params)
  2727. return -EPERM;
  2728. }
  2729. switch (qp_type) {
  2730. case MLX4_QP_ST_RC:
  2731. case MLX4_QP_ST_XRC:
  2732. case MLX4_QP_ST_UC:
  2733. switch (transition) {
  2734. case QP_TRANS_INIT2RTR:
  2735. case QP_TRANS_RTR2RTS:
  2736. case QP_TRANS_RTS2RTS:
  2737. case QP_TRANS_SQD2SQD:
  2738. case QP_TRANS_SQD2RTS:
  2739. if (slave != mlx4_master_func_num(dev)) {
  2740. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
  2741. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  2742. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
  2743. num_gids = mlx4_get_slave_num_gids(dev, slave, port);
  2744. else
  2745. num_gids = 1;
  2746. if (qp_ctx->pri_path.mgid_index >= num_gids)
  2747. return -EINVAL;
  2748. }
  2749. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  2750. port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
  2751. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
  2752. num_gids = mlx4_get_slave_num_gids(dev, slave, port);
  2753. else
  2754. num_gids = 1;
  2755. if (qp_ctx->alt_path.mgid_index >= num_gids)
  2756. return -EINVAL;
  2757. }
  2758. }
  2759. break;
  2760. default:
  2761. break;
  2762. }
  2763. break;
  2764. case MLX4_QP_ST_MLX:
  2765. qpn = vhcr->in_modifier & 0x7fffff;
  2766. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  2767. if (transition == QP_TRANS_INIT2RTR &&
  2768. slave != mlx4_master_func_num(dev) &&
  2769. mlx4_is_qp_reserved(dev, qpn) &&
  2770. !mlx4_vf_smi_enabled(dev, slave, port)) {
  2771. /* only enabled VFs may create MLX proxy QPs */
  2772. mlx4_err(dev, "%s: unprivileged slave %d attempting to create an MLX proxy special QP on port %d\n",
  2773. __func__, slave, port);
  2774. return -EPERM;
  2775. }
  2776. break;
  2777. default:
  2778. break;
  2779. }
  2780. return 0;
  2781. }
  2782. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  2783. struct mlx4_vhcr *vhcr,
  2784. struct mlx4_cmd_mailbox *inbox,
  2785. struct mlx4_cmd_mailbox *outbox,
  2786. struct mlx4_cmd_info *cmd)
  2787. {
  2788. struct mlx4_mtt mtt;
  2789. __be64 *page_list = inbox->buf;
  2790. u64 *pg_list = (u64 *)page_list;
  2791. int i;
  2792. struct res_mtt *rmtt = NULL;
  2793. int start = be64_to_cpu(page_list[0]);
  2794. int npages = vhcr->in_modifier;
  2795. int err;
  2796. err = get_containing_mtt(dev, slave, start, npages, &rmtt);
  2797. if (err)
  2798. return err;
  2799. /* Call the SW implementation of write_mtt:
  2800. * - Prepare a dummy mtt struct
  2801. * - Translate inbox contents to simple addresses in host endianness */
  2802. mtt.offset = 0; /* TBD this is broken but I don't handle it since
  2803. we don't really use it */
  2804. mtt.order = 0;
  2805. mtt.page_shift = 0;
  2806. for (i = 0; i < npages; ++i)
  2807. pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
  2808. err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
  2809. ((u64 *)page_list + 2));
  2810. if (rmtt)
  2811. put_res(dev, slave, rmtt->com.res_id, RES_MTT);
  2812. return err;
  2813. }
  2814. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2815. struct mlx4_vhcr *vhcr,
  2816. struct mlx4_cmd_mailbox *inbox,
  2817. struct mlx4_cmd_mailbox *outbox,
  2818. struct mlx4_cmd_info *cmd)
  2819. {
  2820. int eqn = vhcr->in_modifier;
  2821. int res_id = eqn | (slave << 10);
  2822. struct res_eq *eq;
  2823. int err;
  2824. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
  2825. if (err)
  2826. return err;
  2827. err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
  2828. if (err)
  2829. goto ex_abort;
  2830. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2831. if (err)
  2832. goto ex_put;
  2833. atomic_dec(&eq->mtt->ref_count);
  2834. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2835. res_end_move(dev, slave, RES_EQ, res_id);
  2836. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2837. return 0;
  2838. ex_put:
  2839. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2840. ex_abort:
  2841. res_abort_move(dev, slave, RES_EQ, res_id);
  2842. return err;
  2843. }
  2844. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
  2845. {
  2846. struct mlx4_priv *priv = mlx4_priv(dev);
  2847. struct mlx4_slave_event_eq_info *event_eq;
  2848. struct mlx4_cmd_mailbox *mailbox;
  2849. u32 in_modifier = 0;
  2850. int err;
  2851. int res_id;
  2852. struct res_eq *req;
  2853. if (!priv->mfunc.master.slave_state)
  2854. return -EINVAL;
  2855. /* check for slave valid, slave not PF, and slave active */
  2856. if (slave < 0 || slave > dev->persist->num_vfs ||
  2857. slave == dev->caps.function ||
  2858. !priv->mfunc.master.slave_state[slave].active)
  2859. return 0;
  2860. event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
  2861. /* Create the event only if the slave is registered */
  2862. if (event_eq->eqn < 0)
  2863. return 0;
  2864. mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2865. res_id = (slave << 10) | event_eq->eqn;
  2866. err = get_res(dev, slave, res_id, RES_EQ, &req);
  2867. if (err)
  2868. goto unlock;
  2869. if (req->com.from_state != RES_EQ_HW) {
  2870. err = -EINVAL;
  2871. goto put;
  2872. }
  2873. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2874. if (IS_ERR(mailbox)) {
  2875. err = PTR_ERR(mailbox);
  2876. goto put;
  2877. }
  2878. if (eqe->type == MLX4_EVENT_TYPE_CMD) {
  2879. ++event_eq->token;
  2880. eqe->event.cmd.token = cpu_to_be16(event_eq->token);
  2881. }
  2882. memcpy(mailbox->buf, (u8 *) eqe, 28);
  2883. in_modifier = (slave & 0xff) | ((event_eq->eqn & 0x3ff) << 16);
  2884. err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
  2885. MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
  2886. MLX4_CMD_NATIVE);
  2887. put_res(dev, slave, res_id, RES_EQ);
  2888. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2889. mlx4_free_cmd_mailbox(dev, mailbox);
  2890. return err;
  2891. put:
  2892. put_res(dev, slave, res_id, RES_EQ);
  2893. unlock:
  2894. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2895. return err;
  2896. }
  2897. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2898. struct mlx4_vhcr *vhcr,
  2899. struct mlx4_cmd_mailbox *inbox,
  2900. struct mlx4_cmd_mailbox *outbox,
  2901. struct mlx4_cmd_info *cmd)
  2902. {
  2903. int eqn = vhcr->in_modifier;
  2904. int res_id = eqn | (slave << 10);
  2905. struct res_eq *eq;
  2906. int err;
  2907. err = get_res(dev, slave, res_id, RES_EQ, &eq);
  2908. if (err)
  2909. return err;
  2910. if (eq->com.from_state != RES_EQ_HW) {
  2911. err = -EINVAL;
  2912. goto ex_put;
  2913. }
  2914. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2915. ex_put:
  2916. put_res(dev, slave, res_id, RES_EQ);
  2917. return err;
  2918. }
  2919. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2920. struct mlx4_vhcr *vhcr,
  2921. struct mlx4_cmd_mailbox *inbox,
  2922. struct mlx4_cmd_mailbox *outbox,
  2923. struct mlx4_cmd_info *cmd)
  2924. {
  2925. int err;
  2926. int cqn = vhcr->in_modifier;
  2927. struct mlx4_cq_context *cqc = inbox->buf;
  2928. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2929. struct res_cq *cq = NULL;
  2930. struct res_mtt *mtt;
  2931. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
  2932. if (err)
  2933. return err;
  2934. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2935. if (err)
  2936. goto out_move;
  2937. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2938. if (err)
  2939. goto out_put;
  2940. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2941. if (err)
  2942. goto out_put;
  2943. atomic_inc(&mtt->ref_count);
  2944. cq->mtt = mtt;
  2945. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2946. res_end_move(dev, slave, RES_CQ, cqn);
  2947. return 0;
  2948. out_put:
  2949. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2950. out_move:
  2951. res_abort_move(dev, slave, RES_CQ, cqn);
  2952. return err;
  2953. }
  2954. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2955. struct mlx4_vhcr *vhcr,
  2956. struct mlx4_cmd_mailbox *inbox,
  2957. struct mlx4_cmd_mailbox *outbox,
  2958. struct mlx4_cmd_info *cmd)
  2959. {
  2960. int err;
  2961. int cqn = vhcr->in_modifier;
  2962. struct res_cq *cq = NULL;
  2963. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
  2964. if (err)
  2965. return err;
  2966. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2967. if (err)
  2968. goto out_move;
  2969. atomic_dec(&cq->mtt->ref_count);
  2970. res_end_move(dev, slave, RES_CQ, cqn);
  2971. return 0;
  2972. out_move:
  2973. res_abort_move(dev, slave, RES_CQ, cqn);
  2974. return err;
  2975. }
  2976. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2977. struct mlx4_vhcr *vhcr,
  2978. struct mlx4_cmd_mailbox *inbox,
  2979. struct mlx4_cmd_mailbox *outbox,
  2980. struct mlx4_cmd_info *cmd)
  2981. {
  2982. int cqn = vhcr->in_modifier;
  2983. struct res_cq *cq;
  2984. int err;
  2985. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2986. if (err)
  2987. return err;
  2988. if (cq->com.from_state != RES_CQ_HW)
  2989. goto ex_put;
  2990. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2991. ex_put:
  2992. put_res(dev, slave, cqn, RES_CQ);
  2993. return err;
  2994. }
  2995. static int handle_resize(struct mlx4_dev *dev, int slave,
  2996. struct mlx4_vhcr *vhcr,
  2997. struct mlx4_cmd_mailbox *inbox,
  2998. struct mlx4_cmd_mailbox *outbox,
  2999. struct mlx4_cmd_info *cmd,
  3000. struct res_cq *cq)
  3001. {
  3002. int err;
  3003. struct res_mtt *orig_mtt;
  3004. struct res_mtt *mtt;
  3005. struct mlx4_cq_context *cqc = inbox->buf;
  3006. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  3007. err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
  3008. if (err)
  3009. return err;
  3010. if (orig_mtt != cq->mtt) {
  3011. err = -EINVAL;
  3012. goto ex_put;
  3013. }
  3014. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  3015. if (err)
  3016. goto ex_put;
  3017. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  3018. if (err)
  3019. goto ex_put1;
  3020. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3021. if (err)
  3022. goto ex_put1;
  3023. atomic_dec(&orig_mtt->ref_count);
  3024. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  3025. atomic_inc(&mtt->ref_count);
  3026. cq->mtt = mtt;
  3027. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  3028. return 0;
  3029. ex_put1:
  3030. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  3031. ex_put:
  3032. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  3033. return err;
  3034. }
  3035. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  3036. struct mlx4_vhcr *vhcr,
  3037. struct mlx4_cmd_mailbox *inbox,
  3038. struct mlx4_cmd_mailbox *outbox,
  3039. struct mlx4_cmd_info *cmd)
  3040. {
  3041. int cqn = vhcr->in_modifier;
  3042. struct res_cq *cq;
  3043. int err;
  3044. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  3045. if (err)
  3046. return err;
  3047. if (cq->com.from_state != RES_CQ_HW)
  3048. goto ex_put;
  3049. if (vhcr->op_modifier == 0) {
  3050. err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
  3051. goto ex_put;
  3052. }
  3053. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3054. ex_put:
  3055. put_res(dev, slave, cqn, RES_CQ);
  3056. return err;
  3057. }
  3058. static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
  3059. {
  3060. int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
  3061. int log_rq_stride = srqc->logstride & 7;
  3062. int page_shift = (srqc->log_page_size & 0x3f) + 12;
  3063. if (log_srq_size + log_rq_stride + 4 < page_shift)
  3064. return 1;
  3065. return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
  3066. }
  3067. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  3068. struct mlx4_vhcr *vhcr,
  3069. struct mlx4_cmd_mailbox *inbox,
  3070. struct mlx4_cmd_mailbox *outbox,
  3071. struct mlx4_cmd_info *cmd)
  3072. {
  3073. int err;
  3074. int srqn = vhcr->in_modifier;
  3075. struct res_mtt *mtt;
  3076. struct res_srq *srq = NULL;
  3077. struct mlx4_srq_context *srqc = inbox->buf;
  3078. int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
  3079. if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
  3080. return -EINVAL;
  3081. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
  3082. if (err)
  3083. return err;
  3084. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  3085. if (err)
  3086. goto ex_abort;
  3087. err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
  3088. mtt);
  3089. if (err)
  3090. goto ex_put_mtt;
  3091. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3092. if (err)
  3093. goto ex_put_mtt;
  3094. atomic_inc(&mtt->ref_count);
  3095. srq->mtt = mtt;
  3096. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  3097. res_end_move(dev, slave, RES_SRQ, srqn);
  3098. return 0;
  3099. ex_put_mtt:
  3100. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  3101. ex_abort:
  3102. res_abort_move(dev, slave, RES_SRQ, srqn);
  3103. return err;
  3104. }
  3105. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  3106. struct mlx4_vhcr *vhcr,
  3107. struct mlx4_cmd_mailbox *inbox,
  3108. struct mlx4_cmd_mailbox *outbox,
  3109. struct mlx4_cmd_info *cmd)
  3110. {
  3111. int err;
  3112. int srqn = vhcr->in_modifier;
  3113. struct res_srq *srq = NULL;
  3114. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
  3115. if (err)
  3116. return err;
  3117. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3118. if (err)
  3119. goto ex_abort;
  3120. atomic_dec(&srq->mtt->ref_count);
  3121. if (srq->cq)
  3122. atomic_dec(&srq->cq->ref_count);
  3123. res_end_move(dev, slave, RES_SRQ, srqn);
  3124. return 0;
  3125. ex_abort:
  3126. res_abort_move(dev, slave, RES_SRQ, srqn);
  3127. return err;
  3128. }
  3129. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  3130. struct mlx4_vhcr *vhcr,
  3131. struct mlx4_cmd_mailbox *inbox,
  3132. struct mlx4_cmd_mailbox *outbox,
  3133. struct mlx4_cmd_info *cmd)
  3134. {
  3135. int err;
  3136. int srqn = vhcr->in_modifier;
  3137. struct res_srq *srq;
  3138. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  3139. if (err)
  3140. return err;
  3141. if (srq->com.from_state != RES_SRQ_HW) {
  3142. err = -EBUSY;
  3143. goto out;
  3144. }
  3145. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3146. out:
  3147. put_res(dev, slave, srqn, RES_SRQ);
  3148. return err;
  3149. }
  3150. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  3151. struct mlx4_vhcr *vhcr,
  3152. struct mlx4_cmd_mailbox *inbox,
  3153. struct mlx4_cmd_mailbox *outbox,
  3154. struct mlx4_cmd_info *cmd)
  3155. {
  3156. int err;
  3157. int srqn = vhcr->in_modifier;
  3158. struct res_srq *srq;
  3159. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  3160. if (err)
  3161. return err;
  3162. if (srq->com.from_state != RES_SRQ_HW) {
  3163. err = -EBUSY;
  3164. goto out;
  3165. }
  3166. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3167. out:
  3168. put_res(dev, slave, srqn, RES_SRQ);
  3169. return err;
  3170. }
  3171. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  3172. struct mlx4_vhcr *vhcr,
  3173. struct mlx4_cmd_mailbox *inbox,
  3174. struct mlx4_cmd_mailbox *outbox,
  3175. struct mlx4_cmd_info *cmd)
  3176. {
  3177. int err;
  3178. int qpn = vhcr->in_modifier & 0x7fffff;
  3179. struct res_qp *qp;
  3180. err = get_res(dev, slave, qpn, RES_QP, &qp);
  3181. if (err)
  3182. return err;
  3183. if (qp->com.from_state != RES_QP_HW) {
  3184. err = -EBUSY;
  3185. goto out;
  3186. }
  3187. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3188. out:
  3189. put_res(dev, slave, qpn, RES_QP);
  3190. return err;
  3191. }
  3192. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  3193. struct mlx4_vhcr *vhcr,
  3194. struct mlx4_cmd_mailbox *inbox,
  3195. struct mlx4_cmd_mailbox *outbox,
  3196. struct mlx4_cmd_info *cmd)
  3197. {
  3198. struct mlx4_qp_context *context = inbox->buf + 8;
  3199. adjust_proxy_tun_qkey(dev, vhcr, context);
  3200. update_pkey_index(dev, slave, inbox);
  3201. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3202. }
  3203. static int adjust_qp_sched_queue(struct mlx4_dev *dev, int slave,
  3204. struct mlx4_qp_context *qpc,
  3205. struct mlx4_cmd_mailbox *inbox)
  3206. {
  3207. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *)inbox->buf);
  3208. u8 pri_sched_queue;
  3209. int port = mlx4_slave_convert_port(
  3210. dev, slave, (qpc->pri_path.sched_queue >> 6 & 1) + 1) - 1;
  3211. if (port < 0)
  3212. return -EINVAL;
  3213. pri_sched_queue = (qpc->pri_path.sched_queue & ~(1 << 6)) |
  3214. ((port & 1) << 6);
  3215. if (optpar & (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH | MLX4_QP_OPTPAR_SCHED_QUEUE) ||
  3216. qpc->pri_path.sched_queue || mlx4_is_eth(dev, port + 1)) {
  3217. qpc->pri_path.sched_queue = pri_sched_queue;
  3218. }
  3219. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  3220. port = mlx4_slave_convert_port(
  3221. dev, slave, (qpc->alt_path.sched_queue >> 6 & 1)
  3222. + 1) - 1;
  3223. if (port < 0)
  3224. return -EINVAL;
  3225. qpc->alt_path.sched_queue =
  3226. (qpc->alt_path.sched_queue & ~(1 << 6)) |
  3227. (port & 1) << 6;
  3228. }
  3229. return 0;
  3230. }
  3231. static int roce_verify_mac(struct mlx4_dev *dev, int slave,
  3232. struct mlx4_qp_context *qpc,
  3233. struct mlx4_cmd_mailbox *inbox)
  3234. {
  3235. u64 mac;
  3236. int port;
  3237. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  3238. u8 sched = *(u8 *)(inbox->buf + 64);
  3239. u8 smac_ix;
  3240. port = (sched >> 6 & 1) + 1;
  3241. if (mlx4_is_eth(dev, port) && (ts != MLX4_QP_ST_MLX)) {
  3242. smac_ix = qpc->pri_path.grh_mylmc & 0x7f;
  3243. if (mac_find_smac_ix_in_slave(dev, slave, port, smac_ix, &mac))
  3244. return -ENOENT;
  3245. }
  3246. return 0;
  3247. }
  3248. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  3249. struct mlx4_vhcr *vhcr,
  3250. struct mlx4_cmd_mailbox *inbox,
  3251. struct mlx4_cmd_mailbox *outbox,
  3252. struct mlx4_cmd_info *cmd)
  3253. {
  3254. int err;
  3255. struct mlx4_qp_context *qpc = inbox->buf + 8;
  3256. int qpn = vhcr->in_modifier & 0x7fffff;
  3257. struct res_qp *qp;
  3258. u8 orig_sched_queue;
  3259. u8 orig_vlan_control = qpc->pri_path.vlan_control;
  3260. u8 orig_fvl_rx = qpc->pri_path.fvl_rx;
  3261. u8 orig_pri_path_fl = qpc->pri_path.fl;
  3262. u8 orig_vlan_index = qpc->pri_path.vlan_index;
  3263. u8 orig_feup = qpc->pri_path.feup;
  3264. err = adjust_qp_sched_queue(dev, slave, qpc, inbox);
  3265. if (err)
  3266. return err;
  3267. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_INIT2RTR, slave);
  3268. if (err)
  3269. return err;
  3270. if (roce_verify_mac(dev, slave, qpc, inbox))
  3271. return -EINVAL;
  3272. update_pkey_index(dev, slave, inbox);
  3273. update_gid(dev, inbox, (u8)slave);
  3274. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  3275. orig_sched_queue = qpc->pri_path.sched_queue;
  3276. err = get_res(dev, slave, qpn, RES_QP, &qp);
  3277. if (err)
  3278. return err;
  3279. if (qp->com.from_state != RES_QP_HW) {
  3280. err = -EBUSY;
  3281. goto out;
  3282. }
  3283. err = update_vport_qp_param(dev, inbox, slave, qpn);
  3284. if (err)
  3285. goto out;
  3286. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3287. out:
  3288. /* if no error, save sched queue value passed in by VF. This is
  3289. * essentially the QOS value provided by the VF. This will be useful
  3290. * if we allow dynamic changes from VST back to VGT
  3291. */
  3292. if (!err) {
  3293. qp->sched_queue = orig_sched_queue;
  3294. qp->vlan_control = orig_vlan_control;
  3295. qp->fvl_rx = orig_fvl_rx;
  3296. qp->pri_path_fl = orig_pri_path_fl;
  3297. qp->vlan_index = orig_vlan_index;
  3298. qp->feup = orig_feup;
  3299. }
  3300. put_res(dev, slave, qpn, RES_QP);
  3301. return err;
  3302. }
  3303. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3304. struct mlx4_vhcr *vhcr,
  3305. struct mlx4_cmd_mailbox *inbox,
  3306. struct mlx4_cmd_mailbox *outbox,
  3307. struct mlx4_cmd_info *cmd)
  3308. {
  3309. int err;
  3310. struct mlx4_qp_context *context = inbox->buf + 8;
  3311. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3312. if (err)
  3313. return err;
  3314. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTR2RTS, slave);
  3315. if (err)
  3316. return err;
  3317. update_pkey_index(dev, slave, inbox);
  3318. update_gid(dev, inbox, (u8)slave);
  3319. adjust_proxy_tun_qkey(dev, vhcr, context);
  3320. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3321. }
  3322. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3323. struct mlx4_vhcr *vhcr,
  3324. struct mlx4_cmd_mailbox *inbox,
  3325. struct mlx4_cmd_mailbox *outbox,
  3326. struct mlx4_cmd_info *cmd)
  3327. {
  3328. int err;
  3329. struct mlx4_qp_context *context = inbox->buf + 8;
  3330. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3331. if (err)
  3332. return err;
  3333. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTS2RTS, slave);
  3334. if (err)
  3335. return err;
  3336. update_pkey_index(dev, slave, inbox);
  3337. update_gid(dev, inbox, (u8)slave);
  3338. adjust_proxy_tun_qkey(dev, vhcr, context);
  3339. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3340. }
  3341. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3342. struct mlx4_vhcr *vhcr,
  3343. struct mlx4_cmd_mailbox *inbox,
  3344. struct mlx4_cmd_mailbox *outbox,
  3345. struct mlx4_cmd_info *cmd)
  3346. {
  3347. struct mlx4_qp_context *context = inbox->buf + 8;
  3348. int err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3349. if (err)
  3350. return err;
  3351. adjust_proxy_tun_qkey(dev, vhcr, context);
  3352. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3353. }
  3354. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  3355. struct mlx4_vhcr *vhcr,
  3356. struct mlx4_cmd_mailbox *inbox,
  3357. struct mlx4_cmd_mailbox *outbox,
  3358. struct mlx4_cmd_info *cmd)
  3359. {
  3360. int err;
  3361. struct mlx4_qp_context *context = inbox->buf + 8;
  3362. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3363. if (err)
  3364. return err;
  3365. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2SQD, slave);
  3366. if (err)
  3367. return err;
  3368. adjust_proxy_tun_qkey(dev, vhcr, context);
  3369. update_gid(dev, inbox, (u8)slave);
  3370. update_pkey_index(dev, slave, inbox);
  3371. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3372. }
  3373. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3374. struct mlx4_vhcr *vhcr,
  3375. struct mlx4_cmd_mailbox *inbox,
  3376. struct mlx4_cmd_mailbox *outbox,
  3377. struct mlx4_cmd_info *cmd)
  3378. {
  3379. int err;
  3380. struct mlx4_qp_context *context = inbox->buf + 8;
  3381. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3382. if (err)
  3383. return err;
  3384. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2RTS, slave);
  3385. if (err)
  3386. return err;
  3387. adjust_proxy_tun_qkey(dev, vhcr, context);
  3388. update_gid(dev, inbox, (u8)slave);
  3389. update_pkey_index(dev, slave, inbox);
  3390. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3391. }
  3392. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  3393. struct mlx4_vhcr *vhcr,
  3394. struct mlx4_cmd_mailbox *inbox,
  3395. struct mlx4_cmd_mailbox *outbox,
  3396. struct mlx4_cmd_info *cmd)
  3397. {
  3398. int err;
  3399. int qpn = vhcr->in_modifier & 0x7fffff;
  3400. struct res_qp *qp;
  3401. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
  3402. if (err)
  3403. return err;
  3404. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3405. if (err)
  3406. goto ex_abort;
  3407. atomic_dec(&qp->mtt->ref_count);
  3408. atomic_dec(&qp->rcq->ref_count);
  3409. atomic_dec(&qp->scq->ref_count);
  3410. if (qp->srq)
  3411. atomic_dec(&qp->srq->ref_count);
  3412. res_end_move(dev, slave, RES_QP, qpn);
  3413. return 0;
  3414. ex_abort:
  3415. res_abort_move(dev, slave, RES_QP, qpn);
  3416. return err;
  3417. }
  3418. static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
  3419. struct res_qp *rqp, u8 *gid)
  3420. {
  3421. struct res_gid *res;
  3422. list_for_each_entry(res, &rqp->mcg_list, list) {
  3423. if (!memcmp(res->gid, gid, 16))
  3424. return res;
  3425. }
  3426. return NULL;
  3427. }
  3428. static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  3429. u8 *gid, enum mlx4_protocol prot,
  3430. enum mlx4_steer_type steer, u64 reg_id)
  3431. {
  3432. struct res_gid *res;
  3433. int err;
  3434. res = kzalloc(sizeof(*res), GFP_KERNEL);
  3435. if (!res)
  3436. return -ENOMEM;
  3437. spin_lock_irq(&rqp->mcg_spl);
  3438. if (find_gid(dev, slave, rqp, gid)) {
  3439. kfree(res);
  3440. err = -EEXIST;
  3441. } else {
  3442. memcpy(res->gid, gid, 16);
  3443. res->prot = prot;
  3444. res->steer = steer;
  3445. res->reg_id = reg_id;
  3446. list_add_tail(&res->list, &rqp->mcg_list);
  3447. err = 0;
  3448. }
  3449. spin_unlock_irq(&rqp->mcg_spl);
  3450. return err;
  3451. }
  3452. static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  3453. u8 *gid, enum mlx4_protocol prot,
  3454. enum mlx4_steer_type steer, u64 *reg_id)
  3455. {
  3456. struct res_gid *res;
  3457. int err;
  3458. spin_lock_irq(&rqp->mcg_spl);
  3459. res = find_gid(dev, slave, rqp, gid);
  3460. if (!res || res->prot != prot || res->steer != steer)
  3461. err = -EINVAL;
  3462. else {
  3463. *reg_id = res->reg_id;
  3464. list_del(&res->list);
  3465. kfree(res);
  3466. err = 0;
  3467. }
  3468. spin_unlock_irq(&rqp->mcg_spl);
  3469. return err;
  3470. }
  3471. static int qp_attach(struct mlx4_dev *dev, int slave, struct mlx4_qp *qp,
  3472. u8 gid[16], int block_loopback, enum mlx4_protocol prot,
  3473. enum mlx4_steer_type type, u64 *reg_id)
  3474. {
  3475. switch (dev->caps.steering_mode) {
  3476. case MLX4_STEERING_MODE_DEVICE_MANAGED: {
  3477. int port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3478. if (port < 0)
  3479. return port;
  3480. return mlx4_trans_to_dmfs_attach(dev, qp, gid, port,
  3481. block_loopback, prot,
  3482. reg_id);
  3483. }
  3484. case MLX4_STEERING_MODE_B0:
  3485. if (prot == MLX4_PROT_ETH) {
  3486. int port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3487. if (port < 0)
  3488. return port;
  3489. gid[5] = port;
  3490. }
  3491. return mlx4_qp_attach_common(dev, qp, gid,
  3492. block_loopback, prot, type);
  3493. default:
  3494. return -EINVAL;
  3495. }
  3496. }
  3497. static int qp_detach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  3498. u8 gid[16], enum mlx4_protocol prot,
  3499. enum mlx4_steer_type type, u64 reg_id)
  3500. {
  3501. switch (dev->caps.steering_mode) {
  3502. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  3503. return mlx4_flow_detach(dev, reg_id);
  3504. case MLX4_STEERING_MODE_B0:
  3505. return mlx4_qp_detach_common(dev, qp, gid, prot, type);
  3506. default:
  3507. return -EINVAL;
  3508. }
  3509. }
  3510. static int mlx4_adjust_port(struct mlx4_dev *dev, int slave,
  3511. u8 *gid, enum mlx4_protocol prot)
  3512. {
  3513. int real_port;
  3514. if (prot != MLX4_PROT_ETH)
  3515. return 0;
  3516. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0 ||
  3517. dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  3518. real_port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3519. if (real_port < 0)
  3520. return -EINVAL;
  3521. gid[5] = real_port;
  3522. }
  3523. return 0;
  3524. }
  3525. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  3526. struct mlx4_vhcr *vhcr,
  3527. struct mlx4_cmd_mailbox *inbox,
  3528. struct mlx4_cmd_mailbox *outbox,
  3529. struct mlx4_cmd_info *cmd)
  3530. {
  3531. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3532. u8 *gid = inbox->buf;
  3533. enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
  3534. int err;
  3535. int qpn;
  3536. struct res_qp *rqp;
  3537. u64 reg_id = 0;
  3538. int attach = vhcr->op_modifier;
  3539. int block_loopback = vhcr->in_modifier >> 31;
  3540. u8 steer_type_mask = 2;
  3541. enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
  3542. qpn = vhcr->in_modifier & 0xffffff;
  3543. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3544. if (err)
  3545. return err;
  3546. qp.qpn = qpn;
  3547. if (attach) {
  3548. err = qp_attach(dev, slave, &qp, gid, block_loopback, prot,
  3549. type, &reg_id);
  3550. if (err) {
  3551. pr_err("Fail to attach rule to qp 0x%x\n", qpn);
  3552. goto ex_put;
  3553. }
  3554. err = add_mcg_res(dev, slave, rqp, gid, prot, type, reg_id);
  3555. if (err)
  3556. goto ex_detach;
  3557. } else {
  3558. err = mlx4_adjust_port(dev, slave, gid, prot);
  3559. if (err)
  3560. goto ex_put;
  3561. err = rem_mcg_res(dev, slave, rqp, gid, prot, type, &reg_id);
  3562. if (err)
  3563. goto ex_put;
  3564. err = qp_detach(dev, &qp, gid, prot, type, reg_id);
  3565. if (err)
  3566. pr_err("Fail to detach rule from qp 0x%x reg_id = 0x%llx\n",
  3567. qpn, reg_id);
  3568. }
  3569. put_res(dev, slave, qpn, RES_QP);
  3570. return err;
  3571. ex_detach:
  3572. qp_detach(dev, &qp, gid, prot, type, reg_id);
  3573. ex_put:
  3574. put_res(dev, slave, qpn, RES_QP);
  3575. return err;
  3576. }
  3577. /*
  3578. * MAC validation for Flow Steering rules.
  3579. * VF can attach rules only with a mac address which is assigned to it.
  3580. */
  3581. static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
  3582. struct list_head *rlist)
  3583. {
  3584. struct mac_res *res, *tmp;
  3585. __be64 be_mac;
  3586. /* make sure it isn't multicast or broadcast mac*/
  3587. if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
  3588. !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  3589. list_for_each_entry_safe(res, tmp, rlist, list) {
  3590. be_mac = cpu_to_be64(res->mac << 16);
  3591. if (ether_addr_equal((u8 *)&be_mac, eth_header->eth.dst_mac))
  3592. return 0;
  3593. }
  3594. pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
  3595. eth_header->eth.dst_mac, slave);
  3596. return -EINVAL;
  3597. }
  3598. return 0;
  3599. }
  3600. /*
  3601. * In case of missing eth header, append eth header with a MAC address
  3602. * assigned to the VF.
  3603. */
  3604. static int add_eth_header(struct mlx4_dev *dev, int slave,
  3605. struct mlx4_cmd_mailbox *inbox,
  3606. struct list_head *rlist, int header_id)
  3607. {
  3608. struct mac_res *res, *tmp;
  3609. u8 port;
  3610. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3611. struct mlx4_net_trans_rule_hw_eth *eth_header;
  3612. struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
  3613. struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
  3614. __be64 be_mac = 0;
  3615. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  3616. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3617. port = ctrl->port;
  3618. eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
  3619. /* Clear a space in the inbox for eth header */
  3620. switch (header_id) {
  3621. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3622. ip_header =
  3623. (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
  3624. memmove(ip_header, eth_header,
  3625. sizeof(*ip_header) + sizeof(*l4_header));
  3626. break;
  3627. case MLX4_NET_TRANS_RULE_ID_TCP:
  3628. case MLX4_NET_TRANS_RULE_ID_UDP:
  3629. l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
  3630. (eth_header + 1);
  3631. memmove(l4_header, eth_header, sizeof(*l4_header));
  3632. break;
  3633. default:
  3634. return -EINVAL;
  3635. }
  3636. list_for_each_entry_safe(res, tmp, rlist, list) {
  3637. if (port == res->port) {
  3638. be_mac = cpu_to_be64(res->mac << 16);
  3639. break;
  3640. }
  3641. }
  3642. if (!be_mac) {
  3643. pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d\n",
  3644. port);
  3645. return -EINVAL;
  3646. }
  3647. memset(eth_header, 0, sizeof(*eth_header));
  3648. eth_header->size = sizeof(*eth_header) >> 2;
  3649. eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
  3650. memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
  3651. memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
  3652. return 0;
  3653. }
  3654. #define MLX4_UPD_QP_PATH_MASK_SUPPORTED ( \
  3655. 1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX |\
  3656. 1ULL << MLX4_UPD_QP_PATH_MASK_ETH_SRC_CHECK_MC_LB)
  3657. int mlx4_UPDATE_QP_wrapper(struct mlx4_dev *dev, int slave,
  3658. struct mlx4_vhcr *vhcr,
  3659. struct mlx4_cmd_mailbox *inbox,
  3660. struct mlx4_cmd_mailbox *outbox,
  3661. struct mlx4_cmd_info *cmd_info)
  3662. {
  3663. int err;
  3664. u32 qpn = vhcr->in_modifier & 0xffffff;
  3665. struct res_qp *rqp;
  3666. u64 mac;
  3667. unsigned port;
  3668. u64 pri_addr_path_mask;
  3669. struct mlx4_update_qp_context *cmd;
  3670. int smac_index;
  3671. cmd = (struct mlx4_update_qp_context *)inbox->buf;
  3672. pri_addr_path_mask = be64_to_cpu(cmd->primary_addr_path_mask);
  3673. if (cmd->qp_mask || cmd->secondary_addr_path_mask ||
  3674. (pri_addr_path_mask & ~MLX4_UPD_QP_PATH_MASK_SUPPORTED))
  3675. return -EPERM;
  3676. if ((pri_addr_path_mask &
  3677. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_SRC_CHECK_MC_LB)) &&
  3678. !(dev->caps.flags2 &
  3679. MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB)) {
  3680. mlx4_warn(dev, "Src check LB for slave %d isn't supported\n",
  3681. slave);
  3682. return -EOPNOTSUPP;
  3683. }
  3684. /* Just change the smac for the QP */
  3685. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3686. if (err) {
  3687. mlx4_err(dev, "Updating qpn 0x%x for slave %d rejected\n", qpn, slave);
  3688. return err;
  3689. }
  3690. port = (rqp->sched_queue >> 6 & 1) + 1;
  3691. if (pri_addr_path_mask & (1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX)) {
  3692. smac_index = cmd->qp_context.pri_path.grh_mylmc;
  3693. err = mac_find_smac_ix_in_slave(dev, slave, port,
  3694. smac_index, &mac);
  3695. if (err) {
  3696. mlx4_err(dev, "Failed to update qpn 0x%x, MAC is invalid. smac_ix: %d\n",
  3697. qpn, smac_index);
  3698. goto err_mac;
  3699. }
  3700. }
  3701. err = mlx4_cmd(dev, inbox->dma,
  3702. vhcr->in_modifier, 0,
  3703. MLX4_CMD_UPDATE_QP, MLX4_CMD_TIME_CLASS_A,
  3704. MLX4_CMD_NATIVE);
  3705. if (err) {
  3706. mlx4_err(dev, "Failed to update qpn on qpn 0x%x, command failed\n", qpn);
  3707. goto err_mac;
  3708. }
  3709. err_mac:
  3710. put_res(dev, slave, qpn, RES_QP);
  3711. return err;
  3712. }
  3713. static u32 qp_attach_mbox_size(void *mbox)
  3714. {
  3715. u32 size = sizeof(struct mlx4_net_trans_rule_hw_ctrl);
  3716. struct _rule_hw *rule_header;
  3717. rule_header = (struct _rule_hw *)(mbox + size);
  3718. while (rule_header->size) {
  3719. size += rule_header->size * sizeof(u32);
  3720. rule_header += 1;
  3721. }
  3722. return size;
  3723. }
  3724. static int mlx4_do_mirror_rule(struct mlx4_dev *dev, struct res_fs_rule *fs_rule);
  3725. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  3726. struct mlx4_vhcr *vhcr,
  3727. struct mlx4_cmd_mailbox *inbox,
  3728. struct mlx4_cmd_mailbox *outbox,
  3729. struct mlx4_cmd_info *cmd)
  3730. {
  3731. struct mlx4_priv *priv = mlx4_priv(dev);
  3732. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3733. struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
  3734. int err;
  3735. int qpn;
  3736. struct res_qp *rqp;
  3737. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3738. struct _rule_hw *rule_header;
  3739. int header_id;
  3740. struct res_fs_rule *rrule;
  3741. u32 mbox_size;
  3742. if (dev->caps.steering_mode !=
  3743. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3744. return -EOPNOTSUPP;
  3745. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3746. err = mlx4_slave_convert_port(dev, slave, ctrl->port);
  3747. if (err <= 0)
  3748. return -EINVAL;
  3749. ctrl->port = err;
  3750. qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
  3751. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3752. if (err) {
  3753. pr_err("Steering rule with qpn 0x%x rejected\n", qpn);
  3754. return err;
  3755. }
  3756. rule_header = (struct _rule_hw *)(ctrl + 1);
  3757. header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
  3758. if (header_id == MLX4_NET_TRANS_RULE_ID_ETH)
  3759. mlx4_handle_eth_header_mcast_prio(ctrl, rule_header);
  3760. switch (header_id) {
  3761. case MLX4_NET_TRANS_RULE_ID_ETH:
  3762. if (validate_eth_header_mac(slave, rule_header, rlist)) {
  3763. err = -EINVAL;
  3764. goto err_put_qp;
  3765. }
  3766. break;
  3767. case MLX4_NET_TRANS_RULE_ID_IB:
  3768. break;
  3769. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3770. case MLX4_NET_TRANS_RULE_ID_TCP:
  3771. case MLX4_NET_TRANS_RULE_ID_UDP:
  3772. pr_warn("Can't attach FS rule without L2 headers, adding L2 header\n");
  3773. if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
  3774. err = -EINVAL;
  3775. goto err_put_qp;
  3776. }
  3777. vhcr->in_modifier +=
  3778. sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
  3779. break;
  3780. default:
  3781. pr_err("Corrupted mailbox\n");
  3782. err = -EINVAL;
  3783. goto err_put_qp;
  3784. }
  3785. err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
  3786. vhcr->in_modifier, 0,
  3787. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  3788. MLX4_CMD_NATIVE);
  3789. if (err)
  3790. goto err_put_qp;
  3791. err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, qpn);
  3792. if (err) {
  3793. mlx4_err(dev, "Fail to add flow steering resources\n");
  3794. goto err_detach;
  3795. }
  3796. err = get_res(dev, slave, vhcr->out_param, RES_FS_RULE, &rrule);
  3797. if (err)
  3798. goto err_detach;
  3799. mbox_size = qp_attach_mbox_size(inbox->buf);
  3800. rrule->mirr_mbox = kmalloc(mbox_size, GFP_KERNEL);
  3801. if (!rrule->mirr_mbox) {
  3802. err = -ENOMEM;
  3803. goto err_put_rule;
  3804. }
  3805. rrule->mirr_mbox_size = mbox_size;
  3806. rrule->mirr_rule_id = 0;
  3807. memcpy(rrule->mirr_mbox, inbox->buf, mbox_size);
  3808. /* set different port */
  3809. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)rrule->mirr_mbox;
  3810. if (ctrl->port == 1)
  3811. ctrl->port = 2;
  3812. else
  3813. ctrl->port = 1;
  3814. if (mlx4_is_bonded(dev))
  3815. mlx4_do_mirror_rule(dev, rrule);
  3816. atomic_inc(&rqp->ref_count);
  3817. err_put_rule:
  3818. put_res(dev, slave, vhcr->out_param, RES_FS_RULE);
  3819. err_detach:
  3820. /* detach rule on error */
  3821. if (err)
  3822. mlx4_cmd(dev, vhcr->out_param, 0, 0,
  3823. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3824. MLX4_CMD_NATIVE);
  3825. err_put_qp:
  3826. put_res(dev, slave, qpn, RES_QP);
  3827. return err;
  3828. }
  3829. static int mlx4_undo_mirror_rule(struct mlx4_dev *dev, struct res_fs_rule *fs_rule)
  3830. {
  3831. int err;
  3832. err = rem_res_range(dev, fs_rule->com.owner, fs_rule->com.res_id, 1, RES_FS_RULE, 0);
  3833. if (err) {
  3834. mlx4_err(dev, "Fail to remove flow steering resources\n");
  3835. return err;
  3836. }
  3837. mlx4_cmd(dev, fs_rule->com.res_id, 0, 0, MLX4_QP_FLOW_STEERING_DETACH,
  3838. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  3839. return 0;
  3840. }
  3841. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  3842. struct mlx4_vhcr *vhcr,
  3843. struct mlx4_cmd_mailbox *inbox,
  3844. struct mlx4_cmd_mailbox *outbox,
  3845. struct mlx4_cmd_info *cmd)
  3846. {
  3847. int err;
  3848. struct res_qp *rqp;
  3849. struct res_fs_rule *rrule;
  3850. u64 mirr_reg_id;
  3851. int qpn;
  3852. if (dev->caps.steering_mode !=
  3853. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3854. return -EOPNOTSUPP;
  3855. err = get_res(dev, slave, vhcr->in_param, RES_FS_RULE, &rrule);
  3856. if (err)
  3857. return err;
  3858. if (!rrule->mirr_mbox) {
  3859. mlx4_err(dev, "Mirror rules cannot be removed explicitly\n");
  3860. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  3861. return -EINVAL;
  3862. }
  3863. mirr_reg_id = rrule->mirr_rule_id;
  3864. kfree(rrule->mirr_mbox);
  3865. qpn = rrule->qpn;
  3866. /* Release the rule form busy state before removal */
  3867. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  3868. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3869. if (err)
  3870. return err;
  3871. if (mirr_reg_id && mlx4_is_bonded(dev)) {
  3872. err = get_res(dev, slave, mirr_reg_id, RES_FS_RULE, &rrule);
  3873. if (err) {
  3874. mlx4_err(dev, "Fail to get resource of mirror rule\n");
  3875. } else {
  3876. put_res(dev, slave, mirr_reg_id, RES_FS_RULE);
  3877. mlx4_undo_mirror_rule(dev, rrule);
  3878. }
  3879. }
  3880. err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
  3881. if (err) {
  3882. mlx4_err(dev, "Fail to remove flow steering resources\n");
  3883. goto out;
  3884. }
  3885. err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
  3886. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3887. MLX4_CMD_NATIVE);
  3888. if (!err)
  3889. atomic_dec(&rqp->ref_count);
  3890. out:
  3891. put_res(dev, slave, qpn, RES_QP);
  3892. return err;
  3893. }
  3894. enum {
  3895. BUSY_MAX_RETRIES = 10
  3896. };
  3897. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  3898. struct mlx4_vhcr *vhcr,
  3899. struct mlx4_cmd_mailbox *inbox,
  3900. struct mlx4_cmd_mailbox *outbox,
  3901. struct mlx4_cmd_info *cmd)
  3902. {
  3903. int err;
  3904. int index = vhcr->in_modifier & 0xffff;
  3905. err = get_res(dev, slave, index, RES_COUNTER, NULL);
  3906. if (err)
  3907. return err;
  3908. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3909. put_res(dev, slave, index, RES_COUNTER);
  3910. return err;
  3911. }
  3912. static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
  3913. {
  3914. struct res_gid *rgid;
  3915. struct res_gid *tmp;
  3916. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3917. list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
  3918. switch (dev->caps.steering_mode) {
  3919. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  3920. mlx4_flow_detach(dev, rgid->reg_id);
  3921. break;
  3922. case MLX4_STEERING_MODE_B0:
  3923. qp.qpn = rqp->local_qpn;
  3924. (void) mlx4_qp_detach_common(dev, &qp, rgid->gid,
  3925. rgid->prot, rgid->steer);
  3926. break;
  3927. }
  3928. list_del(&rgid->list);
  3929. kfree(rgid);
  3930. }
  3931. }
  3932. static int _move_all_busy(struct mlx4_dev *dev, int slave,
  3933. enum mlx4_resource type, int print)
  3934. {
  3935. struct mlx4_priv *priv = mlx4_priv(dev);
  3936. struct mlx4_resource_tracker *tracker =
  3937. &priv->mfunc.master.res_tracker;
  3938. struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
  3939. struct res_common *r;
  3940. struct res_common *tmp;
  3941. int busy;
  3942. busy = 0;
  3943. spin_lock_irq(mlx4_tlock(dev));
  3944. list_for_each_entry_safe(r, tmp, rlist, list) {
  3945. if (r->owner == slave) {
  3946. if (!r->removing) {
  3947. if (r->state == RES_ANY_BUSY) {
  3948. if (print)
  3949. mlx4_dbg(dev,
  3950. "%s id 0x%llx is busy\n",
  3951. resource_str(type),
  3952. r->res_id);
  3953. ++busy;
  3954. } else {
  3955. r->from_state = r->state;
  3956. r->state = RES_ANY_BUSY;
  3957. r->removing = 1;
  3958. }
  3959. }
  3960. }
  3961. }
  3962. spin_unlock_irq(mlx4_tlock(dev));
  3963. return busy;
  3964. }
  3965. static int move_all_busy(struct mlx4_dev *dev, int slave,
  3966. enum mlx4_resource type)
  3967. {
  3968. unsigned long begin;
  3969. int busy;
  3970. begin = jiffies;
  3971. do {
  3972. busy = _move_all_busy(dev, slave, type, 0);
  3973. if (time_after(jiffies, begin + 5 * HZ))
  3974. break;
  3975. if (busy)
  3976. cond_resched();
  3977. } while (busy);
  3978. if (busy)
  3979. busy = _move_all_busy(dev, slave, type, 1);
  3980. return busy;
  3981. }
  3982. static void rem_slave_qps(struct mlx4_dev *dev, int slave)
  3983. {
  3984. struct mlx4_priv *priv = mlx4_priv(dev);
  3985. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3986. struct list_head *qp_list =
  3987. &tracker->slave_list[slave].res_list[RES_QP];
  3988. struct res_qp *qp;
  3989. struct res_qp *tmp;
  3990. int state;
  3991. u64 in_param;
  3992. int qpn;
  3993. int err;
  3994. err = move_all_busy(dev, slave, RES_QP);
  3995. if (err)
  3996. mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy for slave %d\n",
  3997. slave);
  3998. spin_lock_irq(mlx4_tlock(dev));
  3999. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  4000. spin_unlock_irq(mlx4_tlock(dev));
  4001. if (qp->com.owner == slave) {
  4002. qpn = qp->com.res_id;
  4003. detach_qp(dev, slave, qp);
  4004. state = qp->com.from_state;
  4005. while (state != 0) {
  4006. switch (state) {
  4007. case RES_QP_RESERVED:
  4008. spin_lock_irq(mlx4_tlock(dev));
  4009. rb_erase(&qp->com.node,
  4010. &tracker->res_tree[RES_QP]);
  4011. list_del(&qp->com.list);
  4012. spin_unlock_irq(mlx4_tlock(dev));
  4013. if (!valid_reserved(dev, slave, qpn)) {
  4014. __mlx4_qp_release_range(dev, qpn, 1);
  4015. mlx4_release_resource(dev, slave,
  4016. RES_QP, 1, 0);
  4017. }
  4018. kfree(qp);
  4019. state = 0;
  4020. break;
  4021. case RES_QP_MAPPED:
  4022. if (!valid_reserved(dev, slave, qpn))
  4023. __mlx4_qp_free_icm(dev, qpn);
  4024. state = RES_QP_RESERVED;
  4025. break;
  4026. case RES_QP_HW:
  4027. in_param = slave;
  4028. err = mlx4_cmd(dev, in_param,
  4029. qp->local_qpn, 2,
  4030. MLX4_CMD_2RST_QP,
  4031. MLX4_CMD_TIME_CLASS_A,
  4032. MLX4_CMD_NATIVE);
  4033. if (err)
  4034. mlx4_dbg(dev, "rem_slave_qps: failed to move slave %d qpn %d to reset\n",
  4035. slave, qp->local_qpn);
  4036. atomic_dec(&qp->rcq->ref_count);
  4037. atomic_dec(&qp->scq->ref_count);
  4038. atomic_dec(&qp->mtt->ref_count);
  4039. if (qp->srq)
  4040. atomic_dec(&qp->srq->ref_count);
  4041. state = RES_QP_MAPPED;
  4042. break;
  4043. default:
  4044. state = 0;
  4045. }
  4046. }
  4047. }
  4048. spin_lock_irq(mlx4_tlock(dev));
  4049. }
  4050. spin_unlock_irq(mlx4_tlock(dev));
  4051. }
  4052. static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
  4053. {
  4054. struct mlx4_priv *priv = mlx4_priv(dev);
  4055. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4056. struct list_head *srq_list =
  4057. &tracker->slave_list[slave].res_list[RES_SRQ];
  4058. struct res_srq *srq;
  4059. struct res_srq *tmp;
  4060. int state;
  4061. u64 in_param;
  4062. LIST_HEAD(tlist);
  4063. int srqn;
  4064. int err;
  4065. err = move_all_busy(dev, slave, RES_SRQ);
  4066. if (err)
  4067. mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs - too busy for slave %d\n",
  4068. slave);
  4069. spin_lock_irq(mlx4_tlock(dev));
  4070. list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
  4071. spin_unlock_irq(mlx4_tlock(dev));
  4072. if (srq->com.owner == slave) {
  4073. srqn = srq->com.res_id;
  4074. state = srq->com.from_state;
  4075. while (state != 0) {
  4076. switch (state) {
  4077. case RES_SRQ_ALLOCATED:
  4078. __mlx4_srq_free_icm(dev, srqn);
  4079. spin_lock_irq(mlx4_tlock(dev));
  4080. rb_erase(&srq->com.node,
  4081. &tracker->res_tree[RES_SRQ]);
  4082. list_del(&srq->com.list);
  4083. spin_unlock_irq(mlx4_tlock(dev));
  4084. mlx4_release_resource(dev, slave,
  4085. RES_SRQ, 1, 0);
  4086. kfree(srq);
  4087. state = 0;
  4088. break;
  4089. case RES_SRQ_HW:
  4090. in_param = slave;
  4091. err = mlx4_cmd(dev, in_param, srqn, 1,
  4092. MLX4_CMD_HW2SW_SRQ,
  4093. MLX4_CMD_TIME_CLASS_A,
  4094. MLX4_CMD_NATIVE);
  4095. if (err)
  4096. mlx4_dbg(dev, "rem_slave_srqs: failed to move slave %d srq %d to SW ownership\n",
  4097. slave, srqn);
  4098. atomic_dec(&srq->mtt->ref_count);
  4099. if (srq->cq)
  4100. atomic_dec(&srq->cq->ref_count);
  4101. state = RES_SRQ_ALLOCATED;
  4102. break;
  4103. default:
  4104. state = 0;
  4105. }
  4106. }
  4107. }
  4108. spin_lock_irq(mlx4_tlock(dev));
  4109. }
  4110. spin_unlock_irq(mlx4_tlock(dev));
  4111. }
  4112. static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
  4113. {
  4114. struct mlx4_priv *priv = mlx4_priv(dev);
  4115. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4116. struct list_head *cq_list =
  4117. &tracker->slave_list[slave].res_list[RES_CQ];
  4118. struct res_cq *cq;
  4119. struct res_cq *tmp;
  4120. int state;
  4121. u64 in_param;
  4122. LIST_HEAD(tlist);
  4123. int cqn;
  4124. int err;
  4125. err = move_all_busy(dev, slave, RES_CQ);
  4126. if (err)
  4127. mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs - too busy for slave %d\n",
  4128. slave);
  4129. spin_lock_irq(mlx4_tlock(dev));
  4130. list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
  4131. spin_unlock_irq(mlx4_tlock(dev));
  4132. if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
  4133. cqn = cq->com.res_id;
  4134. state = cq->com.from_state;
  4135. while (state != 0) {
  4136. switch (state) {
  4137. case RES_CQ_ALLOCATED:
  4138. __mlx4_cq_free_icm(dev, cqn);
  4139. spin_lock_irq(mlx4_tlock(dev));
  4140. rb_erase(&cq->com.node,
  4141. &tracker->res_tree[RES_CQ]);
  4142. list_del(&cq->com.list);
  4143. spin_unlock_irq(mlx4_tlock(dev));
  4144. mlx4_release_resource(dev, slave,
  4145. RES_CQ, 1, 0);
  4146. kfree(cq);
  4147. state = 0;
  4148. break;
  4149. case RES_CQ_HW:
  4150. in_param = slave;
  4151. err = mlx4_cmd(dev, in_param, cqn, 1,
  4152. MLX4_CMD_HW2SW_CQ,
  4153. MLX4_CMD_TIME_CLASS_A,
  4154. MLX4_CMD_NATIVE);
  4155. if (err)
  4156. mlx4_dbg(dev, "rem_slave_cqs: failed to move slave %d cq %d to SW ownership\n",
  4157. slave, cqn);
  4158. atomic_dec(&cq->mtt->ref_count);
  4159. state = RES_CQ_ALLOCATED;
  4160. break;
  4161. default:
  4162. state = 0;
  4163. }
  4164. }
  4165. }
  4166. spin_lock_irq(mlx4_tlock(dev));
  4167. }
  4168. spin_unlock_irq(mlx4_tlock(dev));
  4169. }
  4170. static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
  4171. {
  4172. struct mlx4_priv *priv = mlx4_priv(dev);
  4173. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4174. struct list_head *mpt_list =
  4175. &tracker->slave_list[slave].res_list[RES_MPT];
  4176. struct res_mpt *mpt;
  4177. struct res_mpt *tmp;
  4178. int state;
  4179. u64 in_param;
  4180. LIST_HEAD(tlist);
  4181. int mptn;
  4182. int err;
  4183. err = move_all_busy(dev, slave, RES_MPT);
  4184. if (err)
  4185. mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts - too busy for slave %d\n",
  4186. slave);
  4187. spin_lock_irq(mlx4_tlock(dev));
  4188. list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
  4189. spin_unlock_irq(mlx4_tlock(dev));
  4190. if (mpt->com.owner == slave) {
  4191. mptn = mpt->com.res_id;
  4192. state = mpt->com.from_state;
  4193. while (state != 0) {
  4194. switch (state) {
  4195. case RES_MPT_RESERVED:
  4196. __mlx4_mpt_release(dev, mpt->key);
  4197. spin_lock_irq(mlx4_tlock(dev));
  4198. rb_erase(&mpt->com.node,
  4199. &tracker->res_tree[RES_MPT]);
  4200. list_del(&mpt->com.list);
  4201. spin_unlock_irq(mlx4_tlock(dev));
  4202. mlx4_release_resource(dev, slave,
  4203. RES_MPT, 1, 0);
  4204. kfree(mpt);
  4205. state = 0;
  4206. break;
  4207. case RES_MPT_MAPPED:
  4208. __mlx4_mpt_free_icm(dev, mpt->key);
  4209. state = RES_MPT_RESERVED;
  4210. break;
  4211. case RES_MPT_HW:
  4212. in_param = slave;
  4213. err = mlx4_cmd(dev, in_param, mptn, 0,
  4214. MLX4_CMD_HW2SW_MPT,
  4215. MLX4_CMD_TIME_CLASS_A,
  4216. MLX4_CMD_NATIVE);
  4217. if (err)
  4218. mlx4_dbg(dev, "rem_slave_mrs: failed to move slave %d mpt %d to SW ownership\n",
  4219. slave, mptn);
  4220. if (mpt->mtt)
  4221. atomic_dec(&mpt->mtt->ref_count);
  4222. state = RES_MPT_MAPPED;
  4223. break;
  4224. default:
  4225. state = 0;
  4226. }
  4227. }
  4228. }
  4229. spin_lock_irq(mlx4_tlock(dev));
  4230. }
  4231. spin_unlock_irq(mlx4_tlock(dev));
  4232. }
  4233. static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
  4234. {
  4235. struct mlx4_priv *priv = mlx4_priv(dev);
  4236. struct mlx4_resource_tracker *tracker =
  4237. &priv->mfunc.master.res_tracker;
  4238. struct list_head *mtt_list =
  4239. &tracker->slave_list[slave].res_list[RES_MTT];
  4240. struct res_mtt *mtt;
  4241. struct res_mtt *tmp;
  4242. int state;
  4243. LIST_HEAD(tlist);
  4244. int base;
  4245. int err;
  4246. err = move_all_busy(dev, slave, RES_MTT);
  4247. if (err)
  4248. mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts - too busy for slave %d\n",
  4249. slave);
  4250. spin_lock_irq(mlx4_tlock(dev));
  4251. list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
  4252. spin_unlock_irq(mlx4_tlock(dev));
  4253. if (mtt->com.owner == slave) {
  4254. base = mtt->com.res_id;
  4255. state = mtt->com.from_state;
  4256. while (state != 0) {
  4257. switch (state) {
  4258. case RES_MTT_ALLOCATED:
  4259. __mlx4_free_mtt_range(dev, base,
  4260. mtt->order);
  4261. spin_lock_irq(mlx4_tlock(dev));
  4262. rb_erase(&mtt->com.node,
  4263. &tracker->res_tree[RES_MTT]);
  4264. list_del(&mtt->com.list);
  4265. spin_unlock_irq(mlx4_tlock(dev));
  4266. mlx4_release_resource(dev, slave, RES_MTT,
  4267. 1 << mtt->order, 0);
  4268. kfree(mtt);
  4269. state = 0;
  4270. break;
  4271. default:
  4272. state = 0;
  4273. }
  4274. }
  4275. }
  4276. spin_lock_irq(mlx4_tlock(dev));
  4277. }
  4278. spin_unlock_irq(mlx4_tlock(dev));
  4279. }
  4280. static int mlx4_do_mirror_rule(struct mlx4_dev *dev, struct res_fs_rule *fs_rule)
  4281. {
  4282. struct mlx4_cmd_mailbox *mailbox;
  4283. int err;
  4284. struct res_fs_rule *mirr_rule;
  4285. u64 reg_id;
  4286. mailbox = mlx4_alloc_cmd_mailbox(dev);
  4287. if (IS_ERR(mailbox))
  4288. return PTR_ERR(mailbox);
  4289. if (!fs_rule->mirr_mbox) {
  4290. mlx4_err(dev, "rule mirroring mailbox is null\n");
  4291. return -EINVAL;
  4292. }
  4293. memcpy(mailbox->buf, fs_rule->mirr_mbox, fs_rule->mirr_mbox_size);
  4294. err = mlx4_cmd_imm(dev, mailbox->dma, &reg_id, fs_rule->mirr_mbox_size >> 2, 0,
  4295. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  4296. MLX4_CMD_NATIVE);
  4297. mlx4_free_cmd_mailbox(dev, mailbox);
  4298. if (err)
  4299. goto err;
  4300. err = add_res_range(dev, fs_rule->com.owner, reg_id, 1, RES_FS_RULE, fs_rule->qpn);
  4301. if (err)
  4302. goto err_detach;
  4303. err = get_res(dev, fs_rule->com.owner, reg_id, RES_FS_RULE, &mirr_rule);
  4304. if (err)
  4305. goto err_rem;
  4306. fs_rule->mirr_rule_id = reg_id;
  4307. mirr_rule->mirr_rule_id = 0;
  4308. mirr_rule->mirr_mbox_size = 0;
  4309. mirr_rule->mirr_mbox = NULL;
  4310. put_res(dev, fs_rule->com.owner, reg_id, RES_FS_RULE);
  4311. return 0;
  4312. err_rem:
  4313. rem_res_range(dev, fs_rule->com.owner, reg_id, 1, RES_FS_RULE, 0);
  4314. err_detach:
  4315. mlx4_cmd(dev, reg_id, 0, 0, MLX4_QP_FLOW_STEERING_DETACH,
  4316. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  4317. err:
  4318. return err;
  4319. }
  4320. static int mlx4_mirror_fs_rules(struct mlx4_dev *dev, bool bond)
  4321. {
  4322. struct mlx4_priv *priv = mlx4_priv(dev);
  4323. struct mlx4_resource_tracker *tracker =
  4324. &priv->mfunc.master.res_tracker;
  4325. struct rb_root *root = &tracker->res_tree[RES_FS_RULE];
  4326. struct rb_node *p;
  4327. struct res_fs_rule *fs_rule;
  4328. int err = 0;
  4329. LIST_HEAD(mirr_list);
  4330. for (p = rb_first(root); p; p = rb_next(p)) {
  4331. fs_rule = rb_entry(p, struct res_fs_rule, com.node);
  4332. if ((bond && fs_rule->mirr_mbox_size) ||
  4333. (!bond && !fs_rule->mirr_mbox_size))
  4334. list_add_tail(&fs_rule->mirr_list, &mirr_list);
  4335. }
  4336. list_for_each_entry(fs_rule, &mirr_list, mirr_list) {
  4337. if (bond)
  4338. err += mlx4_do_mirror_rule(dev, fs_rule);
  4339. else
  4340. err += mlx4_undo_mirror_rule(dev, fs_rule);
  4341. }
  4342. return err;
  4343. }
  4344. int mlx4_bond_fs_rules(struct mlx4_dev *dev)
  4345. {
  4346. return mlx4_mirror_fs_rules(dev, true);
  4347. }
  4348. int mlx4_unbond_fs_rules(struct mlx4_dev *dev)
  4349. {
  4350. return mlx4_mirror_fs_rules(dev, false);
  4351. }
  4352. static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
  4353. {
  4354. struct mlx4_priv *priv = mlx4_priv(dev);
  4355. struct mlx4_resource_tracker *tracker =
  4356. &priv->mfunc.master.res_tracker;
  4357. struct list_head *fs_rule_list =
  4358. &tracker->slave_list[slave].res_list[RES_FS_RULE];
  4359. struct res_fs_rule *fs_rule;
  4360. struct res_fs_rule *tmp;
  4361. int state;
  4362. u64 base;
  4363. int err;
  4364. err = move_all_busy(dev, slave, RES_FS_RULE);
  4365. if (err)
  4366. mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
  4367. slave);
  4368. spin_lock_irq(mlx4_tlock(dev));
  4369. list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
  4370. spin_unlock_irq(mlx4_tlock(dev));
  4371. if (fs_rule->com.owner == slave) {
  4372. base = fs_rule->com.res_id;
  4373. state = fs_rule->com.from_state;
  4374. while (state != 0) {
  4375. switch (state) {
  4376. case RES_FS_RULE_ALLOCATED:
  4377. /* detach rule */
  4378. err = mlx4_cmd(dev, base, 0, 0,
  4379. MLX4_QP_FLOW_STEERING_DETACH,
  4380. MLX4_CMD_TIME_CLASS_A,
  4381. MLX4_CMD_NATIVE);
  4382. spin_lock_irq(mlx4_tlock(dev));
  4383. rb_erase(&fs_rule->com.node,
  4384. &tracker->res_tree[RES_FS_RULE]);
  4385. list_del(&fs_rule->com.list);
  4386. spin_unlock_irq(mlx4_tlock(dev));
  4387. kfree(fs_rule->mirr_mbox);
  4388. kfree(fs_rule);
  4389. state = 0;
  4390. break;
  4391. default:
  4392. state = 0;
  4393. }
  4394. }
  4395. }
  4396. spin_lock_irq(mlx4_tlock(dev));
  4397. }
  4398. spin_unlock_irq(mlx4_tlock(dev));
  4399. }
  4400. static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
  4401. {
  4402. struct mlx4_priv *priv = mlx4_priv(dev);
  4403. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4404. struct list_head *eq_list =
  4405. &tracker->slave_list[slave].res_list[RES_EQ];
  4406. struct res_eq *eq;
  4407. struct res_eq *tmp;
  4408. int err;
  4409. int state;
  4410. LIST_HEAD(tlist);
  4411. int eqn;
  4412. err = move_all_busy(dev, slave, RES_EQ);
  4413. if (err)
  4414. mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs - too busy for slave %d\n",
  4415. slave);
  4416. spin_lock_irq(mlx4_tlock(dev));
  4417. list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
  4418. spin_unlock_irq(mlx4_tlock(dev));
  4419. if (eq->com.owner == slave) {
  4420. eqn = eq->com.res_id;
  4421. state = eq->com.from_state;
  4422. while (state != 0) {
  4423. switch (state) {
  4424. case RES_EQ_RESERVED:
  4425. spin_lock_irq(mlx4_tlock(dev));
  4426. rb_erase(&eq->com.node,
  4427. &tracker->res_tree[RES_EQ]);
  4428. list_del(&eq->com.list);
  4429. spin_unlock_irq(mlx4_tlock(dev));
  4430. kfree(eq);
  4431. state = 0;
  4432. break;
  4433. case RES_EQ_HW:
  4434. err = mlx4_cmd(dev, slave, eqn & 0x3ff,
  4435. 1, MLX4_CMD_HW2SW_EQ,
  4436. MLX4_CMD_TIME_CLASS_A,
  4437. MLX4_CMD_NATIVE);
  4438. if (err)
  4439. mlx4_dbg(dev, "rem_slave_eqs: failed to move slave %d eqs %d to SW ownership\n",
  4440. slave, eqn & 0x3ff);
  4441. atomic_dec(&eq->mtt->ref_count);
  4442. state = RES_EQ_RESERVED;
  4443. break;
  4444. default:
  4445. state = 0;
  4446. }
  4447. }
  4448. }
  4449. spin_lock_irq(mlx4_tlock(dev));
  4450. }
  4451. spin_unlock_irq(mlx4_tlock(dev));
  4452. }
  4453. static void rem_slave_counters(struct mlx4_dev *dev, int slave)
  4454. {
  4455. struct mlx4_priv *priv = mlx4_priv(dev);
  4456. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4457. struct list_head *counter_list =
  4458. &tracker->slave_list[slave].res_list[RES_COUNTER];
  4459. struct res_counter *counter;
  4460. struct res_counter *tmp;
  4461. int err;
  4462. int *counters_arr = NULL;
  4463. int i, j;
  4464. err = move_all_busy(dev, slave, RES_COUNTER);
  4465. if (err)
  4466. mlx4_warn(dev, "rem_slave_counters: Could not move all counters - too busy for slave %d\n",
  4467. slave);
  4468. counters_arr = kmalloc_array(dev->caps.max_counters,
  4469. sizeof(*counters_arr), GFP_KERNEL);
  4470. if (!counters_arr)
  4471. return;
  4472. do {
  4473. i = 0;
  4474. j = 0;
  4475. spin_lock_irq(mlx4_tlock(dev));
  4476. list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
  4477. if (counter->com.owner == slave) {
  4478. counters_arr[i++] = counter->com.res_id;
  4479. rb_erase(&counter->com.node,
  4480. &tracker->res_tree[RES_COUNTER]);
  4481. list_del(&counter->com.list);
  4482. kfree(counter);
  4483. }
  4484. }
  4485. spin_unlock_irq(mlx4_tlock(dev));
  4486. while (j < i) {
  4487. __mlx4_counter_free(dev, counters_arr[j++]);
  4488. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  4489. }
  4490. } while (i);
  4491. kfree(counters_arr);
  4492. }
  4493. static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
  4494. {
  4495. struct mlx4_priv *priv = mlx4_priv(dev);
  4496. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4497. struct list_head *xrcdn_list =
  4498. &tracker->slave_list[slave].res_list[RES_XRCD];
  4499. struct res_xrcdn *xrcd;
  4500. struct res_xrcdn *tmp;
  4501. int err;
  4502. int xrcdn;
  4503. err = move_all_busy(dev, slave, RES_XRCD);
  4504. if (err)
  4505. mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns - too busy for slave %d\n",
  4506. slave);
  4507. spin_lock_irq(mlx4_tlock(dev));
  4508. list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
  4509. if (xrcd->com.owner == slave) {
  4510. xrcdn = xrcd->com.res_id;
  4511. rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
  4512. list_del(&xrcd->com.list);
  4513. kfree(xrcd);
  4514. __mlx4_xrcd_free(dev, xrcdn);
  4515. }
  4516. }
  4517. spin_unlock_irq(mlx4_tlock(dev));
  4518. }
  4519. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
  4520. {
  4521. struct mlx4_priv *priv = mlx4_priv(dev);
  4522. mlx4_reset_roce_gids(dev, slave);
  4523. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  4524. rem_slave_vlans(dev, slave);
  4525. rem_slave_macs(dev, slave);
  4526. rem_slave_fs_rule(dev, slave);
  4527. rem_slave_qps(dev, slave);
  4528. rem_slave_srqs(dev, slave);
  4529. rem_slave_cqs(dev, slave);
  4530. rem_slave_mrs(dev, slave);
  4531. rem_slave_eqs(dev, slave);
  4532. rem_slave_mtts(dev, slave);
  4533. rem_slave_counters(dev, slave);
  4534. rem_slave_xrcdns(dev, slave);
  4535. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  4536. }
  4537. static void update_qos_vpp(struct mlx4_update_qp_context *ctx,
  4538. struct mlx4_vf_immed_vlan_work *work)
  4539. {
  4540. ctx->qp_mask |= cpu_to_be64(1ULL << MLX4_UPD_QP_MASK_QOS_VPP);
  4541. ctx->qp_context.qos_vport = work->qos_vport;
  4542. }
  4543. void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work)
  4544. {
  4545. struct mlx4_vf_immed_vlan_work *work =
  4546. container_of(_work, struct mlx4_vf_immed_vlan_work, work);
  4547. struct mlx4_cmd_mailbox *mailbox;
  4548. struct mlx4_update_qp_context *upd_context;
  4549. struct mlx4_dev *dev = &work->priv->dev;
  4550. struct mlx4_resource_tracker *tracker =
  4551. &work->priv->mfunc.master.res_tracker;
  4552. struct list_head *qp_list =
  4553. &tracker->slave_list[work->slave].res_list[RES_QP];
  4554. struct res_qp *qp;
  4555. struct res_qp *tmp;
  4556. u64 qp_path_mask_vlan_ctrl =
  4557. ((1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED) |
  4558. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P) |
  4559. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED) |
  4560. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED) |
  4561. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P) |
  4562. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED));
  4563. u64 qp_path_mask = ((1ULL << MLX4_UPD_QP_PATH_MASK_VLAN_INDEX) |
  4564. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL) |
  4565. (1ULL << MLX4_UPD_QP_PATH_MASK_CV) |
  4566. (1ULL << MLX4_UPD_QP_PATH_MASK_SV) |
  4567. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_HIDE_CQE_VLAN) |
  4568. (1ULL << MLX4_UPD_QP_PATH_MASK_FEUP) |
  4569. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL_RX) |
  4570. (1ULL << MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE));
  4571. int err;
  4572. int port, errors = 0;
  4573. u8 vlan_control;
  4574. if (mlx4_is_slave(dev)) {
  4575. mlx4_warn(dev, "Trying to update-qp in slave %d\n",
  4576. work->slave);
  4577. goto out;
  4578. }
  4579. mailbox = mlx4_alloc_cmd_mailbox(dev);
  4580. if (IS_ERR(mailbox))
  4581. goto out;
  4582. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE) /* block all */
  4583. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4584. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  4585. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  4586. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  4587. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  4588. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  4589. else if (!work->vlan_id)
  4590. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4591. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  4592. else if (work->vlan_proto == htons(ETH_P_8021AD))
  4593. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  4594. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4595. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  4596. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  4597. else /* vst 802.1Q */
  4598. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4599. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  4600. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  4601. upd_context = mailbox->buf;
  4602. upd_context->qp_mask = cpu_to_be64(1ULL << MLX4_UPD_QP_MASK_VSD);
  4603. spin_lock_irq(mlx4_tlock(dev));
  4604. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  4605. spin_unlock_irq(mlx4_tlock(dev));
  4606. if (qp->com.owner == work->slave) {
  4607. if (qp->com.from_state != RES_QP_HW ||
  4608. !qp->sched_queue || /* no INIT2RTR trans yet */
  4609. mlx4_is_qp_reserved(dev, qp->local_qpn) ||
  4610. qp->qpc_flags & (1 << MLX4_RSS_QPC_FLAG_OFFSET)) {
  4611. spin_lock_irq(mlx4_tlock(dev));
  4612. continue;
  4613. }
  4614. port = (qp->sched_queue >> 6 & 1) + 1;
  4615. if (port != work->port) {
  4616. spin_lock_irq(mlx4_tlock(dev));
  4617. continue;
  4618. }
  4619. if (MLX4_QP_ST_RC == ((qp->qpc_flags >> 16) & 0xff))
  4620. upd_context->primary_addr_path_mask = cpu_to_be64(qp_path_mask);
  4621. else
  4622. upd_context->primary_addr_path_mask =
  4623. cpu_to_be64(qp_path_mask | qp_path_mask_vlan_ctrl);
  4624. if (work->vlan_id == MLX4_VGT) {
  4625. upd_context->qp_context.param3 = qp->param3;
  4626. upd_context->qp_context.pri_path.vlan_control = qp->vlan_control;
  4627. upd_context->qp_context.pri_path.fvl_rx = qp->fvl_rx;
  4628. upd_context->qp_context.pri_path.vlan_index = qp->vlan_index;
  4629. upd_context->qp_context.pri_path.fl = qp->pri_path_fl;
  4630. upd_context->qp_context.pri_path.feup = qp->feup;
  4631. upd_context->qp_context.pri_path.sched_queue =
  4632. qp->sched_queue;
  4633. } else {
  4634. upd_context->qp_context.param3 = qp->param3 & ~cpu_to_be32(MLX4_STRIP_VLAN);
  4635. upd_context->qp_context.pri_path.vlan_control = vlan_control;
  4636. upd_context->qp_context.pri_path.vlan_index = work->vlan_ix;
  4637. upd_context->qp_context.pri_path.fvl_rx =
  4638. qp->fvl_rx | MLX4_FVL_RX_FORCE_ETH_VLAN;
  4639. upd_context->qp_context.pri_path.fl =
  4640. qp->pri_path_fl | MLX4_FL_ETH_HIDE_CQE_VLAN;
  4641. if (work->vlan_proto == htons(ETH_P_8021AD))
  4642. upd_context->qp_context.pri_path.fl |= MLX4_FL_SV;
  4643. else
  4644. upd_context->qp_context.pri_path.fl |= MLX4_FL_CV;
  4645. upd_context->qp_context.pri_path.feup =
  4646. qp->feup | MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  4647. upd_context->qp_context.pri_path.sched_queue =
  4648. qp->sched_queue & 0xC7;
  4649. upd_context->qp_context.pri_path.sched_queue |=
  4650. ((work->qos & 0x7) << 3);
  4651. if (dev->caps.flags2 &
  4652. MLX4_DEV_CAP_FLAG2_QOS_VPP)
  4653. update_qos_vpp(upd_context, work);
  4654. }
  4655. err = mlx4_cmd(dev, mailbox->dma,
  4656. qp->local_qpn & 0xffffff,
  4657. 0, MLX4_CMD_UPDATE_QP,
  4658. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  4659. if (err) {
  4660. mlx4_info(dev, "UPDATE_QP failed for slave %d, port %d, qpn %d (%d)\n",
  4661. work->slave, port, qp->local_qpn, err);
  4662. errors++;
  4663. }
  4664. }
  4665. spin_lock_irq(mlx4_tlock(dev));
  4666. }
  4667. spin_unlock_irq(mlx4_tlock(dev));
  4668. mlx4_free_cmd_mailbox(dev, mailbox);
  4669. if (errors)
  4670. mlx4_err(dev, "%d UPDATE_QP failures for slave %d, port %d\n",
  4671. errors, work->slave, work->port);
  4672. /* unregister previous vlan_id if needed and we had no errors
  4673. * while updating the QPs
  4674. */
  4675. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN && !errors &&
  4676. NO_INDX != work->orig_vlan_ix)
  4677. __mlx4_unregister_vlan(&work->priv->dev, work->port,
  4678. work->orig_vlan_id);
  4679. out:
  4680. kfree(work);
  4681. return;
  4682. }