pxa168_eth.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618
  1. /*
  2. * PXA168 ethernet driver.
  3. * Most of the code is derived from mv643xx ethernet driver.
  4. *
  5. * Copyright (C) 2010 Marvell International Ltd.
  6. * Sachin Sanap <ssanap@marvell.com>
  7. * Zhangfei Gao <zgao6@marvell.com>
  8. * Philip Rakity <prakity@marvell.com>
  9. * Mark Brown <markb@marvell.com>
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version 2
  14. * of the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  23. */
  24. #include <linux/bitops.h>
  25. #include <linux/clk.h>
  26. #include <linux/delay.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/etherdevice.h>
  29. #include <linux/ethtool.h>
  30. #include <linux/in.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/io.h>
  33. #include <linux/ip.h>
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/of.h>
  37. #include <linux/of_net.h>
  38. #include <linux/phy.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/pxa168_eth.h>
  41. #include <linux/tcp.h>
  42. #include <linux/types.h>
  43. #include <linux/udp.h>
  44. #include <linux/workqueue.h>
  45. #include <asm/pgtable.h>
  46. #include <asm/cacheflush.h>
  47. #define DRIVER_NAME "pxa168-eth"
  48. #define DRIVER_VERSION "0.3"
  49. /*
  50. * Registers
  51. */
  52. #define PHY_ADDRESS 0x0000
  53. #define SMI 0x0010
  54. #define PORT_CONFIG 0x0400
  55. #define PORT_CONFIG_EXT 0x0408
  56. #define PORT_COMMAND 0x0410
  57. #define PORT_STATUS 0x0418
  58. #define HTPR 0x0428
  59. #define MAC_ADDR_LOW 0x0430
  60. #define MAC_ADDR_HIGH 0x0438
  61. #define SDMA_CONFIG 0x0440
  62. #define SDMA_CMD 0x0448
  63. #define INT_CAUSE 0x0450
  64. #define INT_W_CLEAR 0x0454
  65. #define INT_MASK 0x0458
  66. #define ETH_F_RX_DESC_0 0x0480
  67. #define ETH_C_RX_DESC_0 0x04A0
  68. #define ETH_C_TX_DESC_1 0x04E4
  69. /* smi register */
  70. #define SMI_BUSY (1 << 28) /* 0 - Write, 1 - Read */
  71. #define SMI_R_VALID (1 << 27) /* 0 - Write, 1 - Read */
  72. #define SMI_OP_W (0 << 26) /* Write operation */
  73. #define SMI_OP_R (1 << 26) /* Read operation */
  74. #define PHY_WAIT_ITERATIONS 10
  75. #define PXA168_ETH_PHY_ADDR_DEFAULT 0
  76. /* RX & TX descriptor command */
  77. #define BUF_OWNED_BY_DMA (1 << 31)
  78. /* RX descriptor status */
  79. #define RX_EN_INT (1 << 23)
  80. #define RX_FIRST_DESC (1 << 17)
  81. #define RX_LAST_DESC (1 << 16)
  82. #define RX_ERROR (1 << 15)
  83. /* TX descriptor command */
  84. #define TX_EN_INT (1 << 23)
  85. #define TX_GEN_CRC (1 << 22)
  86. #define TX_ZERO_PADDING (1 << 18)
  87. #define TX_FIRST_DESC (1 << 17)
  88. #define TX_LAST_DESC (1 << 16)
  89. #define TX_ERROR (1 << 15)
  90. /* SDMA_CMD */
  91. #define SDMA_CMD_AT (1 << 31)
  92. #define SDMA_CMD_TXDL (1 << 24)
  93. #define SDMA_CMD_TXDH (1 << 23)
  94. #define SDMA_CMD_AR (1 << 15)
  95. #define SDMA_CMD_ERD (1 << 7)
  96. /* Bit definitions of the Port Config Reg */
  97. #define PCR_DUPLEX_FULL (1 << 15)
  98. #define PCR_HS (1 << 12)
  99. #define PCR_EN (1 << 7)
  100. #define PCR_PM (1 << 0)
  101. /* Bit definitions of the Port Config Extend Reg */
  102. #define PCXR_2BSM (1 << 28)
  103. #define PCXR_DSCP_EN (1 << 21)
  104. #define PCXR_RMII_EN (1 << 20)
  105. #define PCXR_AN_SPEED_DIS (1 << 19)
  106. #define PCXR_SPEED_100 (1 << 18)
  107. #define PCXR_MFL_1518 (0 << 14)
  108. #define PCXR_MFL_1536 (1 << 14)
  109. #define PCXR_MFL_2048 (2 << 14)
  110. #define PCXR_MFL_64K (3 << 14)
  111. #define PCXR_FLOWCTL_DIS (1 << 12)
  112. #define PCXR_FLP (1 << 11)
  113. #define PCXR_AN_FLOWCTL_DIS (1 << 10)
  114. #define PCXR_AN_DUPLEX_DIS (1 << 9)
  115. #define PCXR_PRIO_TX_OFF 3
  116. #define PCXR_TX_HIGH_PRI (7 << PCXR_PRIO_TX_OFF)
  117. /* Bit definitions of the SDMA Config Reg */
  118. #define SDCR_BSZ_OFF 12
  119. #define SDCR_BSZ8 (3 << SDCR_BSZ_OFF)
  120. #define SDCR_BSZ4 (2 << SDCR_BSZ_OFF)
  121. #define SDCR_BSZ2 (1 << SDCR_BSZ_OFF)
  122. #define SDCR_BSZ1 (0 << SDCR_BSZ_OFF)
  123. #define SDCR_BLMR (1 << 6)
  124. #define SDCR_BLMT (1 << 7)
  125. #define SDCR_RIFB (1 << 9)
  126. #define SDCR_RC_OFF 2
  127. #define SDCR_RC_MAX_RETRANS (0xf << SDCR_RC_OFF)
  128. /*
  129. * Bit definitions of the Interrupt Cause Reg
  130. * and Interrupt MASK Reg is the same
  131. */
  132. #define ICR_RXBUF (1 << 0)
  133. #define ICR_TXBUF_H (1 << 2)
  134. #define ICR_TXBUF_L (1 << 3)
  135. #define ICR_TXEND_H (1 << 6)
  136. #define ICR_TXEND_L (1 << 7)
  137. #define ICR_RXERR (1 << 8)
  138. #define ICR_TXERR_H (1 << 10)
  139. #define ICR_TXERR_L (1 << 11)
  140. #define ICR_TX_UDR (1 << 13)
  141. #define ICR_MII_CH (1 << 28)
  142. #define ALL_INTS (ICR_TXBUF_H | ICR_TXBUF_L | ICR_TX_UDR |\
  143. ICR_TXERR_H | ICR_TXERR_L |\
  144. ICR_TXEND_H | ICR_TXEND_L |\
  145. ICR_RXBUF | ICR_RXERR | ICR_MII_CH)
  146. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  147. #define NUM_RX_DESCS 64
  148. #define NUM_TX_DESCS 64
  149. #define HASH_ADD 0
  150. #define HASH_DELETE 1
  151. #define HASH_ADDR_TABLE_SIZE 0x4000 /* 16K (1/2K address - PCR_HS == 1) */
  152. #define HOP_NUMBER 12
  153. /* Bit definitions for Port status */
  154. #define PORT_SPEED_100 (1 << 0)
  155. #define FULL_DUPLEX (1 << 1)
  156. #define FLOW_CONTROL_DISABLED (1 << 2)
  157. #define LINK_UP (1 << 3)
  158. /* Bit definitions for work to be done */
  159. #define WORK_TX_DONE (1 << 1)
  160. /*
  161. * Misc definitions.
  162. */
  163. #define SKB_DMA_REALIGN ((PAGE_SIZE - NET_SKB_PAD) % SMP_CACHE_BYTES)
  164. struct rx_desc {
  165. u32 cmd_sts; /* Descriptor command status */
  166. u16 byte_cnt; /* Descriptor buffer byte count */
  167. u16 buf_size; /* Buffer size */
  168. u32 buf_ptr; /* Descriptor buffer pointer */
  169. u32 next_desc_ptr; /* Next descriptor pointer */
  170. };
  171. struct tx_desc {
  172. u32 cmd_sts; /* Command/status field */
  173. u16 reserved;
  174. u16 byte_cnt; /* buffer byte count */
  175. u32 buf_ptr; /* pointer to buffer for this descriptor */
  176. u32 next_desc_ptr; /* Pointer to next descriptor */
  177. };
  178. struct pxa168_eth_private {
  179. int port_num; /* User Ethernet port number */
  180. int phy_addr;
  181. int phy_speed;
  182. int phy_duplex;
  183. phy_interface_t phy_intf;
  184. int rx_resource_err; /* Rx ring resource error flag */
  185. /* Next available and first returning Rx resource */
  186. int rx_curr_desc_q, rx_used_desc_q;
  187. /* Next available and first returning Tx resource */
  188. int tx_curr_desc_q, tx_used_desc_q;
  189. struct rx_desc *p_rx_desc_area;
  190. dma_addr_t rx_desc_dma;
  191. int rx_desc_area_size;
  192. struct sk_buff **rx_skb;
  193. struct tx_desc *p_tx_desc_area;
  194. dma_addr_t tx_desc_dma;
  195. int tx_desc_area_size;
  196. struct sk_buff **tx_skb;
  197. struct work_struct tx_timeout_task;
  198. struct net_device *dev;
  199. struct napi_struct napi;
  200. u8 work_todo;
  201. int skb_size;
  202. /* Size of Tx Ring per queue */
  203. int tx_ring_size;
  204. /* Number of tx descriptors in use */
  205. int tx_desc_count;
  206. /* Size of Rx Ring per queue */
  207. int rx_ring_size;
  208. /* Number of rx descriptors in use */
  209. int rx_desc_count;
  210. /*
  211. * Used in case RX Ring is empty, which can occur when
  212. * system does not have resources (skb's)
  213. */
  214. struct timer_list timeout;
  215. struct mii_bus *smi_bus;
  216. /* clock */
  217. struct clk *clk;
  218. struct pxa168_eth_platform_data *pd;
  219. /*
  220. * Ethernet controller base address.
  221. */
  222. void __iomem *base;
  223. /* Pointer to the hardware address filter table */
  224. void *htpr;
  225. dma_addr_t htpr_dma;
  226. };
  227. struct addr_table_entry {
  228. __le32 lo;
  229. __le32 hi;
  230. };
  231. /* Bit fields of a Hash Table Entry */
  232. enum hash_table_entry {
  233. HASH_ENTRY_VALID = 1,
  234. SKIP = 2,
  235. HASH_ENTRY_RECEIVE_DISCARD = 4,
  236. HASH_ENTRY_RECEIVE_DISCARD_BIT = 2
  237. };
  238. static int pxa168_init_hw(struct pxa168_eth_private *pep);
  239. static int pxa168_init_phy(struct net_device *dev);
  240. static void eth_port_reset(struct net_device *dev);
  241. static void eth_port_start(struct net_device *dev);
  242. static int pxa168_eth_open(struct net_device *dev);
  243. static int pxa168_eth_stop(struct net_device *dev);
  244. static inline u32 rdl(struct pxa168_eth_private *pep, int offset)
  245. {
  246. return readl_relaxed(pep->base + offset);
  247. }
  248. static inline void wrl(struct pxa168_eth_private *pep, int offset, u32 data)
  249. {
  250. writel_relaxed(data, pep->base + offset);
  251. }
  252. static void abort_dma(struct pxa168_eth_private *pep)
  253. {
  254. int delay;
  255. int max_retries = 40;
  256. do {
  257. wrl(pep, SDMA_CMD, SDMA_CMD_AR | SDMA_CMD_AT);
  258. udelay(100);
  259. delay = 10;
  260. while ((rdl(pep, SDMA_CMD) & (SDMA_CMD_AR | SDMA_CMD_AT))
  261. && delay-- > 0) {
  262. udelay(10);
  263. }
  264. } while (max_retries-- > 0 && delay <= 0);
  265. if (max_retries <= 0)
  266. netdev_err(pep->dev, "%s : DMA Stuck\n", __func__);
  267. }
  268. static void rxq_refill(struct net_device *dev)
  269. {
  270. struct pxa168_eth_private *pep = netdev_priv(dev);
  271. struct sk_buff *skb;
  272. struct rx_desc *p_used_rx_desc;
  273. int used_rx_desc;
  274. while (pep->rx_desc_count < pep->rx_ring_size) {
  275. int size;
  276. skb = netdev_alloc_skb(dev, pep->skb_size);
  277. if (!skb)
  278. break;
  279. if (SKB_DMA_REALIGN)
  280. skb_reserve(skb, SKB_DMA_REALIGN);
  281. pep->rx_desc_count++;
  282. /* Get 'used' Rx descriptor */
  283. used_rx_desc = pep->rx_used_desc_q;
  284. p_used_rx_desc = &pep->p_rx_desc_area[used_rx_desc];
  285. size = skb_end_pointer(skb) - skb->data;
  286. p_used_rx_desc->buf_ptr = dma_map_single(NULL,
  287. skb->data,
  288. size,
  289. DMA_FROM_DEVICE);
  290. p_used_rx_desc->buf_size = size;
  291. pep->rx_skb[used_rx_desc] = skb;
  292. /* Return the descriptor to DMA ownership */
  293. dma_wmb();
  294. p_used_rx_desc->cmd_sts = BUF_OWNED_BY_DMA | RX_EN_INT;
  295. dma_wmb();
  296. /* Move the used descriptor pointer to the next descriptor */
  297. pep->rx_used_desc_q = (used_rx_desc + 1) % pep->rx_ring_size;
  298. /* Any Rx return cancels the Rx resource error status */
  299. pep->rx_resource_err = 0;
  300. skb_reserve(skb, ETH_HW_IP_ALIGN);
  301. }
  302. /*
  303. * If RX ring is empty of SKB, set a timer to try allocating
  304. * again at a later time.
  305. */
  306. if (pep->rx_desc_count == 0) {
  307. pep->timeout.expires = jiffies + (HZ / 10);
  308. add_timer(&pep->timeout);
  309. }
  310. }
  311. static inline void rxq_refill_timer_wrapper(struct timer_list *t)
  312. {
  313. struct pxa168_eth_private *pep = from_timer(pep, t, timeout);
  314. napi_schedule(&pep->napi);
  315. }
  316. static inline u8 flip_8_bits(u8 x)
  317. {
  318. return (((x) & 0x01) << 3) | (((x) & 0x02) << 1)
  319. | (((x) & 0x04) >> 1) | (((x) & 0x08) >> 3)
  320. | (((x) & 0x10) << 3) | (((x) & 0x20) << 1)
  321. | (((x) & 0x40) >> 1) | (((x) & 0x80) >> 3);
  322. }
  323. static void nibble_swap_every_byte(unsigned char *mac_addr)
  324. {
  325. int i;
  326. for (i = 0; i < ETH_ALEN; i++) {
  327. mac_addr[i] = ((mac_addr[i] & 0x0f) << 4) |
  328. ((mac_addr[i] & 0xf0) >> 4);
  329. }
  330. }
  331. static void inverse_every_nibble(unsigned char *mac_addr)
  332. {
  333. int i;
  334. for (i = 0; i < ETH_ALEN; i++)
  335. mac_addr[i] = flip_8_bits(mac_addr[i]);
  336. }
  337. /*
  338. * ----------------------------------------------------------------------------
  339. * This function will calculate the hash function of the address.
  340. * Inputs
  341. * mac_addr_orig - MAC address.
  342. * Outputs
  343. * return the calculated entry.
  344. */
  345. static u32 hash_function(unsigned char *mac_addr_orig)
  346. {
  347. u32 hash_result;
  348. u32 addr0;
  349. u32 addr1;
  350. u32 addr2;
  351. u32 addr3;
  352. unsigned char mac_addr[ETH_ALEN];
  353. /* Make a copy of MAC address since we are going to performe bit
  354. * operations on it
  355. */
  356. memcpy(mac_addr, mac_addr_orig, ETH_ALEN);
  357. nibble_swap_every_byte(mac_addr);
  358. inverse_every_nibble(mac_addr);
  359. addr0 = (mac_addr[5] >> 2) & 0x3f;
  360. addr1 = (mac_addr[5] & 0x03) | (((mac_addr[4] & 0x7f)) << 2);
  361. addr2 = ((mac_addr[4] & 0x80) >> 7) | mac_addr[3] << 1;
  362. addr3 = (mac_addr[2] & 0xff) | ((mac_addr[1] & 1) << 8);
  363. hash_result = (addr0 << 9) | (addr1 ^ addr2 ^ addr3);
  364. hash_result = hash_result & 0x07ff;
  365. return hash_result;
  366. }
  367. /*
  368. * ----------------------------------------------------------------------------
  369. * This function will add/del an entry to the address table.
  370. * Inputs
  371. * pep - ETHERNET .
  372. * mac_addr - MAC address.
  373. * skip - if 1, skip this address.Used in case of deleting an entry which is a
  374. * part of chain in the hash table.We can't just delete the entry since
  375. * that will break the chain.We need to defragment the tables time to
  376. * time.
  377. * rd - 0 Discard packet upon match.
  378. * - 1 Receive packet upon match.
  379. * Outputs
  380. * address table entry is added/deleted.
  381. * 0 if success.
  382. * -ENOSPC if table full
  383. */
  384. static int add_del_hash_entry(struct pxa168_eth_private *pep,
  385. unsigned char *mac_addr,
  386. u32 rd, u32 skip, int del)
  387. {
  388. struct addr_table_entry *entry, *start;
  389. u32 new_high;
  390. u32 new_low;
  391. u32 i;
  392. new_low = (((mac_addr[1] >> 4) & 0xf) << 15)
  393. | (((mac_addr[1] >> 0) & 0xf) << 11)
  394. | (((mac_addr[0] >> 4) & 0xf) << 7)
  395. | (((mac_addr[0] >> 0) & 0xf) << 3)
  396. | (((mac_addr[3] >> 4) & 0x1) << 31)
  397. | (((mac_addr[3] >> 0) & 0xf) << 27)
  398. | (((mac_addr[2] >> 4) & 0xf) << 23)
  399. | (((mac_addr[2] >> 0) & 0xf) << 19)
  400. | (skip << SKIP) | (rd << HASH_ENTRY_RECEIVE_DISCARD_BIT)
  401. | HASH_ENTRY_VALID;
  402. new_high = (((mac_addr[5] >> 4) & 0xf) << 15)
  403. | (((mac_addr[5] >> 0) & 0xf) << 11)
  404. | (((mac_addr[4] >> 4) & 0xf) << 7)
  405. | (((mac_addr[4] >> 0) & 0xf) << 3)
  406. | (((mac_addr[3] >> 5) & 0x7) << 0);
  407. /*
  408. * Pick the appropriate table, start scanning for free/reusable
  409. * entries at the index obtained by hashing the specified MAC address
  410. */
  411. start = pep->htpr;
  412. entry = start + hash_function(mac_addr);
  413. for (i = 0; i < HOP_NUMBER; i++) {
  414. if (!(le32_to_cpu(entry->lo) & HASH_ENTRY_VALID)) {
  415. break;
  416. } else {
  417. /* if same address put in same position */
  418. if (((le32_to_cpu(entry->lo) & 0xfffffff8) ==
  419. (new_low & 0xfffffff8)) &&
  420. (le32_to_cpu(entry->hi) == new_high)) {
  421. break;
  422. }
  423. }
  424. if (entry == start + 0x7ff)
  425. entry = start;
  426. else
  427. entry++;
  428. }
  429. if (((le32_to_cpu(entry->lo) & 0xfffffff8) != (new_low & 0xfffffff8)) &&
  430. (le32_to_cpu(entry->hi) != new_high) && del)
  431. return 0;
  432. if (i == HOP_NUMBER) {
  433. if (!del) {
  434. netdev_info(pep->dev,
  435. "%s: table section is full, need to "
  436. "move to 16kB implementation?\n",
  437. __FILE__);
  438. return -ENOSPC;
  439. } else
  440. return 0;
  441. }
  442. /*
  443. * Update the selected entry
  444. */
  445. if (del) {
  446. entry->hi = 0;
  447. entry->lo = 0;
  448. } else {
  449. entry->hi = cpu_to_le32(new_high);
  450. entry->lo = cpu_to_le32(new_low);
  451. }
  452. return 0;
  453. }
  454. /*
  455. * ----------------------------------------------------------------------------
  456. * Create an addressTable entry from MAC address info
  457. * found in the specifed net_device struct
  458. *
  459. * Input : pointer to ethernet interface network device structure
  460. * Output : N/A
  461. */
  462. static void update_hash_table_mac_address(struct pxa168_eth_private *pep,
  463. unsigned char *oaddr,
  464. unsigned char *addr)
  465. {
  466. /* Delete old entry */
  467. if (oaddr)
  468. add_del_hash_entry(pep, oaddr, 1, 0, HASH_DELETE);
  469. /* Add new entry */
  470. add_del_hash_entry(pep, addr, 1, 0, HASH_ADD);
  471. }
  472. static int init_hash_table(struct pxa168_eth_private *pep)
  473. {
  474. /*
  475. * Hardware expects CPU to build a hash table based on a predefined
  476. * hash function and populate it based on hardware address. The
  477. * location of the hash table is identified by 32-bit pointer stored
  478. * in HTPR internal register. Two possible sizes exists for the hash
  479. * table 8kB (256kB of DRAM required (4 x 64 kB banks)) and 1/2kB
  480. * (16kB of DRAM required (4 x 4 kB banks)).We currently only support
  481. * 1/2kB.
  482. */
  483. /* TODO: Add support for 8kB hash table and alternative hash
  484. * function.Driver can dynamically switch to them if the 1/2kB hash
  485. * table is full.
  486. */
  487. if (!pep->htpr) {
  488. pep->htpr = dma_zalloc_coherent(pep->dev->dev.parent,
  489. HASH_ADDR_TABLE_SIZE,
  490. &pep->htpr_dma, GFP_KERNEL);
  491. if (!pep->htpr)
  492. return -ENOMEM;
  493. } else {
  494. memset(pep->htpr, 0, HASH_ADDR_TABLE_SIZE);
  495. }
  496. wrl(pep, HTPR, pep->htpr_dma);
  497. return 0;
  498. }
  499. static void pxa168_eth_set_rx_mode(struct net_device *dev)
  500. {
  501. struct pxa168_eth_private *pep = netdev_priv(dev);
  502. struct netdev_hw_addr *ha;
  503. u32 val;
  504. val = rdl(pep, PORT_CONFIG);
  505. if (dev->flags & IFF_PROMISC)
  506. val |= PCR_PM;
  507. else
  508. val &= ~PCR_PM;
  509. wrl(pep, PORT_CONFIG, val);
  510. /*
  511. * Remove the old list of MAC address and add dev->addr
  512. * and multicast address.
  513. */
  514. memset(pep->htpr, 0, HASH_ADDR_TABLE_SIZE);
  515. update_hash_table_mac_address(pep, NULL, dev->dev_addr);
  516. netdev_for_each_mc_addr(ha, dev)
  517. update_hash_table_mac_address(pep, NULL, ha->addr);
  518. }
  519. static void pxa168_eth_get_mac_address(struct net_device *dev,
  520. unsigned char *addr)
  521. {
  522. struct pxa168_eth_private *pep = netdev_priv(dev);
  523. unsigned int mac_h = rdl(pep, MAC_ADDR_HIGH);
  524. unsigned int mac_l = rdl(pep, MAC_ADDR_LOW);
  525. addr[0] = (mac_h >> 24) & 0xff;
  526. addr[1] = (mac_h >> 16) & 0xff;
  527. addr[2] = (mac_h >> 8) & 0xff;
  528. addr[3] = mac_h & 0xff;
  529. addr[4] = (mac_l >> 8) & 0xff;
  530. addr[5] = mac_l & 0xff;
  531. }
  532. static int pxa168_eth_set_mac_address(struct net_device *dev, void *addr)
  533. {
  534. struct sockaddr *sa = addr;
  535. struct pxa168_eth_private *pep = netdev_priv(dev);
  536. unsigned char oldMac[ETH_ALEN];
  537. u32 mac_h, mac_l;
  538. if (!is_valid_ether_addr(sa->sa_data))
  539. return -EADDRNOTAVAIL;
  540. memcpy(oldMac, dev->dev_addr, ETH_ALEN);
  541. memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
  542. mac_h = dev->dev_addr[0] << 24;
  543. mac_h |= dev->dev_addr[1] << 16;
  544. mac_h |= dev->dev_addr[2] << 8;
  545. mac_h |= dev->dev_addr[3];
  546. mac_l = dev->dev_addr[4] << 8;
  547. mac_l |= dev->dev_addr[5];
  548. wrl(pep, MAC_ADDR_HIGH, mac_h);
  549. wrl(pep, MAC_ADDR_LOW, mac_l);
  550. netif_addr_lock_bh(dev);
  551. update_hash_table_mac_address(pep, oldMac, dev->dev_addr);
  552. netif_addr_unlock_bh(dev);
  553. return 0;
  554. }
  555. static void eth_port_start(struct net_device *dev)
  556. {
  557. unsigned int val = 0;
  558. struct pxa168_eth_private *pep = netdev_priv(dev);
  559. int tx_curr_desc, rx_curr_desc;
  560. phy_start(dev->phydev);
  561. /* Assignment of Tx CTRP of given queue */
  562. tx_curr_desc = pep->tx_curr_desc_q;
  563. wrl(pep, ETH_C_TX_DESC_1,
  564. (u32) (pep->tx_desc_dma + tx_curr_desc * sizeof(struct tx_desc)));
  565. /* Assignment of Rx CRDP of given queue */
  566. rx_curr_desc = pep->rx_curr_desc_q;
  567. wrl(pep, ETH_C_RX_DESC_0,
  568. (u32) (pep->rx_desc_dma + rx_curr_desc * sizeof(struct rx_desc)));
  569. wrl(pep, ETH_F_RX_DESC_0,
  570. (u32) (pep->rx_desc_dma + rx_curr_desc * sizeof(struct rx_desc)));
  571. /* Clear all interrupts */
  572. wrl(pep, INT_CAUSE, 0);
  573. /* Enable all interrupts for receive, transmit and error. */
  574. wrl(pep, INT_MASK, ALL_INTS);
  575. val = rdl(pep, PORT_CONFIG);
  576. val |= PCR_EN;
  577. wrl(pep, PORT_CONFIG, val);
  578. /* Start RX DMA engine */
  579. val = rdl(pep, SDMA_CMD);
  580. val |= SDMA_CMD_ERD;
  581. wrl(pep, SDMA_CMD, val);
  582. }
  583. static void eth_port_reset(struct net_device *dev)
  584. {
  585. struct pxa168_eth_private *pep = netdev_priv(dev);
  586. unsigned int val = 0;
  587. /* Stop all interrupts for receive, transmit and error. */
  588. wrl(pep, INT_MASK, 0);
  589. /* Clear all interrupts */
  590. wrl(pep, INT_CAUSE, 0);
  591. /* Stop RX DMA */
  592. val = rdl(pep, SDMA_CMD);
  593. val &= ~SDMA_CMD_ERD; /* abort dma command */
  594. /* Abort any transmit and receive operations and put DMA
  595. * in idle state.
  596. */
  597. abort_dma(pep);
  598. /* Disable port */
  599. val = rdl(pep, PORT_CONFIG);
  600. val &= ~PCR_EN;
  601. wrl(pep, PORT_CONFIG, val);
  602. phy_stop(dev->phydev);
  603. }
  604. /*
  605. * txq_reclaim - Free the tx desc data for completed descriptors
  606. * If force is non-zero, frees uncompleted descriptors as well
  607. */
  608. static int txq_reclaim(struct net_device *dev, int force)
  609. {
  610. struct pxa168_eth_private *pep = netdev_priv(dev);
  611. struct tx_desc *desc;
  612. u32 cmd_sts;
  613. struct sk_buff *skb;
  614. int tx_index;
  615. dma_addr_t addr;
  616. int count;
  617. int released = 0;
  618. netif_tx_lock(dev);
  619. pep->work_todo &= ~WORK_TX_DONE;
  620. while (pep->tx_desc_count > 0) {
  621. tx_index = pep->tx_used_desc_q;
  622. desc = &pep->p_tx_desc_area[tx_index];
  623. cmd_sts = desc->cmd_sts;
  624. if (!force && (cmd_sts & BUF_OWNED_BY_DMA)) {
  625. if (released > 0) {
  626. goto txq_reclaim_end;
  627. } else {
  628. released = -1;
  629. goto txq_reclaim_end;
  630. }
  631. }
  632. pep->tx_used_desc_q = (tx_index + 1) % pep->tx_ring_size;
  633. pep->tx_desc_count--;
  634. addr = desc->buf_ptr;
  635. count = desc->byte_cnt;
  636. skb = pep->tx_skb[tx_index];
  637. if (skb)
  638. pep->tx_skb[tx_index] = NULL;
  639. if (cmd_sts & TX_ERROR) {
  640. if (net_ratelimit())
  641. netdev_err(dev, "Error in TX\n");
  642. dev->stats.tx_errors++;
  643. }
  644. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  645. if (skb)
  646. dev_kfree_skb_irq(skb);
  647. released++;
  648. }
  649. txq_reclaim_end:
  650. netif_tx_unlock(dev);
  651. return released;
  652. }
  653. static void pxa168_eth_tx_timeout(struct net_device *dev)
  654. {
  655. struct pxa168_eth_private *pep = netdev_priv(dev);
  656. netdev_info(dev, "TX timeout desc_count %d\n", pep->tx_desc_count);
  657. schedule_work(&pep->tx_timeout_task);
  658. }
  659. static void pxa168_eth_tx_timeout_task(struct work_struct *work)
  660. {
  661. struct pxa168_eth_private *pep = container_of(work,
  662. struct pxa168_eth_private,
  663. tx_timeout_task);
  664. struct net_device *dev = pep->dev;
  665. pxa168_eth_stop(dev);
  666. pxa168_eth_open(dev);
  667. }
  668. static int rxq_process(struct net_device *dev, int budget)
  669. {
  670. struct pxa168_eth_private *pep = netdev_priv(dev);
  671. struct net_device_stats *stats = &dev->stats;
  672. unsigned int received_packets = 0;
  673. struct sk_buff *skb;
  674. while (budget-- > 0) {
  675. int rx_next_curr_desc, rx_curr_desc, rx_used_desc;
  676. struct rx_desc *rx_desc;
  677. unsigned int cmd_sts;
  678. /* Do not process Rx ring in case of Rx ring resource error */
  679. if (pep->rx_resource_err)
  680. break;
  681. rx_curr_desc = pep->rx_curr_desc_q;
  682. rx_used_desc = pep->rx_used_desc_q;
  683. rx_desc = &pep->p_rx_desc_area[rx_curr_desc];
  684. cmd_sts = rx_desc->cmd_sts;
  685. dma_rmb();
  686. if (cmd_sts & (BUF_OWNED_BY_DMA))
  687. break;
  688. skb = pep->rx_skb[rx_curr_desc];
  689. pep->rx_skb[rx_curr_desc] = NULL;
  690. rx_next_curr_desc = (rx_curr_desc + 1) % pep->rx_ring_size;
  691. pep->rx_curr_desc_q = rx_next_curr_desc;
  692. /* Rx descriptors exhausted. */
  693. /* Set the Rx ring resource error flag */
  694. if (rx_next_curr_desc == rx_used_desc)
  695. pep->rx_resource_err = 1;
  696. pep->rx_desc_count--;
  697. dma_unmap_single(NULL, rx_desc->buf_ptr,
  698. rx_desc->buf_size,
  699. DMA_FROM_DEVICE);
  700. received_packets++;
  701. /*
  702. * Update statistics.
  703. * Note byte count includes 4 byte CRC count
  704. */
  705. stats->rx_packets++;
  706. stats->rx_bytes += rx_desc->byte_cnt;
  707. /*
  708. * In case received a packet without first / last bits on OR
  709. * the error summary bit is on, the packets needs to be droped.
  710. */
  711. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  712. (RX_FIRST_DESC | RX_LAST_DESC))
  713. || (cmd_sts & RX_ERROR)) {
  714. stats->rx_dropped++;
  715. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  716. (RX_FIRST_DESC | RX_LAST_DESC)) {
  717. if (net_ratelimit())
  718. netdev_err(dev,
  719. "Rx pkt on multiple desc\n");
  720. }
  721. if (cmd_sts & RX_ERROR)
  722. stats->rx_errors++;
  723. dev_kfree_skb_irq(skb);
  724. } else {
  725. /*
  726. * The -4 is for the CRC in the trailer of the
  727. * received packet
  728. */
  729. skb_put(skb, rx_desc->byte_cnt - 4);
  730. skb->protocol = eth_type_trans(skb, dev);
  731. netif_receive_skb(skb);
  732. }
  733. }
  734. /* Fill RX ring with skb's */
  735. rxq_refill(dev);
  736. return received_packets;
  737. }
  738. static int pxa168_eth_collect_events(struct pxa168_eth_private *pep,
  739. struct net_device *dev)
  740. {
  741. u32 icr;
  742. int ret = 0;
  743. icr = rdl(pep, INT_CAUSE);
  744. if (icr == 0)
  745. return IRQ_NONE;
  746. wrl(pep, INT_CAUSE, ~icr);
  747. if (icr & (ICR_TXBUF_H | ICR_TXBUF_L)) {
  748. pep->work_todo |= WORK_TX_DONE;
  749. ret = 1;
  750. }
  751. if (icr & ICR_RXBUF)
  752. ret = 1;
  753. return ret;
  754. }
  755. static irqreturn_t pxa168_eth_int_handler(int irq, void *dev_id)
  756. {
  757. struct net_device *dev = (struct net_device *)dev_id;
  758. struct pxa168_eth_private *pep = netdev_priv(dev);
  759. if (unlikely(!pxa168_eth_collect_events(pep, dev)))
  760. return IRQ_NONE;
  761. /* Disable interrupts */
  762. wrl(pep, INT_MASK, 0);
  763. napi_schedule(&pep->napi);
  764. return IRQ_HANDLED;
  765. }
  766. static void pxa168_eth_recalc_skb_size(struct pxa168_eth_private *pep)
  767. {
  768. int skb_size;
  769. /*
  770. * Reserve 2+14 bytes for an ethernet header (the hardware
  771. * automatically prepends 2 bytes of dummy data to each
  772. * received packet), 16 bytes for up to four VLAN tags, and
  773. * 4 bytes for the trailing FCS -- 36 bytes total.
  774. */
  775. skb_size = pep->dev->mtu + 36;
  776. /*
  777. * Make sure that the skb size is a multiple of 8 bytes, as
  778. * the lower three bits of the receive descriptor's buffer
  779. * size field are ignored by the hardware.
  780. */
  781. pep->skb_size = (skb_size + 7) & ~7;
  782. /*
  783. * If NET_SKB_PAD is smaller than a cache line,
  784. * netdev_alloc_skb() will cause skb->data to be misaligned
  785. * to a cache line boundary. If this is the case, include
  786. * some extra space to allow re-aligning the data area.
  787. */
  788. pep->skb_size += SKB_DMA_REALIGN;
  789. }
  790. static int set_port_config_ext(struct pxa168_eth_private *pep)
  791. {
  792. int skb_size;
  793. pxa168_eth_recalc_skb_size(pep);
  794. if (pep->skb_size <= 1518)
  795. skb_size = PCXR_MFL_1518;
  796. else if (pep->skb_size <= 1536)
  797. skb_size = PCXR_MFL_1536;
  798. else if (pep->skb_size <= 2048)
  799. skb_size = PCXR_MFL_2048;
  800. else
  801. skb_size = PCXR_MFL_64K;
  802. /* Extended Port Configuration */
  803. wrl(pep, PORT_CONFIG_EXT,
  804. PCXR_AN_SPEED_DIS | /* Disable HW AN */
  805. PCXR_AN_DUPLEX_DIS |
  806. PCXR_AN_FLOWCTL_DIS |
  807. PCXR_2BSM | /* Two byte prefix aligns IP hdr */
  808. PCXR_DSCP_EN | /* Enable DSCP in IP */
  809. skb_size | PCXR_FLP | /* do not force link pass */
  810. PCXR_TX_HIGH_PRI); /* Transmit - high priority queue */
  811. return 0;
  812. }
  813. static void pxa168_eth_adjust_link(struct net_device *dev)
  814. {
  815. struct pxa168_eth_private *pep = netdev_priv(dev);
  816. struct phy_device *phy = dev->phydev;
  817. u32 cfg, cfg_o = rdl(pep, PORT_CONFIG);
  818. u32 cfgext, cfgext_o = rdl(pep, PORT_CONFIG_EXT);
  819. cfg = cfg_o & ~PCR_DUPLEX_FULL;
  820. cfgext = cfgext_o & ~(PCXR_SPEED_100 | PCXR_FLOWCTL_DIS | PCXR_RMII_EN);
  821. if (phy->interface == PHY_INTERFACE_MODE_RMII)
  822. cfgext |= PCXR_RMII_EN;
  823. if (phy->speed == SPEED_100)
  824. cfgext |= PCXR_SPEED_100;
  825. if (phy->duplex)
  826. cfg |= PCR_DUPLEX_FULL;
  827. if (!phy->pause)
  828. cfgext |= PCXR_FLOWCTL_DIS;
  829. /* Bail out if there has nothing changed */
  830. if (cfg == cfg_o && cfgext == cfgext_o)
  831. return;
  832. wrl(pep, PORT_CONFIG, cfg);
  833. wrl(pep, PORT_CONFIG_EXT, cfgext);
  834. phy_print_status(phy);
  835. }
  836. static int pxa168_init_phy(struct net_device *dev)
  837. {
  838. struct pxa168_eth_private *pep = netdev_priv(dev);
  839. struct ethtool_link_ksettings cmd;
  840. struct phy_device *phy = NULL;
  841. int err;
  842. if (dev->phydev)
  843. return 0;
  844. phy = mdiobus_scan(pep->smi_bus, pep->phy_addr);
  845. if (IS_ERR(phy))
  846. return PTR_ERR(phy);
  847. err = phy_connect_direct(dev, phy, pxa168_eth_adjust_link,
  848. pep->phy_intf);
  849. if (err)
  850. return err;
  851. cmd.base.phy_address = pep->phy_addr;
  852. cmd.base.speed = pep->phy_speed;
  853. cmd.base.duplex = pep->phy_duplex;
  854. ethtool_convert_legacy_u32_to_link_mode(cmd.link_modes.advertising,
  855. PHY_BASIC_FEATURES);
  856. cmd.base.autoneg = AUTONEG_ENABLE;
  857. if (cmd.base.speed != 0)
  858. cmd.base.autoneg = AUTONEG_DISABLE;
  859. return phy_ethtool_set_link_ksettings(dev, &cmd);
  860. }
  861. static int pxa168_init_hw(struct pxa168_eth_private *pep)
  862. {
  863. int err = 0;
  864. /* Disable interrupts */
  865. wrl(pep, INT_MASK, 0);
  866. wrl(pep, INT_CAUSE, 0);
  867. /* Write to ICR to clear interrupts. */
  868. wrl(pep, INT_W_CLEAR, 0);
  869. /* Abort any transmit and receive operations and put DMA
  870. * in idle state.
  871. */
  872. abort_dma(pep);
  873. /* Initialize address hash table */
  874. err = init_hash_table(pep);
  875. if (err)
  876. return err;
  877. /* SDMA configuration */
  878. wrl(pep, SDMA_CONFIG, SDCR_BSZ8 | /* Burst size = 32 bytes */
  879. SDCR_RIFB | /* Rx interrupt on frame */
  880. SDCR_BLMT | /* Little endian transmit */
  881. SDCR_BLMR | /* Little endian receive */
  882. SDCR_RC_MAX_RETRANS); /* Max retransmit count */
  883. /* Port Configuration */
  884. wrl(pep, PORT_CONFIG, PCR_HS); /* Hash size is 1/2kb */
  885. set_port_config_ext(pep);
  886. return err;
  887. }
  888. static int rxq_init(struct net_device *dev)
  889. {
  890. struct pxa168_eth_private *pep = netdev_priv(dev);
  891. struct rx_desc *p_rx_desc;
  892. int size = 0, i = 0;
  893. int rx_desc_num = pep->rx_ring_size;
  894. /* Allocate RX skb rings */
  895. pep->rx_skb = kcalloc(rx_desc_num, sizeof(*pep->rx_skb), GFP_KERNEL);
  896. if (!pep->rx_skb)
  897. return -ENOMEM;
  898. /* Allocate RX ring */
  899. pep->rx_desc_count = 0;
  900. size = pep->rx_ring_size * sizeof(struct rx_desc);
  901. pep->rx_desc_area_size = size;
  902. pep->p_rx_desc_area = dma_zalloc_coherent(pep->dev->dev.parent, size,
  903. &pep->rx_desc_dma,
  904. GFP_KERNEL);
  905. if (!pep->p_rx_desc_area)
  906. goto out;
  907. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  908. p_rx_desc = pep->p_rx_desc_area;
  909. for (i = 0; i < rx_desc_num; i++) {
  910. p_rx_desc[i].next_desc_ptr = pep->rx_desc_dma +
  911. ((i + 1) % rx_desc_num) * sizeof(struct rx_desc);
  912. }
  913. /* Save Rx desc pointer to driver struct. */
  914. pep->rx_curr_desc_q = 0;
  915. pep->rx_used_desc_q = 0;
  916. pep->rx_desc_area_size = rx_desc_num * sizeof(struct rx_desc);
  917. return 0;
  918. out:
  919. kfree(pep->rx_skb);
  920. return -ENOMEM;
  921. }
  922. static void rxq_deinit(struct net_device *dev)
  923. {
  924. struct pxa168_eth_private *pep = netdev_priv(dev);
  925. int curr;
  926. /* Free preallocated skb's on RX rings */
  927. for (curr = 0; pep->rx_desc_count && curr < pep->rx_ring_size; curr++) {
  928. if (pep->rx_skb[curr]) {
  929. dev_kfree_skb(pep->rx_skb[curr]);
  930. pep->rx_desc_count--;
  931. }
  932. }
  933. if (pep->rx_desc_count)
  934. netdev_err(dev, "Error in freeing Rx Ring. %d skb's still\n",
  935. pep->rx_desc_count);
  936. /* Free RX ring */
  937. if (pep->p_rx_desc_area)
  938. dma_free_coherent(pep->dev->dev.parent, pep->rx_desc_area_size,
  939. pep->p_rx_desc_area, pep->rx_desc_dma);
  940. kfree(pep->rx_skb);
  941. }
  942. static int txq_init(struct net_device *dev)
  943. {
  944. struct pxa168_eth_private *pep = netdev_priv(dev);
  945. struct tx_desc *p_tx_desc;
  946. int size = 0, i = 0;
  947. int tx_desc_num = pep->tx_ring_size;
  948. pep->tx_skb = kcalloc(tx_desc_num, sizeof(*pep->tx_skb), GFP_KERNEL);
  949. if (!pep->tx_skb)
  950. return -ENOMEM;
  951. /* Allocate TX ring */
  952. pep->tx_desc_count = 0;
  953. size = pep->tx_ring_size * sizeof(struct tx_desc);
  954. pep->tx_desc_area_size = size;
  955. pep->p_tx_desc_area = dma_zalloc_coherent(pep->dev->dev.parent, size,
  956. &pep->tx_desc_dma,
  957. GFP_KERNEL);
  958. if (!pep->p_tx_desc_area)
  959. goto out;
  960. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  961. p_tx_desc = pep->p_tx_desc_area;
  962. for (i = 0; i < tx_desc_num; i++) {
  963. p_tx_desc[i].next_desc_ptr = pep->tx_desc_dma +
  964. ((i + 1) % tx_desc_num) * sizeof(struct tx_desc);
  965. }
  966. pep->tx_curr_desc_q = 0;
  967. pep->tx_used_desc_q = 0;
  968. pep->tx_desc_area_size = tx_desc_num * sizeof(struct tx_desc);
  969. return 0;
  970. out:
  971. kfree(pep->tx_skb);
  972. return -ENOMEM;
  973. }
  974. static void txq_deinit(struct net_device *dev)
  975. {
  976. struct pxa168_eth_private *pep = netdev_priv(dev);
  977. /* Free outstanding skb's on TX ring */
  978. txq_reclaim(dev, 1);
  979. BUG_ON(pep->tx_used_desc_q != pep->tx_curr_desc_q);
  980. /* Free TX ring */
  981. if (pep->p_tx_desc_area)
  982. dma_free_coherent(pep->dev->dev.parent, pep->tx_desc_area_size,
  983. pep->p_tx_desc_area, pep->tx_desc_dma);
  984. kfree(pep->tx_skb);
  985. }
  986. static int pxa168_eth_open(struct net_device *dev)
  987. {
  988. struct pxa168_eth_private *pep = netdev_priv(dev);
  989. int err;
  990. err = pxa168_init_phy(dev);
  991. if (err)
  992. return err;
  993. err = request_irq(dev->irq, pxa168_eth_int_handler, 0, dev->name, dev);
  994. if (err) {
  995. dev_err(&dev->dev, "can't assign irq\n");
  996. return -EAGAIN;
  997. }
  998. pep->rx_resource_err = 0;
  999. err = rxq_init(dev);
  1000. if (err != 0)
  1001. goto out_free_irq;
  1002. err = txq_init(dev);
  1003. if (err != 0)
  1004. goto out_free_rx_skb;
  1005. pep->rx_used_desc_q = 0;
  1006. pep->rx_curr_desc_q = 0;
  1007. /* Fill RX ring with skb's */
  1008. rxq_refill(dev);
  1009. pep->rx_used_desc_q = 0;
  1010. pep->rx_curr_desc_q = 0;
  1011. netif_carrier_off(dev);
  1012. napi_enable(&pep->napi);
  1013. eth_port_start(dev);
  1014. return 0;
  1015. out_free_rx_skb:
  1016. rxq_deinit(dev);
  1017. out_free_irq:
  1018. free_irq(dev->irq, dev);
  1019. return err;
  1020. }
  1021. static int pxa168_eth_stop(struct net_device *dev)
  1022. {
  1023. struct pxa168_eth_private *pep = netdev_priv(dev);
  1024. eth_port_reset(dev);
  1025. /* Disable interrupts */
  1026. wrl(pep, INT_MASK, 0);
  1027. wrl(pep, INT_CAUSE, 0);
  1028. /* Write to ICR to clear interrupts. */
  1029. wrl(pep, INT_W_CLEAR, 0);
  1030. napi_disable(&pep->napi);
  1031. del_timer_sync(&pep->timeout);
  1032. netif_carrier_off(dev);
  1033. free_irq(dev->irq, dev);
  1034. rxq_deinit(dev);
  1035. txq_deinit(dev);
  1036. return 0;
  1037. }
  1038. static int pxa168_eth_change_mtu(struct net_device *dev, int mtu)
  1039. {
  1040. int retval;
  1041. struct pxa168_eth_private *pep = netdev_priv(dev);
  1042. dev->mtu = mtu;
  1043. retval = set_port_config_ext(pep);
  1044. if (!netif_running(dev))
  1045. return 0;
  1046. /*
  1047. * Stop and then re-open the interface. This will allocate RX
  1048. * skbs of the new MTU.
  1049. * There is a possible danger that the open will not succeed,
  1050. * due to memory being full.
  1051. */
  1052. pxa168_eth_stop(dev);
  1053. if (pxa168_eth_open(dev)) {
  1054. dev_err(&dev->dev,
  1055. "fatal error on re-opening device after MTU change\n");
  1056. }
  1057. return 0;
  1058. }
  1059. static int eth_alloc_tx_desc_index(struct pxa168_eth_private *pep)
  1060. {
  1061. int tx_desc_curr;
  1062. tx_desc_curr = pep->tx_curr_desc_q;
  1063. pep->tx_curr_desc_q = (tx_desc_curr + 1) % pep->tx_ring_size;
  1064. BUG_ON(pep->tx_curr_desc_q == pep->tx_used_desc_q);
  1065. pep->tx_desc_count++;
  1066. return tx_desc_curr;
  1067. }
  1068. static int pxa168_rx_poll(struct napi_struct *napi, int budget)
  1069. {
  1070. struct pxa168_eth_private *pep =
  1071. container_of(napi, struct pxa168_eth_private, napi);
  1072. struct net_device *dev = pep->dev;
  1073. int work_done = 0;
  1074. /*
  1075. * We call txq_reclaim every time since in NAPI interupts are disabled
  1076. * and due to this we miss the TX_DONE interrupt,which is not updated in
  1077. * interrupt status register.
  1078. */
  1079. txq_reclaim(dev, 0);
  1080. if (netif_queue_stopped(dev)
  1081. && pep->tx_ring_size - pep->tx_desc_count > 1) {
  1082. netif_wake_queue(dev);
  1083. }
  1084. work_done = rxq_process(dev, budget);
  1085. if (work_done < budget) {
  1086. napi_complete_done(napi, work_done);
  1087. wrl(pep, INT_MASK, ALL_INTS);
  1088. }
  1089. return work_done;
  1090. }
  1091. static netdev_tx_t
  1092. pxa168_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1093. {
  1094. struct pxa168_eth_private *pep = netdev_priv(dev);
  1095. struct net_device_stats *stats = &dev->stats;
  1096. struct tx_desc *desc;
  1097. int tx_index;
  1098. int length;
  1099. tx_index = eth_alloc_tx_desc_index(pep);
  1100. desc = &pep->p_tx_desc_area[tx_index];
  1101. length = skb->len;
  1102. pep->tx_skb[tx_index] = skb;
  1103. desc->byte_cnt = length;
  1104. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  1105. skb_tx_timestamp(skb);
  1106. dma_wmb();
  1107. desc->cmd_sts = BUF_OWNED_BY_DMA | TX_GEN_CRC | TX_FIRST_DESC |
  1108. TX_ZERO_PADDING | TX_LAST_DESC | TX_EN_INT;
  1109. wmb();
  1110. wrl(pep, SDMA_CMD, SDMA_CMD_TXDH | SDMA_CMD_ERD);
  1111. stats->tx_bytes += length;
  1112. stats->tx_packets++;
  1113. netif_trans_update(dev);
  1114. if (pep->tx_ring_size - pep->tx_desc_count <= 1) {
  1115. /* We handled the current skb, but now we are out of space.*/
  1116. netif_stop_queue(dev);
  1117. }
  1118. return NETDEV_TX_OK;
  1119. }
  1120. static int smi_wait_ready(struct pxa168_eth_private *pep)
  1121. {
  1122. int i = 0;
  1123. /* wait for the SMI register to become available */
  1124. for (i = 0; rdl(pep, SMI) & SMI_BUSY; i++) {
  1125. if (i == PHY_WAIT_ITERATIONS)
  1126. return -ETIMEDOUT;
  1127. msleep(10);
  1128. }
  1129. return 0;
  1130. }
  1131. static int pxa168_smi_read(struct mii_bus *bus, int phy_addr, int regnum)
  1132. {
  1133. struct pxa168_eth_private *pep = bus->priv;
  1134. int i = 0;
  1135. int val;
  1136. if (smi_wait_ready(pep)) {
  1137. netdev_warn(pep->dev, "pxa168_eth: SMI bus busy timeout\n");
  1138. return -ETIMEDOUT;
  1139. }
  1140. wrl(pep, SMI, (phy_addr << 16) | (regnum << 21) | SMI_OP_R);
  1141. /* now wait for the data to be valid */
  1142. for (i = 0; !((val = rdl(pep, SMI)) & SMI_R_VALID); i++) {
  1143. if (i == PHY_WAIT_ITERATIONS) {
  1144. netdev_warn(pep->dev,
  1145. "pxa168_eth: SMI bus read not valid\n");
  1146. return -ENODEV;
  1147. }
  1148. msleep(10);
  1149. }
  1150. return val & 0xffff;
  1151. }
  1152. static int pxa168_smi_write(struct mii_bus *bus, int phy_addr, int regnum,
  1153. u16 value)
  1154. {
  1155. struct pxa168_eth_private *pep = bus->priv;
  1156. if (smi_wait_ready(pep)) {
  1157. netdev_warn(pep->dev, "pxa168_eth: SMI bus busy timeout\n");
  1158. return -ETIMEDOUT;
  1159. }
  1160. wrl(pep, SMI, (phy_addr << 16) | (regnum << 21) |
  1161. SMI_OP_W | (value & 0xffff));
  1162. if (smi_wait_ready(pep)) {
  1163. netdev_err(pep->dev, "pxa168_eth: SMI bus busy timeout\n");
  1164. return -ETIMEDOUT;
  1165. }
  1166. return 0;
  1167. }
  1168. static int pxa168_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr,
  1169. int cmd)
  1170. {
  1171. if (dev->phydev)
  1172. return phy_mii_ioctl(dev->phydev, ifr, cmd);
  1173. return -EOPNOTSUPP;
  1174. }
  1175. #ifdef CONFIG_NET_POLL_CONTROLLER
  1176. static void pxa168_eth_netpoll(struct net_device *dev)
  1177. {
  1178. disable_irq(dev->irq);
  1179. pxa168_eth_int_handler(dev->irq, dev);
  1180. enable_irq(dev->irq);
  1181. }
  1182. #endif
  1183. static void pxa168_get_drvinfo(struct net_device *dev,
  1184. struct ethtool_drvinfo *info)
  1185. {
  1186. strlcpy(info->driver, DRIVER_NAME, sizeof(info->driver));
  1187. strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
  1188. strlcpy(info->fw_version, "N/A", sizeof(info->fw_version));
  1189. strlcpy(info->bus_info, "N/A", sizeof(info->bus_info));
  1190. }
  1191. static const struct ethtool_ops pxa168_ethtool_ops = {
  1192. .get_drvinfo = pxa168_get_drvinfo,
  1193. .nway_reset = phy_ethtool_nway_reset,
  1194. .get_link = ethtool_op_get_link,
  1195. .get_ts_info = ethtool_op_get_ts_info,
  1196. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1197. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1198. };
  1199. static const struct net_device_ops pxa168_eth_netdev_ops = {
  1200. .ndo_open = pxa168_eth_open,
  1201. .ndo_stop = pxa168_eth_stop,
  1202. .ndo_start_xmit = pxa168_eth_start_xmit,
  1203. .ndo_set_rx_mode = pxa168_eth_set_rx_mode,
  1204. .ndo_set_mac_address = pxa168_eth_set_mac_address,
  1205. .ndo_validate_addr = eth_validate_addr,
  1206. .ndo_do_ioctl = pxa168_eth_do_ioctl,
  1207. .ndo_change_mtu = pxa168_eth_change_mtu,
  1208. .ndo_tx_timeout = pxa168_eth_tx_timeout,
  1209. #ifdef CONFIG_NET_POLL_CONTROLLER
  1210. .ndo_poll_controller = pxa168_eth_netpoll,
  1211. #endif
  1212. };
  1213. static int pxa168_eth_probe(struct platform_device *pdev)
  1214. {
  1215. struct pxa168_eth_private *pep = NULL;
  1216. struct net_device *dev = NULL;
  1217. struct resource *res;
  1218. struct clk *clk;
  1219. struct device_node *np;
  1220. const unsigned char *mac_addr = NULL;
  1221. int err;
  1222. printk(KERN_NOTICE "PXA168 10/100 Ethernet Driver\n");
  1223. clk = devm_clk_get(&pdev->dev, NULL);
  1224. if (IS_ERR(clk)) {
  1225. dev_err(&pdev->dev, "Fast Ethernet failed to get clock\n");
  1226. return -ENODEV;
  1227. }
  1228. clk_prepare_enable(clk);
  1229. dev = alloc_etherdev(sizeof(struct pxa168_eth_private));
  1230. if (!dev) {
  1231. err = -ENOMEM;
  1232. goto err_clk;
  1233. }
  1234. platform_set_drvdata(pdev, dev);
  1235. pep = netdev_priv(dev);
  1236. pep->dev = dev;
  1237. pep->clk = clk;
  1238. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1239. pep->base = devm_ioremap_resource(&pdev->dev, res);
  1240. if (IS_ERR(pep->base)) {
  1241. err = -ENOMEM;
  1242. goto err_netdev;
  1243. }
  1244. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1245. BUG_ON(!res);
  1246. dev->irq = res->start;
  1247. dev->netdev_ops = &pxa168_eth_netdev_ops;
  1248. dev->watchdog_timeo = 2 * HZ;
  1249. dev->base_addr = 0;
  1250. dev->ethtool_ops = &pxa168_ethtool_ops;
  1251. /* MTU range: 68 - 9500 */
  1252. dev->min_mtu = ETH_MIN_MTU;
  1253. dev->max_mtu = 9500;
  1254. INIT_WORK(&pep->tx_timeout_task, pxa168_eth_tx_timeout_task);
  1255. if (pdev->dev.of_node)
  1256. mac_addr = of_get_mac_address(pdev->dev.of_node);
  1257. if (mac_addr && is_valid_ether_addr(mac_addr)) {
  1258. ether_addr_copy(dev->dev_addr, mac_addr);
  1259. } else {
  1260. /* try reading the mac address, if set by the bootloader */
  1261. pxa168_eth_get_mac_address(dev, dev->dev_addr);
  1262. if (!is_valid_ether_addr(dev->dev_addr)) {
  1263. dev_info(&pdev->dev, "Using random mac address\n");
  1264. eth_hw_addr_random(dev);
  1265. }
  1266. }
  1267. pep->rx_ring_size = NUM_RX_DESCS;
  1268. pep->tx_ring_size = NUM_TX_DESCS;
  1269. pep->pd = dev_get_platdata(&pdev->dev);
  1270. if (pep->pd) {
  1271. if (pep->pd->rx_queue_size)
  1272. pep->rx_ring_size = pep->pd->rx_queue_size;
  1273. if (pep->pd->tx_queue_size)
  1274. pep->tx_ring_size = pep->pd->tx_queue_size;
  1275. pep->port_num = pep->pd->port_number;
  1276. pep->phy_addr = pep->pd->phy_addr;
  1277. pep->phy_speed = pep->pd->speed;
  1278. pep->phy_duplex = pep->pd->duplex;
  1279. pep->phy_intf = pep->pd->intf;
  1280. if (pep->pd->init)
  1281. pep->pd->init();
  1282. } else if (pdev->dev.of_node) {
  1283. of_property_read_u32(pdev->dev.of_node, "port-id",
  1284. &pep->port_num);
  1285. np = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0);
  1286. if (!np) {
  1287. dev_err(&pdev->dev, "missing phy-handle\n");
  1288. err = -EINVAL;
  1289. goto err_netdev;
  1290. }
  1291. of_property_read_u32(np, "reg", &pep->phy_addr);
  1292. pep->phy_intf = of_get_phy_mode(pdev->dev.of_node);
  1293. of_node_put(np);
  1294. }
  1295. /* Hardware supports only 3 ports */
  1296. BUG_ON(pep->port_num > 2);
  1297. netif_napi_add(dev, &pep->napi, pxa168_rx_poll, pep->rx_ring_size);
  1298. memset(&pep->timeout, 0, sizeof(struct timer_list));
  1299. timer_setup(&pep->timeout, rxq_refill_timer_wrapper, 0);
  1300. pep->smi_bus = mdiobus_alloc();
  1301. if (!pep->smi_bus) {
  1302. err = -ENOMEM;
  1303. goto err_netdev;
  1304. }
  1305. pep->smi_bus->priv = pep;
  1306. pep->smi_bus->name = "pxa168_eth smi";
  1307. pep->smi_bus->read = pxa168_smi_read;
  1308. pep->smi_bus->write = pxa168_smi_write;
  1309. snprintf(pep->smi_bus->id, MII_BUS_ID_SIZE, "%s-%d",
  1310. pdev->name, pdev->id);
  1311. pep->smi_bus->parent = &pdev->dev;
  1312. pep->smi_bus->phy_mask = 0xffffffff;
  1313. err = mdiobus_register(pep->smi_bus);
  1314. if (err)
  1315. goto err_free_mdio;
  1316. SET_NETDEV_DEV(dev, &pdev->dev);
  1317. pxa168_init_hw(pep);
  1318. err = register_netdev(dev);
  1319. if (err)
  1320. goto err_mdiobus;
  1321. return 0;
  1322. err_mdiobus:
  1323. mdiobus_unregister(pep->smi_bus);
  1324. err_free_mdio:
  1325. mdiobus_free(pep->smi_bus);
  1326. err_netdev:
  1327. free_netdev(dev);
  1328. err_clk:
  1329. clk_disable_unprepare(clk);
  1330. return err;
  1331. }
  1332. static int pxa168_eth_remove(struct platform_device *pdev)
  1333. {
  1334. struct net_device *dev = platform_get_drvdata(pdev);
  1335. struct pxa168_eth_private *pep = netdev_priv(dev);
  1336. if (pep->htpr) {
  1337. dma_free_coherent(pep->dev->dev.parent, HASH_ADDR_TABLE_SIZE,
  1338. pep->htpr, pep->htpr_dma);
  1339. pep->htpr = NULL;
  1340. }
  1341. if (dev->phydev)
  1342. phy_disconnect(dev->phydev);
  1343. if (pep->clk) {
  1344. clk_disable_unprepare(pep->clk);
  1345. }
  1346. mdiobus_unregister(pep->smi_bus);
  1347. mdiobus_free(pep->smi_bus);
  1348. unregister_netdev(dev);
  1349. cancel_work_sync(&pep->tx_timeout_task);
  1350. free_netdev(dev);
  1351. return 0;
  1352. }
  1353. static void pxa168_eth_shutdown(struct platform_device *pdev)
  1354. {
  1355. struct net_device *dev = platform_get_drvdata(pdev);
  1356. eth_port_reset(dev);
  1357. }
  1358. #ifdef CONFIG_PM
  1359. static int pxa168_eth_resume(struct platform_device *pdev)
  1360. {
  1361. return -ENOSYS;
  1362. }
  1363. static int pxa168_eth_suspend(struct platform_device *pdev, pm_message_t state)
  1364. {
  1365. return -ENOSYS;
  1366. }
  1367. #else
  1368. #define pxa168_eth_resume NULL
  1369. #define pxa168_eth_suspend NULL
  1370. #endif
  1371. static const struct of_device_id pxa168_eth_of_match[] = {
  1372. { .compatible = "marvell,pxa168-eth" },
  1373. { },
  1374. };
  1375. MODULE_DEVICE_TABLE(of, pxa168_eth_of_match);
  1376. static struct platform_driver pxa168_eth_driver = {
  1377. .probe = pxa168_eth_probe,
  1378. .remove = pxa168_eth_remove,
  1379. .shutdown = pxa168_eth_shutdown,
  1380. .resume = pxa168_eth_resume,
  1381. .suspend = pxa168_eth_suspend,
  1382. .driver = {
  1383. .name = DRIVER_NAME,
  1384. .of_match_table = of_match_ptr(pxa168_eth_of_match),
  1385. },
  1386. };
  1387. module_platform_driver(pxa168_eth_driver);
  1388. MODULE_LICENSE("GPL");
  1389. MODULE_DESCRIPTION("Ethernet driver for Marvell PXA168");
  1390. MODULE_ALIAS("platform:pxa168_eth");