e1000_82575.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright(c) 2007 - 2018 Intel Corporation. */
  3. #ifndef _E1000_82575_H_
  4. #define _E1000_82575_H_
  5. void igb_shutdown_serdes_link_82575(struct e1000_hw *hw);
  6. void igb_power_up_serdes_link_82575(struct e1000_hw *hw);
  7. void igb_power_down_phy_copper_82575(struct e1000_hw *hw);
  8. void igb_rx_fifo_flush_82575(struct e1000_hw *hw);
  9. s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr,
  10. u8 *data);
  11. s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr,
  12. u8 data);
  13. #define ID_LED_DEFAULT_82575_SERDES ((ID_LED_DEF1_DEF2 << 12) | \
  14. (ID_LED_DEF1_DEF2 << 8) | \
  15. (ID_LED_DEF1_DEF2 << 4) | \
  16. (ID_LED_OFF1_ON2))
  17. #define E1000_RAR_ENTRIES_82575 16
  18. #define E1000_RAR_ENTRIES_82576 24
  19. #define E1000_RAR_ENTRIES_82580 24
  20. #define E1000_RAR_ENTRIES_I350 32
  21. #define E1000_SW_SYNCH_MB 0x00000100
  22. #define E1000_STAT_DEV_RST_SET 0x00100000
  23. #define E1000_CTRL_DEV_RST 0x20000000
  24. /* SRRCTL bit definitions */
  25. #define E1000_SRRCTL_BSIZEPKT_SHIFT 10 /* Shift _right_ */
  26. #define E1000_SRRCTL_BSIZEHDRSIZE_SHIFT 2 /* Shift _left_ */
  27. #define E1000_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000
  28. #define E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000
  29. #define E1000_SRRCTL_DROP_EN 0x80000000
  30. #define E1000_SRRCTL_TIMESTAMP 0x40000000
  31. #define E1000_MRQC_ENABLE_RSS_MQ 0x00000002
  32. #define E1000_MRQC_ENABLE_VMDQ 0x00000003
  33. #define E1000_MRQC_RSS_FIELD_IPV4_UDP 0x00400000
  34. #define E1000_MRQC_ENABLE_VMDQ_RSS_MQ 0x00000005
  35. #define E1000_MRQC_RSS_FIELD_IPV6_UDP 0x00800000
  36. #define E1000_MRQC_RSS_FIELD_IPV6_UDP_EX 0x01000000
  37. #define E1000_EICR_TX_QUEUE ( \
  38. E1000_EICR_TX_QUEUE0 | \
  39. E1000_EICR_TX_QUEUE1 | \
  40. E1000_EICR_TX_QUEUE2 | \
  41. E1000_EICR_TX_QUEUE3)
  42. #define E1000_EICR_RX_QUEUE ( \
  43. E1000_EICR_RX_QUEUE0 | \
  44. E1000_EICR_RX_QUEUE1 | \
  45. E1000_EICR_RX_QUEUE2 | \
  46. E1000_EICR_RX_QUEUE3)
  47. /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */
  48. #define E1000_IMIREXT_SIZE_BP 0x00001000 /* Packet size bypass */
  49. #define E1000_IMIREXT_CTRL_BP 0x00080000 /* Bypass check of ctrl bits */
  50. /* Receive Descriptor - Advanced */
  51. union e1000_adv_rx_desc {
  52. struct {
  53. __le64 pkt_addr; /* Packet buffer address */
  54. __le64 hdr_addr; /* Header buffer address */
  55. } read;
  56. struct {
  57. struct {
  58. struct {
  59. __le16 pkt_info; /* RSS type, Packet type */
  60. __le16 hdr_info; /* Split Head, buf len */
  61. } lo_dword;
  62. union {
  63. __le32 rss; /* RSS Hash */
  64. struct {
  65. __le16 ip_id; /* IP id */
  66. __le16 csum; /* Packet Checksum */
  67. } csum_ip;
  68. } hi_dword;
  69. } lower;
  70. struct {
  71. __le32 status_error; /* ext status/error */
  72. __le16 length; /* Packet length */
  73. __le16 vlan; /* VLAN tag */
  74. } upper;
  75. } wb; /* writeback */
  76. };
  77. #define E1000_RXDADV_HDRBUFLEN_MASK 0x7FE0
  78. #define E1000_RXDADV_HDRBUFLEN_SHIFT 5
  79. #define E1000_RXDADV_STAT_TS 0x10000 /* Pkt was time stamped */
  80. #define E1000_RXDADV_STAT_TSIP 0x08000 /* timestamp in packet */
  81. /* Transmit Descriptor - Advanced */
  82. union e1000_adv_tx_desc {
  83. struct {
  84. __le64 buffer_addr; /* Address of descriptor's data buf */
  85. __le32 cmd_type_len;
  86. __le32 olinfo_status;
  87. } read;
  88. struct {
  89. __le64 rsvd; /* Reserved */
  90. __le32 nxtseq_seed;
  91. __le32 status;
  92. } wb;
  93. };
  94. /* Adv Transmit Descriptor Config Masks */
  95. #define E1000_ADVTXD_MAC_TSTAMP 0x00080000 /* IEEE1588 Timestamp packet */
  96. #define E1000_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Descriptor */
  97. #define E1000_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */
  98. #define E1000_ADVTXD_DCMD_EOP 0x01000000 /* End of Packet */
  99. #define E1000_ADVTXD_DCMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
  100. #define E1000_ADVTXD_DCMD_RS 0x08000000 /* Report Status */
  101. #define E1000_ADVTXD_DCMD_DEXT 0x20000000 /* Descriptor extension (1=Adv) */
  102. #define E1000_ADVTXD_DCMD_VLE 0x40000000 /* VLAN pkt enable */
  103. #define E1000_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */
  104. #define E1000_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */
  105. /* Context descriptors */
  106. struct e1000_adv_tx_context_desc {
  107. __le32 vlan_macip_lens;
  108. __le32 seqnum_seed;
  109. __le32 type_tucmd_mlhl;
  110. __le32 mss_l4len_idx;
  111. };
  112. #define E1000_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */
  113. #define E1000_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */
  114. #define E1000_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */
  115. #define E1000_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 packet TYPE of SCTP */
  116. /* IPSec Encrypt Enable for ESP */
  117. #define E1000_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */
  118. #define E1000_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */
  119. /* Adv ctxt IPSec SA IDX mask */
  120. /* Adv ctxt IPSec ESP len mask */
  121. /* Additional Transmit Descriptor Control definitions */
  122. #define E1000_TXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Tx Queue */
  123. /* Tx Queue Arbitration Priority 0=low, 1=high */
  124. /* Additional Receive Descriptor Control definitions */
  125. #define E1000_RXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Rx Queue */
  126. /* Direct Cache Access (DCA) definitions */
  127. #define E1000_DCA_CTRL_DCA_MODE_DISABLE 0x01 /* DCA Disable */
  128. #define E1000_DCA_CTRL_DCA_MODE_CB2 0x02 /* DCA Mode CB2 */
  129. #define E1000_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */
  130. #define E1000_DCA_RXCTRL_DESC_DCA_EN BIT(5) /* DCA Rx Desc enable */
  131. #define E1000_DCA_RXCTRL_HEAD_DCA_EN BIT(6) /* DCA Rx Desc header enable */
  132. #define E1000_DCA_RXCTRL_DATA_DCA_EN BIT(7) /* DCA Rx Desc payload enable */
  133. #define E1000_DCA_RXCTRL_DESC_RRO_EN BIT(9) /* DCA Rx rd Desc Relax Order */
  134. #define E1000_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */
  135. #define E1000_DCA_TXCTRL_DESC_DCA_EN BIT(5) /* DCA Tx Desc enable */
  136. #define E1000_DCA_TXCTRL_DESC_RRO_EN BIT(9) /* Tx rd Desc Relax Order */
  137. #define E1000_DCA_TXCTRL_TX_WB_RO_EN BIT(11) /* Tx Desc writeback RO bit */
  138. #define E1000_DCA_TXCTRL_DATA_RRO_EN BIT(13) /* Tx rd data Relax Order */
  139. /* Additional DCA related definitions, note change in position of CPUID */
  140. #define E1000_DCA_TXCTRL_CPUID_MASK_82576 0xFF000000 /* Tx CPUID Mask */
  141. #define E1000_DCA_RXCTRL_CPUID_MASK_82576 0xFF000000 /* Rx CPUID Mask */
  142. #define E1000_DCA_TXCTRL_CPUID_SHIFT 24 /* Tx CPUID now in the last byte */
  143. #define E1000_DCA_RXCTRL_CPUID_SHIFT 24 /* Rx CPUID now in the last byte */
  144. /* ETQF register bit definitions */
  145. #define E1000_ETQF_FILTER_ENABLE BIT(26)
  146. #define E1000_ETQF_1588 BIT(30)
  147. #define E1000_ETQF_IMM_INT BIT(29)
  148. #define E1000_ETQF_QUEUE_ENABLE BIT(31)
  149. #define E1000_ETQF_QUEUE_SHIFT 16
  150. #define E1000_ETQF_QUEUE_MASK 0x00070000
  151. #define E1000_ETQF_ETYPE_MASK 0x0000FFFF
  152. /* FTQF register bit definitions */
  153. #define E1000_FTQF_VF_BP 0x00008000
  154. #define E1000_FTQF_1588_TIME_STAMP 0x08000000
  155. #define E1000_FTQF_MASK 0xF0000000
  156. #define E1000_FTQF_MASK_PROTO_BP 0x10000000
  157. #define E1000_FTQF_MASK_SOURCE_PORT_BP 0x80000000
  158. #define E1000_NVM_APME_82575 0x0400
  159. #define MAX_NUM_VFS 8
  160. #define E1000_DTXSWC_MAC_SPOOF_MASK 0x000000FF /* Per VF MAC spoof control */
  161. #define E1000_DTXSWC_VLAN_SPOOF_MASK 0x0000FF00 /* Per VF VLAN spoof control */
  162. #define E1000_DTXSWC_LLE_MASK 0x00FF0000 /* Per VF Local LB enables */
  163. #define E1000_DTXSWC_VLAN_SPOOF_SHIFT 8
  164. #define E1000_DTXSWC_VMDQ_LOOPBACK_EN BIT(31) /* global VF LB enable */
  165. /* Easy defines for setting default pool, would normally be left a zero */
  166. #define E1000_VT_CTL_DEFAULT_POOL_SHIFT 7
  167. #define E1000_VT_CTL_DEFAULT_POOL_MASK (0x7 << E1000_VT_CTL_DEFAULT_POOL_SHIFT)
  168. /* Other useful VMD_CTL register defines */
  169. #define E1000_VT_CTL_IGNORE_MAC BIT(28)
  170. #define E1000_VT_CTL_DISABLE_DEF_POOL BIT(29)
  171. #define E1000_VT_CTL_VM_REPL_EN BIT(30)
  172. /* Per VM Offload register setup */
  173. #define E1000_VMOLR_RLPML_MASK 0x00003FFF /* Long Packet Maximum Length mask */
  174. #define E1000_VMOLR_LPE 0x00010000 /* Accept Long packet */
  175. #define E1000_VMOLR_RSSE 0x00020000 /* Enable RSS */
  176. #define E1000_VMOLR_AUPE 0x01000000 /* Accept untagged packets */
  177. #define E1000_VMOLR_ROMPE 0x02000000 /* Accept overflow multicast */
  178. #define E1000_VMOLR_ROPE 0x04000000 /* Accept overflow unicast */
  179. #define E1000_VMOLR_BAM 0x08000000 /* Accept Broadcast packets */
  180. #define E1000_VMOLR_MPME 0x10000000 /* Multicast promiscuous mode */
  181. #define E1000_VMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */
  182. #define E1000_VMOLR_STRCRC 0x80000000 /* CRC stripping enable */
  183. #define E1000_DVMOLR_HIDEVLAN 0x20000000 /* Hide vlan enable */
  184. #define E1000_DVMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */
  185. #define E1000_DVMOLR_STRCRC 0x80000000 /* CRC stripping enable */
  186. #define E1000_VLVF_ARRAY_SIZE 32
  187. #define E1000_VLVF_VLANID_MASK 0x00000FFF
  188. #define E1000_VLVF_POOLSEL_SHIFT 12
  189. #define E1000_VLVF_POOLSEL_MASK (0xFF << E1000_VLVF_POOLSEL_SHIFT)
  190. #define E1000_VLVF_LVLAN 0x00100000
  191. #define E1000_VLVF_VLANID_ENABLE 0x80000000
  192. #define E1000_VMVIR_VLANA_DEFAULT 0x40000000 /* Always use default VLAN */
  193. #define E1000_VMVIR_VLANA_NEVER 0x80000000 /* Never insert VLAN tag */
  194. #define E1000_IOVCTL 0x05BBC
  195. #define E1000_IOVCTL_REUSE_VFQ 0x00000001
  196. #define E1000_RPLOLR_STRVLAN 0x40000000
  197. #define E1000_RPLOLR_STRCRC 0x80000000
  198. #define E1000_DTXCTL_8023LL 0x0004
  199. #define E1000_DTXCTL_VLAN_ADDED 0x0008
  200. #define E1000_DTXCTL_OOS_ENABLE 0x0010
  201. #define E1000_DTXCTL_MDP_EN 0x0020
  202. #define E1000_DTXCTL_SPOOF_INT 0x0040
  203. #define E1000_EEPROM_PCS_AUTONEG_DISABLE_BIT BIT(14)
  204. #define ALL_QUEUES 0xFFFF
  205. /* RX packet buffer size defines */
  206. #define E1000_RXPBS_SIZE_MASK_82576 0x0000007F
  207. void igb_vmdq_set_anti_spoofing_pf(struct e1000_hw *, bool, int);
  208. void igb_vmdq_set_loopback_pf(struct e1000_hw *, bool);
  209. void igb_vmdq_set_replication_pf(struct e1000_hw *, bool);
  210. u16 igb_rxpbs_adjust_82580(u32 data);
  211. s32 igb_read_emi_reg(struct e1000_hw *, u16 addr, u16 *data);
  212. s32 igb_set_eee_i350(struct e1000_hw *, bool adv1G, bool adv100M);
  213. s32 igb_set_eee_i354(struct e1000_hw *, bool adv1G, bool adv100M);
  214. s32 igb_get_eee_status_i354(struct e1000_hw *hw, bool *status);
  215. #define E1000_I2C_THERMAL_SENSOR_ADDR 0xF8
  216. #define E1000_EMC_INTERNAL_DATA 0x00
  217. #define E1000_EMC_INTERNAL_THERM_LIMIT 0x20
  218. #define E1000_EMC_DIODE1_DATA 0x01
  219. #define E1000_EMC_DIODE1_THERM_LIMIT 0x19
  220. #define E1000_EMC_DIODE2_DATA 0x23
  221. #define E1000_EMC_DIODE2_THERM_LIMIT 0x1A
  222. #define E1000_EMC_DIODE3_DATA 0x2A
  223. #define E1000_EMC_DIODE3_THERM_LIMIT 0x30
  224. #endif