gianfar.h 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376
  1. /*
  2. * drivers/net/ethernet/freescale/gianfar.h
  3. *
  4. * Gianfar Ethernet Driver
  5. * Driver for FEC on MPC8540 and TSEC on MPC8540/MPC8560
  6. * Based on 8260_io/fcc_enet.c
  7. *
  8. * Author: Andy Fleming
  9. * Maintainer: Kumar Gala
  10. * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
  11. *
  12. * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * Still left to do:
  20. * -Add support for module parameters
  21. * -Add patch for ethtool phys id
  22. */
  23. #ifndef __GIANFAR_H
  24. #define __GIANFAR_H
  25. #include <linux/kernel.h>
  26. #include <linux/sched.h>
  27. #include <linux/string.h>
  28. #include <linux/errno.h>
  29. #include <linux/slab.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/delay.h>
  32. #include <linux/netdevice.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/mm.h>
  37. #include <linux/mii.h>
  38. #include <linux/phy.h>
  39. #include <asm/io.h>
  40. #include <asm/irq.h>
  41. #include <linux/uaccess.h>
  42. #include <linux/module.h>
  43. #include <linux/crc32.h>
  44. #include <linux/workqueue.h>
  45. #include <linux/ethtool.h>
  46. struct ethtool_flow_spec_container {
  47. struct ethtool_rx_flow_spec fs;
  48. struct list_head list;
  49. };
  50. struct ethtool_rx_list {
  51. struct list_head list;
  52. unsigned int count;
  53. };
  54. /* The maximum number of packets to be handled in one call of gfar_poll */
  55. #define GFAR_DEV_WEIGHT 64
  56. /* Length for FCB */
  57. #define GMAC_FCB_LEN 8
  58. /* Length for TxPAL */
  59. #define GMAC_TXPAL_LEN 16
  60. /* Default padding amount */
  61. #define DEFAULT_PADDING 2
  62. /* Number of bytes to align the rx bufs to */
  63. #define RXBUF_ALIGNMENT 64
  64. #define PHY_INIT_TIMEOUT 100000
  65. #define DRV_NAME "gfar-enet"
  66. extern const char gfar_driver_version[];
  67. /* MAXIMUM NUMBER OF QUEUES SUPPORTED */
  68. #define MAX_TX_QS 0x8
  69. #define MAX_RX_QS 0x8
  70. /* MAXIMUM NUMBER OF GROUPS SUPPORTED */
  71. #define MAXGROUPS 0x2
  72. /* These need to be powers of 2 for this driver */
  73. #define DEFAULT_TX_RING_SIZE 256
  74. #define DEFAULT_RX_RING_SIZE 256
  75. #define GFAR_RX_BUFF_ALLOC 16
  76. #define GFAR_RX_MAX_RING_SIZE 256
  77. #define GFAR_TX_MAX_RING_SIZE 256
  78. #define GFAR_MAX_FIFO_THRESHOLD 511
  79. #define GFAR_MAX_FIFO_STARVE 511
  80. #define GFAR_MAX_FIFO_STARVE_OFF 511
  81. #define FBTHR_SHIFT 24
  82. #define DEFAULT_RX_LFC_THR 16
  83. #define DEFAULT_LFC_PTVVAL 4
  84. /* prevent fragmenation by HW in DSA environments */
  85. #define GFAR_RXB_SIZE roundup(1536 + 8, 64)
  86. #define GFAR_SKBFRAG_SIZE (RXBUF_ALIGNMENT + GFAR_RXB_SIZE \
  87. + SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
  88. #define GFAR_RXB_TRUESIZE 2048
  89. #define TX_RING_MOD_MASK(size) (size-1)
  90. #define RX_RING_MOD_MASK(size) (size-1)
  91. #define GFAR_JUMBO_FRAME_SIZE 9600
  92. #define DEFAULT_FIFO_TX_THR 0x100
  93. #define DEFAULT_FIFO_TX_STARVE 0x40
  94. #define DEFAULT_FIFO_TX_STARVE_OFF 0x80
  95. #define DEFAULT_BD_STASH 1
  96. #define DEFAULT_STASH_LENGTH 96
  97. #define DEFAULT_STASH_INDEX 0
  98. /* The number of Exact Match registers */
  99. #define GFAR_EM_NUM 15
  100. /* Latency of interface clock in nanoseconds */
  101. /* Interface clock latency , in this case, means the
  102. * time described by a value of 1 in the interrupt
  103. * coalescing registers' time fields. Since those fields
  104. * refer to the time it takes for 64 clocks to pass, the
  105. * latencies are as such:
  106. * GBIT = 125MHz => 8ns/clock => 8*64 ns / tick
  107. * 100 = 25 MHz => 40ns/clock => 40*64 ns / tick
  108. * 10 = 2.5 MHz => 400ns/clock => 400*64 ns / tick
  109. */
  110. #define GFAR_GBIT_TIME 512
  111. #define GFAR_100_TIME 2560
  112. #define GFAR_10_TIME 25600
  113. #define DEFAULT_TX_COALESCE 1
  114. #define DEFAULT_TXCOUNT 16
  115. #define DEFAULT_TXTIME 21
  116. #define DEFAULT_RXTIME 21
  117. #define DEFAULT_RX_COALESCE 0
  118. #define DEFAULT_RXCOUNT 0
  119. #define GFAR_SUPPORTED (SUPPORTED_10baseT_Half \
  120. | SUPPORTED_10baseT_Full \
  121. | SUPPORTED_100baseT_Half \
  122. | SUPPORTED_100baseT_Full \
  123. | SUPPORTED_Autoneg \
  124. | SUPPORTED_MII)
  125. #define GFAR_SUPPORTED_GBIT SUPPORTED_1000baseT_Full
  126. /* TBI register addresses */
  127. #define MII_TBICON 0x11
  128. /* TBICON register bit fields */
  129. #define TBICON_CLK_SELECT 0x0020
  130. /* MAC register bits */
  131. #define MACCFG1_SOFT_RESET 0x80000000
  132. #define MACCFG1_RESET_RX_MC 0x00080000
  133. #define MACCFG1_RESET_TX_MC 0x00040000
  134. #define MACCFG1_RESET_RX_FUN 0x00020000
  135. #define MACCFG1_RESET_TX_FUN 0x00010000
  136. #define MACCFG1_LOOPBACK 0x00000100
  137. #define MACCFG1_RX_FLOW 0x00000020
  138. #define MACCFG1_TX_FLOW 0x00000010
  139. #define MACCFG1_SYNCD_RX_EN 0x00000008
  140. #define MACCFG1_RX_EN 0x00000004
  141. #define MACCFG1_SYNCD_TX_EN 0x00000002
  142. #define MACCFG1_TX_EN 0x00000001
  143. #define MACCFG2_INIT_SETTINGS 0x00007205
  144. #define MACCFG2_FULL_DUPLEX 0x00000001
  145. #define MACCFG2_IF 0x00000300
  146. #define MACCFG2_MII 0x00000100
  147. #define MACCFG2_GMII 0x00000200
  148. #define MACCFG2_HUGEFRAME 0x00000020
  149. #define MACCFG2_LENGTHCHECK 0x00000010
  150. #define MACCFG2_MPEN 0x00000008
  151. #define ECNTRL_FIFM 0x00008000
  152. #define ECNTRL_INIT_SETTINGS 0x00001000
  153. #define ECNTRL_TBI_MODE 0x00000020
  154. #define ECNTRL_REDUCED_MODE 0x00000010
  155. #define ECNTRL_R100 0x00000008
  156. #define ECNTRL_REDUCED_MII_MODE 0x00000004
  157. #define ECNTRL_SGMII_MODE 0x00000002
  158. #define MRBLR_INIT_SETTINGS DEFAULT_RX_BUFFER_SIZE
  159. #define MINFLR_INIT_SETTINGS 0x00000040
  160. /* Tqueue control */
  161. #define TQUEUE_EN0 0x00008000
  162. #define TQUEUE_EN1 0x00004000
  163. #define TQUEUE_EN2 0x00002000
  164. #define TQUEUE_EN3 0x00001000
  165. #define TQUEUE_EN4 0x00000800
  166. #define TQUEUE_EN5 0x00000400
  167. #define TQUEUE_EN6 0x00000200
  168. #define TQUEUE_EN7 0x00000100
  169. #define TQUEUE_EN_ALL 0x0000FF00
  170. #define TR03WT_WT0_MASK 0xFF000000
  171. #define TR03WT_WT1_MASK 0x00FF0000
  172. #define TR03WT_WT2_MASK 0x0000FF00
  173. #define TR03WT_WT3_MASK 0x000000FF
  174. #define TR47WT_WT4_MASK 0xFF000000
  175. #define TR47WT_WT5_MASK 0x00FF0000
  176. #define TR47WT_WT6_MASK 0x0000FF00
  177. #define TR47WT_WT7_MASK 0x000000FF
  178. /* Rqueue control */
  179. #define RQUEUE_EX0 0x00800000
  180. #define RQUEUE_EX1 0x00400000
  181. #define RQUEUE_EX2 0x00200000
  182. #define RQUEUE_EX3 0x00100000
  183. #define RQUEUE_EX4 0x00080000
  184. #define RQUEUE_EX5 0x00040000
  185. #define RQUEUE_EX6 0x00020000
  186. #define RQUEUE_EX7 0x00010000
  187. #define RQUEUE_EX_ALL 0x00FF0000
  188. #define RQUEUE_EN0 0x00000080
  189. #define RQUEUE_EN1 0x00000040
  190. #define RQUEUE_EN2 0x00000020
  191. #define RQUEUE_EN3 0x00000010
  192. #define RQUEUE_EN4 0x00000008
  193. #define RQUEUE_EN5 0x00000004
  194. #define RQUEUE_EN6 0x00000002
  195. #define RQUEUE_EN7 0x00000001
  196. #define RQUEUE_EN_ALL 0x000000FF
  197. /* Init to do tx snooping for buffers and descriptors */
  198. #define DMACTRL_INIT_SETTINGS 0x000000c3
  199. #define DMACTRL_GRS 0x00000010
  200. #define DMACTRL_GTS 0x00000008
  201. #define TSTAT_CLEAR_THALT_ALL 0xFF000000
  202. #define TSTAT_CLEAR_THALT 0x80000000
  203. #define TSTAT_CLEAR_THALT0 0x80000000
  204. #define TSTAT_CLEAR_THALT1 0x40000000
  205. #define TSTAT_CLEAR_THALT2 0x20000000
  206. #define TSTAT_CLEAR_THALT3 0x10000000
  207. #define TSTAT_CLEAR_THALT4 0x08000000
  208. #define TSTAT_CLEAR_THALT5 0x04000000
  209. #define TSTAT_CLEAR_THALT6 0x02000000
  210. #define TSTAT_CLEAR_THALT7 0x01000000
  211. /* Interrupt coalescing macros */
  212. #define IC_ICEN 0x80000000
  213. #define IC_ICFT_MASK 0x1fe00000
  214. #define IC_ICFT_SHIFT 21
  215. #define mk_ic_icft(x) \
  216. (((unsigned int)x << IC_ICFT_SHIFT)&IC_ICFT_MASK)
  217. #define IC_ICTT_MASK 0x0000ffff
  218. #define mk_ic_ictt(x) (x&IC_ICTT_MASK)
  219. #define mk_ic_value(count, time) (IC_ICEN | \
  220. mk_ic_icft(count) | \
  221. mk_ic_ictt(time))
  222. #define get_icft_value(ic) (((unsigned long)ic & IC_ICFT_MASK) >> \
  223. IC_ICFT_SHIFT)
  224. #define get_ictt_value(ic) ((unsigned long)ic & IC_ICTT_MASK)
  225. #define DEFAULT_TXIC mk_ic_value(DEFAULT_TXCOUNT, DEFAULT_TXTIME)
  226. #define DEFAULT_RXIC mk_ic_value(DEFAULT_RXCOUNT, DEFAULT_RXTIME)
  227. #define skip_bd(bdp, stride, base, ring_size) ({ \
  228. typeof(bdp) new_bd = (bdp) + (stride); \
  229. (new_bd >= (base) + (ring_size)) ? (new_bd - (ring_size)) : new_bd; })
  230. #define next_bd(bdp, base, ring_size) skip_bd(bdp, 1, base, ring_size)
  231. #define RCTRL_TS_ENABLE 0x01000000
  232. #define RCTRL_PAL_MASK 0x001f0000
  233. #define RCTRL_LFC 0x00004000
  234. #define RCTRL_VLEX 0x00002000
  235. #define RCTRL_FILREN 0x00001000
  236. #define RCTRL_GHTX 0x00000400
  237. #define RCTRL_IPCSEN 0x00000200
  238. #define RCTRL_TUCSEN 0x00000100
  239. #define RCTRL_PRSDEP_MASK 0x000000c0
  240. #define RCTRL_PRSDEP_INIT 0x000000c0
  241. #define RCTRL_PRSFM 0x00000020
  242. #define RCTRL_PROM 0x00000008
  243. #define RCTRL_EMEN 0x00000002
  244. #define RCTRL_REQ_PARSER (RCTRL_VLEX | RCTRL_IPCSEN | \
  245. RCTRL_TUCSEN | RCTRL_FILREN)
  246. #define RCTRL_CHECKSUMMING (RCTRL_IPCSEN | RCTRL_TUCSEN | \
  247. RCTRL_PRSDEP_INIT)
  248. #define RCTRL_EXTHASH (RCTRL_GHTX)
  249. #define RCTRL_VLAN (RCTRL_PRSDEP_INIT)
  250. #define RCTRL_PADDING(x) ((x << 16) & RCTRL_PAL_MASK)
  251. #define RSTAT_CLEAR_RHALT 0x00800000
  252. #define RSTAT_CLEAR_RXF0 0x00000080
  253. #define RSTAT_RXF_MASK 0x000000ff
  254. #define TCTRL_IPCSEN 0x00004000
  255. #define TCTRL_TUCSEN 0x00002000
  256. #define TCTRL_VLINS 0x00001000
  257. #define TCTRL_THDF 0x00000800
  258. #define TCTRL_RFCPAUSE 0x00000010
  259. #define TCTRL_TFCPAUSE 0x00000008
  260. #define TCTRL_TXSCHED_MASK 0x00000006
  261. #define TCTRL_TXSCHED_INIT 0x00000000
  262. /* priority scheduling */
  263. #define TCTRL_TXSCHED_PRIO 0x00000002
  264. /* weighted round-robin scheduling (WRRS) */
  265. #define TCTRL_TXSCHED_WRRS 0x00000004
  266. /* default WRRS weight and policy setting,
  267. * tailored to the tr03wt and tr47wt registers:
  268. * equal weight for all Tx Qs, measured in 64byte units
  269. */
  270. #define DEFAULT_WRRS_WEIGHT 0x18181818
  271. #define TCTRL_INIT_CSUM (TCTRL_TUCSEN | TCTRL_IPCSEN)
  272. #define IEVENT_INIT_CLEAR 0xffffffff
  273. #define IEVENT_BABR 0x80000000
  274. #define IEVENT_RXC 0x40000000
  275. #define IEVENT_BSY 0x20000000
  276. #define IEVENT_EBERR 0x10000000
  277. #define IEVENT_MSRO 0x04000000
  278. #define IEVENT_GTSC 0x02000000
  279. #define IEVENT_BABT 0x01000000
  280. #define IEVENT_TXC 0x00800000
  281. #define IEVENT_TXE 0x00400000
  282. #define IEVENT_TXB 0x00200000
  283. #define IEVENT_TXF 0x00100000
  284. #define IEVENT_LC 0x00040000
  285. #define IEVENT_CRL 0x00020000
  286. #define IEVENT_XFUN 0x00010000
  287. #define IEVENT_RXB0 0x00008000
  288. #define IEVENT_MAG 0x00000800
  289. #define IEVENT_GRSC 0x00000100
  290. #define IEVENT_RXF0 0x00000080
  291. #define IEVENT_FGPI 0x00000010
  292. #define IEVENT_FIR 0x00000008
  293. #define IEVENT_FIQ 0x00000004
  294. #define IEVENT_DPE 0x00000002
  295. #define IEVENT_PERR 0x00000001
  296. #define IEVENT_RX_MASK (IEVENT_RXB0 | IEVENT_RXF0 | IEVENT_BSY)
  297. #define IEVENT_TX_MASK (IEVENT_TXB | IEVENT_TXF)
  298. #define IEVENT_RTX_MASK (IEVENT_RX_MASK | IEVENT_TX_MASK)
  299. #define IEVENT_ERR_MASK \
  300. (IEVENT_RXC | IEVENT_BSY | IEVENT_EBERR | IEVENT_MSRO | \
  301. IEVENT_BABT | IEVENT_TXC | IEVENT_TXE | IEVENT_LC \
  302. | IEVENT_CRL | IEVENT_XFUN | IEVENT_DPE | IEVENT_PERR \
  303. | IEVENT_MAG | IEVENT_BABR)
  304. #define IMASK_INIT_CLEAR 0x00000000
  305. #define IMASK_BABR 0x80000000
  306. #define IMASK_RXC 0x40000000
  307. #define IMASK_BSY 0x20000000
  308. #define IMASK_EBERR 0x10000000
  309. #define IMASK_MSRO 0x04000000
  310. #define IMASK_GTSC 0x02000000
  311. #define IMASK_BABT 0x01000000
  312. #define IMASK_TXC 0x00800000
  313. #define IMASK_TXEEN 0x00400000
  314. #define IMASK_TXBEN 0x00200000
  315. #define IMASK_TXFEN 0x00100000
  316. #define IMASK_LC 0x00040000
  317. #define IMASK_CRL 0x00020000
  318. #define IMASK_XFUN 0x00010000
  319. #define IMASK_RXB0 0x00008000
  320. #define IMASK_MAG 0x00000800
  321. #define IMASK_GRSC 0x00000100
  322. #define IMASK_RXFEN0 0x00000080
  323. #define IMASK_FGPI 0x00000010
  324. #define IMASK_FIR 0x00000008
  325. #define IMASK_FIQ 0x00000004
  326. #define IMASK_DPE 0x00000002
  327. #define IMASK_PERR 0x00000001
  328. #define IMASK_DEFAULT (IMASK_TXEEN | IMASK_TXFEN | IMASK_TXBEN | \
  329. IMASK_RXFEN0 | IMASK_BSY | IMASK_EBERR | IMASK_BABR | \
  330. IMASK_XFUN | IMASK_RXC | IMASK_BABT | IMASK_DPE \
  331. | IMASK_PERR)
  332. #define IMASK_RX_DEFAULT (IMASK_RXFEN0 | IMASK_BSY)
  333. #define IMASK_TX_DEFAULT (IMASK_TXFEN | IMASK_TXBEN)
  334. #define IMASK_RX_DISABLED ((~(IMASK_RX_DEFAULT)) & IMASK_DEFAULT)
  335. #define IMASK_TX_DISABLED ((~(IMASK_TX_DEFAULT)) & IMASK_DEFAULT)
  336. /* Fifo management */
  337. #define FIFO_TX_THR_MASK 0x01ff
  338. #define FIFO_TX_STARVE_MASK 0x01ff
  339. #define FIFO_TX_STARVE_OFF_MASK 0x01ff
  340. /* Attribute fields */
  341. /* This enables rx snooping for buffers and descriptors */
  342. #define ATTR_BDSTASH 0x00000800
  343. #define ATTR_BUFSTASH 0x00004000
  344. #define ATTR_SNOOPING 0x000000c0
  345. #define ATTR_INIT_SETTINGS ATTR_SNOOPING
  346. #define ATTRELI_INIT_SETTINGS 0x0
  347. #define ATTRELI_EL_MASK 0x3fff0000
  348. #define ATTRELI_EL(x) (x << 16)
  349. #define ATTRELI_EI_MASK 0x00003fff
  350. #define ATTRELI_EI(x) (x)
  351. #define BD_LFLAG(flags) ((flags) << 16)
  352. #define BD_LENGTH_MASK 0x0000ffff
  353. #define FPR_FILER_MASK 0xFFFFFFFF
  354. #define MAX_FILER_IDX 0xFF
  355. /* This default RIR value directly corresponds
  356. * to the 3-bit hash value generated */
  357. #define DEFAULT_8RXQ_RIR0 0x05397700
  358. /* Map even hash values to Q0, and odd ones to Q1 */
  359. #define DEFAULT_2RXQ_RIR0 0x04104100
  360. /* RQFCR register bits */
  361. #define RQFCR_GPI 0x80000000
  362. #define RQFCR_HASHTBL_Q 0x00000000
  363. #define RQFCR_HASHTBL_0 0x00020000
  364. #define RQFCR_HASHTBL_1 0x00040000
  365. #define RQFCR_HASHTBL_2 0x00060000
  366. #define RQFCR_HASHTBL_3 0x00080000
  367. #define RQFCR_HASH 0x00010000
  368. #define RQFCR_QUEUE 0x0000FC00
  369. #define RQFCR_CLE 0x00000200
  370. #define RQFCR_RJE 0x00000100
  371. #define RQFCR_AND 0x00000080
  372. #define RQFCR_CMP_EXACT 0x00000000
  373. #define RQFCR_CMP_MATCH 0x00000020
  374. #define RQFCR_CMP_NOEXACT 0x00000040
  375. #define RQFCR_CMP_NOMATCH 0x00000060
  376. /* RQFCR PID values */
  377. #define RQFCR_PID_MASK 0x00000000
  378. #define RQFCR_PID_PARSE 0x00000001
  379. #define RQFCR_PID_ARB 0x00000002
  380. #define RQFCR_PID_DAH 0x00000003
  381. #define RQFCR_PID_DAL 0x00000004
  382. #define RQFCR_PID_SAH 0x00000005
  383. #define RQFCR_PID_SAL 0x00000006
  384. #define RQFCR_PID_ETY 0x00000007
  385. #define RQFCR_PID_VID 0x00000008
  386. #define RQFCR_PID_PRI 0x00000009
  387. #define RQFCR_PID_TOS 0x0000000A
  388. #define RQFCR_PID_L4P 0x0000000B
  389. #define RQFCR_PID_DIA 0x0000000C
  390. #define RQFCR_PID_SIA 0x0000000D
  391. #define RQFCR_PID_DPT 0x0000000E
  392. #define RQFCR_PID_SPT 0x0000000F
  393. /* RQFPR when PID is 0x0001 */
  394. #define RQFPR_HDR_GE_512 0x00200000
  395. #define RQFPR_LERR 0x00100000
  396. #define RQFPR_RAR 0x00080000
  397. #define RQFPR_RARQ 0x00040000
  398. #define RQFPR_AR 0x00020000
  399. #define RQFPR_ARQ 0x00010000
  400. #define RQFPR_EBC 0x00008000
  401. #define RQFPR_VLN 0x00004000
  402. #define RQFPR_CFI 0x00002000
  403. #define RQFPR_JUM 0x00001000
  404. #define RQFPR_IPF 0x00000800
  405. #define RQFPR_FIF 0x00000400
  406. #define RQFPR_IPV4 0x00000200
  407. #define RQFPR_IPV6 0x00000100
  408. #define RQFPR_ICC 0x00000080
  409. #define RQFPR_ICV 0x00000040
  410. #define RQFPR_TCP 0x00000020
  411. #define RQFPR_UDP 0x00000010
  412. #define RQFPR_TUC 0x00000008
  413. #define RQFPR_TUV 0x00000004
  414. #define RQFPR_PER 0x00000002
  415. #define RQFPR_EER 0x00000001
  416. /* TxBD status field bits */
  417. #define TXBD_READY 0x8000
  418. #define TXBD_PADCRC 0x4000
  419. #define TXBD_WRAP 0x2000
  420. #define TXBD_INTERRUPT 0x1000
  421. #define TXBD_LAST 0x0800
  422. #define TXBD_CRC 0x0400
  423. #define TXBD_DEF 0x0200
  424. #define TXBD_HUGEFRAME 0x0080
  425. #define TXBD_LATECOLLISION 0x0080
  426. #define TXBD_RETRYLIMIT 0x0040
  427. #define TXBD_RETRYCOUNTMASK 0x003c
  428. #define TXBD_UNDERRUN 0x0002
  429. #define TXBD_TOE 0x0002
  430. /* Tx FCB param bits */
  431. #define TXFCB_VLN 0x80
  432. #define TXFCB_IP 0x40
  433. #define TXFCB_IP6 0x20
  434. #define TXFCB_TUP 0x10
  435. #define TXFCB_UDP 0x08
  436. #define TXFCB_CIP 0x04
  437. #define TXFCB_CTU 0x02
  438. #define TXFCB_NPH 0x01
  439. #define TXFCB_DEFAULT (TXFCB_IP|TXFCB_TUP|TXFCB_CTU|TXFCB_NPH)
  440. /* RxBD status field bits */
  441. #define RXBD_EMPTY 0x8000
  442. #define RXBD_RO1 0x4000
  443. #define RXBD_WRAP 0x2000
  444. #define RXBD_INTERRUPT 0x1000
  445. #define RXBD_LAST 0x0800
  446. #define RXBD_FIRST 0x0400
  447. #define RXBD_MISS 0x0100
  448. #define RXBD_BROADCAST 0x0080
  449. #define RXBD_MULTICAST 0x0040
  450. #define RXBD_LARGE 0x0020
  451. #define RXBD_NONOCTET 0x0010
  452. #define RXBD_SHORT 0x0008
  453. #define RXBD_CRCERR 0x0004
  454. #define RXBD_OVERRUN 0x0002
  455. #define RXBD_TRUNCATED 0x0001
  456. #define RXBD_STATS 0x01ff
  457. #define RXBD_ERR (RXBD_LARGE | RXBD_SHORT | RXBD_NONOCTET \
  458. | RXBD_CRCERR | RXBD_OVERRUN \
  459. | RXBD_TRUNCATED)
  460. /* Rx FCB status field bits */
  461. #define RXFCB_VLN 0x8000
  462. #define RXFCB_IP 0x4000
  463. #define RXFCB_IP6 0x2000
  464. #define RXFCB_TUP 0x1000
  465. #define RXFCB_CIP 0x0800
  466. #define RXFCB_CTU 0x0400
  467. #define RXFCB_EIP 0x0200
  468. #define RXFCB_ETU 0x0100
  469. #define RXFCB_CSUM_MASK 0x0f00
  470. #define RXFCB_PERR_MASK 0x000c
  471. #define RXFCB_PERR_BADL3 0x0008
  472. #define GFAR_INT_NAME_MAX (IFNAMSIZ + 6) /* '_g#_xx' */
  473. #define GFAR_WOL_MAGIC 0x00000001
  474. #define GFAR_WOL_FILER_UCAST 0x00000002
  475. struct txbd8
  476. {
  477. union {
  478. struct {
  479. __be16 status; /* Status Fields */
  480. __be16 length; /* Buffer length */
  481. };
  482. __be32 lstatus;
  483. };
  484. __be32 bufPtr; /* Buffer Pointer */
  485. };
  486. struct txfcb {
  487. u8 flags;
  488. u8 ptp; /* Flag to enable tx timestamping */
  489. u8 l4os; /* Level 4 Header Offset */
  490. u8 l3os; /* Level 3 Header Offset */
  491. __be16 phcs; /* Pseudo-header Checksum */
  492. __be16 vlctl; /* VLAN control word */
  493. };
  494. struct rxbd8
  495. {
  496. union {
  497. struct {
  498. __be16 status; /* Status Fields */
  499. __be16 length; /* Buffer Length */
  500. };
  501. __be32 lstatus;
  502. };
  503. __be32 bufPtr; /* Buffer Pointer */
  504. };
  505. struct rxfcb {
  506. __be16 flags;
  507. u8 rq; /* Receive Queue index */
  508. u8 pro; /* Layer 4 Protocol */
  509. u16 reserved;
  510. __be16 vlctl; /* VLAN control word */
  511. };
  512. struct gianfar_skb_cb {
  513. unsigned int bytes_sent; /* bytes-on-wire (i.e. no FCB) */
  514. };
  515. #define GFAR_CB(skb) ((struct gianfar_skb_cb *)((skb)->cb))
  516. struct rmon_mib
  517. {
  518. u32 tr64; /* 0x.680 - Transmit and Receive 64-byte Frame Counter */
  519. u32 tr127; /* 0x.684 - Transmit and Receive 65-127 byte Frame Counter */
  520. u32 tr255; /* 0x.688 - Transmit and Receive 128-255 byte Frame Counter */
  521. u32 tr511; /* 0x.68c - Transmit and Receive 256-511 byte Frame Counter */
  522. u32 tr1k; /* 0x.690 - Transmit and Receive 512-1023 byte Frame Counter */
  523. u32 trmax; /* 0x.694 - Transmit and Receive 1024-1518 byte Frame Counter */
  524. u32 trmgv; /* 0x.698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  525. u32 rbyt; /* 0x.69c - Receive Byte Counter */
  526. u32 rpkt; /* 0x.6a0 - Receive Packet Counter */
  527. u32 rfcs; /* 0x.6a4 - Receive FCS Error Counter */
  528. u32 rmca; /* 0x.6a8 - Receive Multicast Packet Counter */
  529. u32 rbca; /* 0x.6ac - Receive Broadcast Packet Counter */
  530. u32 rxcf; /* 0x.6b0 - Receive Control Frame Packet Counter */
  531. u32 rxpf; /* 0x.6b4 - Receive Pause Frame Packet Counter */
  532. u32 rxuo; /* 0x.6b8 - Receive Unknown OP Code Counter */
  533. u32 raln; /* 0x.6bc - Receive Alignment Error Counter */
  534. u32 rflr; /* 0x.6c0 - Receive Frame Length Error Counter */
  535. u32 rcde; /* 0x.6c4 - Receive Code Error Counter */
  536. u32 rcse; /* 0x.6c8 - Receive Carrier Sense Error Counter */
  537. u32 rund; /* 0x.6cc - Receive Undersize Packet Counter */
  538. u32 rovr; /* 0x.6d0 - Receive Oversize Packet Counter */
  539. u32 rfrg; /* 0x.6d4 - Receive Fragments Counter */
  540. u32 rjbr; /* 0x.6d8 - Receive Jabber Counter */
  541. u32 rdrp; /* 0x.6dc - Receive Drop Counter */
  542. u32 tbyt; /* 0x.6e0 - Transmit Byte Counter Counter */
  543. u32 tpkt; /* 0x.6e4 - Transmit Packet Counter */
  544. u32 tmca; /* 0x.6e8 - Transmit Multicast Packet Counter */
  545. u32 tbca; /* 0x.6ec - Transmit Broadcast Packet Counter */
  546. u32 txpf; /* 0x.6f0 - Transmit Pause Control Frame Counter */
  547. u32 tdfr; /* 0x.6f4 - Transmit Deferral Packet Counter */
  548. u32 tedf; /* 0x.6f8 - Transmit Excessive Deferral Packet Counter */
  549. u32 tscl; /* 0x.6fc - Transmit Single Collision Packet Counter */
  550. u32 tmcl; /* 0x.700 - Transmit Multiple Collision Packet Counter */
  551. u32 tlcl; /* 0x.704 - Transmit Late Collision Packet Counter */
  552. u32 txcl; /* 0x.708 - Transmit Excessive Collision Packet Counter */
  553. u32 tncl; /* 0x.70c - Transmit Total Collision Counter */
  554. u8 res1[4];
  555. u32 tdrp; /* 0x.714 - Transmit Drop Frame Counter */
  556. u32 tjbr; /* 0x.718 - Transmit Jabber Frame Counter */
  557. u32 tfcs; /* 0x.71c - Transmit FCS Error Counter */
  558. u32 txcf; /* 0x.720 - Transmit Control Frame Counter */
  559. u32 tovr; /* 0x.724 - Transmit Oversize Frame Counter */
  560. u32 tund; /* 0x.728 - Transmit Undersize Frame Counter */
  561. u32 tfrg; /* 0x.72c - Transmit Fragments Frame Counter */
  562. u32 car1; /* 0x.730 - Carry Register One */
  563. u32 car2; /* 0x.734 - Carry Register Two */
  564. u32 cam1; /* 0x.738 - Carry Mask Register One */
  565. u32 cam2; /* 0x.73c - Carry Mask Register Two */
  566. };
  567. struct gfar_extra_stats {
  568. atomic64_t rx_alloc_err;
  569. atomic64_t rx_large;
  570. atomic64_t rx_short;
  571. atomic64_t rx_nonoctet;
  572. atomic64_t rx_crcerr;
  573. atomic64_t rx_overrun;
  574. atomic64_t rx_bsy;
  575. atomic64_t rx_babr;
  576. atomic64_t rx_trunc;
  577. atomic64_t eberr;
  578. atomic64_t tx_babt;
  579. atomic64_t tx_underrun;
  580. atomic64_t tx_timeout;
  581. };
  582. #define GFAR_RMON_LEN ((sizeof(struct rmon_mib) - 16)/sizeof(u32))
  583. #define GFAR_EXTRA_STATS_LEN \
  584. (sizeof(struct gfar_extra_stats)/sizeof(atomic64_t))
  585. /* Number of stats exported via ethtool */
  586. #define GFAR_STATS_LEN (GFAR_RMON_LEN + GFAR_EXTRA_STATS_LEN)
  587. struct gfar {
  588. u32 tsec_id; /* 0x.000 - Controller ID register */
  589. u32 tsec_id2; /* 0x.004 - Controller ID2 register */
  590. u8 res1[8];
  591. u32 ievent; /* 0x.010 - Interrupt Event Register */
  592. u32 imask; /* 0x.014 - Interrupt Mask Register */
  593. u32 edis; /* 0x.018 - Error Disabled Register */
  594. u32 emapg; /* 0x.01c - Group Error mapping register */
  595. u32 ecntrl; /* 0x.020 - Ethernet Control Register */
  596. u32 minflr; /* 0x.024 - Minimum Frame Length Register */
  597. u32 ptv; /* 0x.028 - Pause Time Value Register */
  598. u32 dmactrl; /* 0x.02c - DMA Control Register */
  599. u32 tbipa; /* 0x.030 - TBI PHY Address Register */
  600. u8 res2[28];
  601. u32 fifo_rx_pause; /* 0x.050 - FIFO receive pause start threshold
  602. register */
  603. u32 fifo_rx_pause_shutoff; /* x.054 - FIFO receive starve shutoff
  604. register */
  605. u32 fifo_rx_alarm; /* 0x.058 - FIFO receive alarm start threshold
  606. register */
  607. u32 fifo_rx_alarm_shutoff; /*0x.05c - FIFO receive alarm starve
  608. shutoff register */
  609. u8 res3[44];
  610. u32 fifo_tx_thr; /* 0x.08c - FIFO transmit threshold register */
  611. u8 res4[8];
  612. u32 fifo_tx_starve; /* 0x.098 - FIFO transmit starve register */
  613. u32 fifo_tx_starve_shutoff; /* 0x.09c - FIFO transmit starve shutoff register */
  614. u8 res5[96];
  615. u32 tctrl; /* 0x.100 - Transmit Control Register */
  616. u32 tstat; /* 0x.104 - Transmit Status Register */
  617. u32 dfvlan; /* 0x.108 - Default VLAN Control word */
  618. u32 tbdlen; /* 0x.10c - Transmit Buffer Descriptor Data Length Register */
  619. u32 txic; /* 0x.110 - Transmit Interrupt Coalescing Configuration Register */
  620. u32 tqueue; /* 0x.114 - Transmit queue control register */
  621. u8 res7[40];
  622. u32 tr03wt; /* 0x.140 - TxBD Rings 0-3 round-robin weightings */
  623. u32 tr47wt; /* 0x.144 - TxBD Rings 4-7 round-robin weightings */
  624. u8 res8[52];
  625. u32 tbdbph; /* 0x.17c - Tx data buffer pointer high */
  626. u8 res9a[4];
  627. u32 tbptr0; /* 0x.184 - TxBD Pointer for ring 0 */
  628. u8 res9b[4];
  629. u32 tbptr1; /* 0x.18c - TxBD Pointer for ring 1 */
  630. u8 res9c[4];
  631. u32 tbptr2; /* 0x.194 - TxBD Pointer for ring 2 */
  632. u8 res9d[4];
  633. u32 tbptr3; /* 0x.19c - TxBD Pointer for ring 3 */
  634. u8 res9e[4];
  635. u32 tbptr4; /* 0x.1a4 - TxBD Pointer for ring 4 */
  636. u8 res9f[4];
  637. u32 tbptr5; /* 0x.1ac - TxBD Pointer for ring 5 */
  638. u8 res9g[4];
  639. u32 tbptr6; /* 0x.1b4 - TxBD Pointer for ring 6 */
  640. u8 res9h[4];
  641. u32 tbptr7; /* 0x.1bc - TxBD Pointer for ring 7 */
  642. u8 res9[64];
  643. u32 tbaseh; /* 0x.200 - TxBD base address high */
  644. u32 tbase0; /* 0x.204 - TxBD Base Address of ring 0 */
  645. u8 res10a[4];
  646. u32 tbase1; /* 0x.20c - TxBD Base Address of ring 1 */
  647. u8 res10b[4];
  648. u32 tbase2; /* 0x.214 - TxBD Base Address of ring 2 */
  649. u8 res10c[4];
  650. u32 tbase3; /* 0x.21c - TxBD Base Address of ring 3 */
  651. u8 res10d[4];
  652. u32 tbase4; /* 0x.224 - TxBD Base Address of ring 4 */
  653. u8 res10e[4];
  654. u32 tbase5; /* 0x.22c - TxBD Base Address of ring 5 */
  655. u8 res10f[4];
  656. u32 tbase6; /* 0x.234 - TxBD Base Address of ring 6 */
  657. u8 res10g[4];
  658. u32 tbase7; /* 0x.23c - TxBD Base Address of ring 7 */
  659. u8 res10[192];
  660. u32 rctrl; /* 0x.300 - Receive Control Register */
  661. u32 rstat; /* 0x.304 - Receive Status Register */
  662. u8 res12[8];
  663. u32 rxic; /* 0x.310 - Receive Interrupt Coalescing Configuration Register */
  664. u32 rqueue; /* 0x.314 - Receive queue control register */
  665. u32 rir0; /* 0x.318 - Ring mapping register 0 */
  666. u32 rir1; /* 0x.31c - Ring mapping register 1 */
  667. u32 rir2; /* 0x.320 - Ring mapping register 2 */
  668. u32 rir3; /* 0x.324 - Ring mapping register 3 */
  669. u8 res13[8];
  670. u32 rbifx; /* 0x.330 - Receive bit field extract control register */
  671. u32 rqfar; /* 0x.334 - Receive queue filing table address register */
  672. u32 rqfcr; /* 0x.338 - Receive queue filing table control register */
  673. u32 rqfpr; /* 0x.33c - Receive queue filing table property register */
  674. u32 mrblr; /* 0x.340 - Maximum Receive Buffer Length Register */
  675. u8 res14[56];
  676. u32 rbdbph; /* 0x.37c - Rx data buffer pointer high */
  677. u8 res15a[4];
  678. u32 rbptr0; /* 0x.384 - RxBD pointer for ring 0 */
  679. u8 res15b[4];
  680. u32 rbptr1; /* 0x.38c - RxBD pointer for ring 1 */
  681. u8 res15c[4];
  682. u32 rbptr2; /* 0x.394 - RxBD pointer for ring 2 */
  683. u8 res15d[4];
  684. u32 rbptr3; /* 0x.39c - RxBD pointer for ring 3 */
  685. u8 res15e[4];
  686. u32 rbptr4; /* 0x.3a4 - RxBD pointer for ring 4 */
  687. u8 res15f[4];
  688. u32 rbptr5; /* 0x.3ac - RxBD pointer for ring 5 */
  689. u8 res15g[4];
  690. u32 rbptr6; /* 0x.3b4 - RxBD pointer for ring 6 */
  691. u8 res15h[4];
  692. u32 rbptr7; /* 0x.3bc - RxBD pointer for ring 7 */
  693. u8 res16[64];
  694. u32 rbaseh; /* 0x.400 - RxBD base address high */
  695. u32 rbase0; /* 0x.404 - RxBD base address of ring 0 */
  696. u8 res17a[4];
  697. u32 rbase1; /* 0x.40c - RxBD base address of ring 1 */
  698. u8 res17b[4];
  699. u32 rbase2; /* 0x.414 - RxBD base address of ring 2 */
  700. u8 res17c[4];
  701. u32 rbase3; /* 0x.41c - RxBD base address of ring 3 */
  702. u8 res17d[4];
  703. u32 rbase4; /* 0x.424 - RxBD base address of ring 4 */
  704. u8 res17e[4];
  705. u32 rbase5; /* 0x.42c - RxBD base address of ring 5 */
  706. u8 res17f[4];
  707. u32 rbase6; /* 0x.434 - RxBD base address of ring 6 */
  708. u8 res17g[4];
  709. u32 rbase7; /* 0x.43c - RxBD base address of ring 7 */
  710. u8 res17[192];
  711. u32 maccfg1; /* 0x.500 - MAC Configuration 1 Register */
  712. u32 maccfg2; /* 0x.504 - MAC Configuration 2 Register */
  713. u32 ipgifg; /* 0x.508 - Inter Packet Gap/Inter Frame Gap Register */
  714. u32 hafdup; /* 0x.50c - Half Duplex Register */
  715. u32 maxfrm; /* 0x.510 - Maximum Frame Length Register */
  716. u8 res18[12];
  717. u8 gfar_mii_regs[24]; /* See gianfar_phy.h */
  718. u32 ifctrl; /* 0x.538 - Interface control register */
  719. u32 ifstat; /* 0x.53c - Interface Status Register */
  720. u32 macstnaddr1; /* 0x.540 - Station Address Part 1 Register */
  721. u32 macstnaddr2; /* 0x.544 - Station Address Part 2 Register */
  722. u32 mac01addr1; /* 0x.548 - MAC exact match address 1, part 1 */
  723. u32 mac01addr2; /* 0x.54c - MAC exact match address 1, part 2 */
  724. u32 mac02addr1; /* 0x.550 - MAC exact match address 2, part 1 */
  725. u32 mac02addr2; /* 0x.554 - MAC exact match address 2, part 2 */
  726. u32 mac03addr1; /* 0x.558 - MAC exact match address 3, part 1 */
  727. u32 mac03addr2; /* 0x.55c - MAC exact match address 3, part 2 */
  728. u32 mac04addr1; /* 0x.560 - MAC exact match address 4, part 1 */
  729. u32 mac04addr2; /* 0x.564 - MAC exact match address 4, part 2 */
  730. u32 mac05addr1; /* 0x.568 - MAC exact match address 5, part 1 */
  731. u32 mac05addr2; /* 0x.56c - MAC exact match address 5, part 2 */
  732. u32 mac06addr1; /* 0x.570 - MAC exact match address 6, part 1 */
  733. u32 mac06addr2; /* 0x.574 - MAC exact match address 6, part 2 */
  734. u32 mac07addr1; /* 0x.578 - MAC exact match address 7, part 1 */
  735. u32 mac07addr2; /* 0x.57c - MAC exact match address 7, part 2 */
  736. u32 mac08addr1; /* 0x.580 - MAC exact match address 8, part 1 */
  737. u32 mac08addr2; /* 0x.584 - MAC exact match address 8, part 2 */
  738. u32 mac09addr1; /* 0x.588 - MAC exact match address 9, part 1 */
  739. u32 mac09addr2; /* 0x.58c - MAC exact match address 9, part 2 */
  740. u32 mac10addr1; /* 0x.590 - MAC exact match address 10, part 1*/
  741. u32 mac10addr2; /* 0x.594 - MAC exact match address 10, part 2*/
  742. u32 mac11addr1; /* 0x.598 - MAC exact match address 11, part 1*/
  743. u32 mac11addr2; /* 0x.59c - MAC exact match address 11, part 2*/
  744. u32 mac12addr1; /* 0x.5a0 - MAC exact match address 12, part 1*/
  745. u32 mac12addr2; /* 0x.5a4 - MAC exact match address 12, part 2*/
  746. u32 mac13addr1; /* 0x.5a8 - MAC exact match address 13, part 1*/
  747. u32 mac13addr2; /* 0x.5ac - MAC exact match address 13, part 2*/
  748. u32 mac14addr1; /* 0x.5b0 - MAC exact match address 14, part 1*/
  749. u32 mac14addr2; /* 0x.5b4 - MAC exact match address 14, part 2*/
  750. u32 mac15addr1; /* 0x.5b8 - MAC exact match address 15, part 1*/
  751. u32 mac15addr2; /* 0x.5bc - MAC exact match address 15, part 2*/
  752. u8 res20[192];
  753. struct rmon_mib rmon; /* 0x.680-0x.73c */
  754. u32 rrej; /* 0x.740 - Receive filer rejected packet counter */
  755. u8 res21[188];
  756. u32 igaddr0; /* 0x.800 - Indivdual/Group address register 0*/
  757. u32 igaddr1; /* 0x.804 - Indivdual/Group address register 1*/
  758. u32 igaddr2; /* 0x.808 - Indivdual/Group address register 2*/
  759. u32 igaddr3; /* 0x.80c - Indivdual/Group address register 3*/
  760. u32 igaddr4; /* 0x.810 - Indivdual/Group address register 4*/
  761. u32 igaddr5; /* 0x.814 - Indivdual/Group address register 5*/
  762. u32 igaddr6; /* 0x.818 - Indivdual/Group address register 6*/
  763. u32 igaddr7; /* 0x.81c - Indivdual/Group address register 7*/
  764. u8 res22[96];
  765. u32 gaddr0; /* 0x.880 - Group address register 0 */
  766. u32 gaddr1; /* 0x.884 - Group address register 1 */
  767. u32 gaddr2; /* 0x.888 - Group address register 2 */
  768. u32 gaddr3; /* 0x.88c - Group address register 3 */
  769. u32 gaddr4; /* 0x.890 - Group address register 4 */
  770. u32 gaddr5; /* 0x.894 - Group address register 5 */
  771. u32 gaddr6; /* 0x.898 - Group address register 6 */
  772. u32 gaddr7; /* 0x.89c - Group address register 7 */
  773. u8 res23a[352];
  774. u32 fifocfg; /* 0x.a00 - FIFO interface config register */
  775. u8 res23b[252];
  776. u8 res23c[248];
  777. u32 attr; /* 0x.bf8 - Attributes Register */
  778. u32 attreli; /* 0x.bfc - Attributes Extract Length and Extract Index Register */
  779. u32 rqprm0; /* 0x.c00 - Receive queue parameters register 0 */
  780. u32 rqprm1; /* 0x.c04 - Receive queue parameters register 1 */
  781. u32 rqprm2; /* 0x.c08 - Receive queue parameters register 2 */
  782. u32 rqprm3; /* 0x.c0c - Receive queue parameters register 3 */
  783. u32 rqprm4; /* 0x.c10 - Receive queue parameters register 4 */
  784. u32 rqprm5; /* 0x.c14 - Receive queue parameters register 5 */
  785. u32 rqprm6; /* 0x.c18 - Receive queue parameters register 6 */
  786. u32 rqprm7; /* 0x.c1c - Receive queue parameters register 7 */
  787. u8 res24[36];
  788. u32 rfbptr0; /* 0x.c44 - Last free RxBD pointer for ring 0 */
  789. u8 res24a[4];
  790. u32 rfbptr1; /* 0x.c4c - Last free RxBD pointer for ring 1 */
  791. u8 res24b[4];
  792. u32 rfbptr2; /* 0x.c54 - Last free RxBD pointer for ring 2 */
  793. u8 res24c[4];
  794. u32 rfbptr3; /* 0x.c5c - Last free RxBD pointer for ring 3 */
  795. u8 res24d[4];
  796. u32 rfbptr4; /* 0x.c64 - Last free RxBD pointer for ring 4 */
  797. u8 res24e[4];
  798. u32 rfbptr5; /* 0x.c6c - Last free RxBD pointer for ring 5 */
  799. u8 res24f[4];
  800. u32 rfbptr6; /* 0x.c74 - Last free RxBD pointer for ring 6 */
  801. u8 res24g[4];
  802. u32 rfbptr7; /* 0x.c7c - Last free RxBD pointer for ring 7 */
  803. u8 res24h[4];
  804. u8 res24x[556];
  805. u32 isrg0; /* 0x.eb0 - Interrupt steering group 0 register */
  806. u32 isrg1; /* 0x.eb4 - Interrupt steering group 1 register */
  807. u32 isrg2; /* 0x.eb8 - Interrupt steering group 2 register */
  808. u32 isrg3; /* 0x.ebc - Interrupt steering group 3 register */
  809. u8 res25[16];
  810. u32 rxic0; /* 0x.ed0 - Ring 0 Rx interrupt coalescing */
  811. u32 rxic1; /* 0x.ed4 - Ring 1 Rx interrupt coalescing */
  812. u32 rxic2; /* 0x.ed8 - Ring 2 Rx interrupt coalescing */
  813. u32 rxic3; /* 0x.edc - Ring 3 Rx interrupt coalescing */
  814. u32 rxic4; /* 0x.ee0 - Ring 4 Rx interrupt coalescing */
  815. u32 rxic5; /* 0x.ee4 - Ring 5 Rx interrupt coalescing */
  816. u32 rxic6; /* 0x.ee8 - Ring 6 Rx interrupt coalescing */
  817. u32 rxic7; /* 0x.eec - Ring 7 Rx interrupt coalescing */
  818. u8 res26[32];
  819. u32 txic0; /* 0x.f10 - Ring 0 Tx interrupt coalescing */
  820. u32 txic1; /* 0x.f14 - Ring 1 Tx interrupt coalescing */
  821. u32 txic2; /* 0x.f18 - Ring 2 Tx interrupt coalescing */
  822. u32 txic3; /* 0x.f1c - Ring 3 Tx interrupt coalescing */
  823. u32 txic4; /* 0x.f20 - Ring 4 Tx interrupt coalescing */
  824. u32 txic5; /* 0x.f24 - Ring 5 Tx interrupt coalescing */
  825. u32 txic6; /* 0x.f28 - Ring 6 Tx interrupt coalescing */
  826. u32 txic7; /* 0x.f2c - Ring 7 Tx interrupt coalescing */
  827. u8 res27[208];
  828. };
  829. /* Flags related to gianfar device features */
  830. #define FSL_GIANFAR_DEV_HAS_GIGABIT 0x00000001
  831. #define FSL_GIANFAR_DEV_HAS_COALESCE 0x00000002
  832. #define FSL_GIANFAR_DEV_HAS_RMON 0x00000004
  833. #define FSL_GIANFAR_DEV_HAS_MULTI_INTR 0x00000008
  834. #define FSL_GIANFAR_DEV_HAS_CSUM 0x00000010
  835. #define FSL_GIANFAR_DEV_HAS_VLAN 0x00000020
  836. #define FSL_GIANFAR_DEV_HAS_EXTENDED_HASH 0x00000040
  837. #define FSL_GIANFAR_DEV_HAS_MAGIC_PACKET 0x00000100
  838. #define FSL_GIANFAR_DEV_HAS_BD_STASHING 0x00000200
  839. #define FSL_GIANFAR_DEV_HAS_BUF_STASHING 0x00000400
  840. #define FSL_GIANFAR_DEV_HAS_TIMER 0x00000800
  841. #define FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER 0x00001000
  842. #define FSL_GIANFAR_DEV_HAS_RX_FILER 0x00002000
  843. #if (MAXGROUPS == 2)
  844. #define DEFAULT_MAPPING 0xAA
  845. #else
  846. #define DEFAULT_MAPPING 0xFF
  847. #endif
  848. #define ISRG_RR0 0x80000000
  849. #define ISRG_TR0 0x00800000
  850. /* The same driver can operate in two modes */
  851. /* SQ_SG_MODE: Single Queue Single Group Mode
  852. * (Backward compatible mode)
  853. * MQ_MG_MODE: Multi Queue Multi Group mode
  854. */
  855. enum {
  856. SQ_SG_MODE = 0,
  857. MQ_MG_MODE
  858. };
  859. /* GFAR_SQ_POLLING: Single Queue NAPI polling mode
  860. * The driver supports a single pair of RX/Tx queues
  861. * per interrupt group (Rx/Tx int line). MQ_MG mode
  862. * devices have 2 interrupt groups, so the device will
  863. * have a total of 2 Tx and 2 Rx queues in this case.
  864. * GFAR_MQ_POLLING: Multi Queue NAPI polling mode
  865. * The driver supports all the 8 Rx and Tx HW queues
  866. * each queue mapped by the Device Tree to one of
  867. * the 2 interrupt groups. This mode implies significant
  868. * processing overhead (CPU and controller level).
  869. */
  870. enum gfar_poll_mode {
  871. GFAR_SQ_POLLING = 0,
  872. GFAR_MQ_POLLING
  873. };
  874. /*
  875. * Per TX queue stats
  876. */
  877. struct tx_q_stats {
  878. unsigned long tx_packets;
  879. unsigned long tx_bytes;
  880. };
  881. /**
  882. * struct gfar_priv_tx_q - per tx queue structure
  883. * @txlock: per queue tx spin lock
  884. * @tx_skbuff:skb pointers
  885. * @skb_curtx: to be used skb pointer
  886. * @skb_dirtytx:the last used skb pointer
  887. * @stats: bytes/packets stats
  888. * @qindex: index of this queue
  889. * @dev: back pointer to the dev structure
  890. * @grp: back pointer to the group to which this queue belongs
  891. * @tx_bd_base: First tx buffer descriptor
  892. * @cur_tx: Next free ring entry
  893. * @dirty_tx: First buffer in line to be transmitted
  894. * @tx_ring_size: Tx ring size
  895. * @num_txbdfree: number of free TxBds
  896. * @txcoalescing: enable/disable tx coalescing
  897. * @txic: transmit interrupt coalescing value
  898. * @txcount: coalescing value if based on tx frame count
  899. * @txtime: coalescing value if based on time
  900. */
  901. struct gfar_priv_tx_q {
  902. /* cacheline 1 */
  903. spinlock_t txlock __attribute__ ((aligned (SMP_CACHE_BYTES)));
  904. struct txbd8 *tx_bd_base;
  905. struct txbd8 *cur_tx;
  906. unsigned int num_txbdfree;
  907. unsigned short skb_curtx;
  908. unsigned short tx_ring_size;
  909. struct tx_q_stats stats;
  910. struct gfar_priv_grp *grp;
  911. /* cacheline 2 */
  912. struct net_device *dev;
  913. struct sk_buff **tx_skbuff;
  914. struct txbd8 *dirty_tx;
  915. unsigned short skb_dirtytx;
  916. unsigned short qindex;
  917. /* Configuration info for the coalescing features */
  918. unsigned int txcoalescing;
  919. unsigned long txic;
  920. dma_addr_t tx_bd_dma_base;
  921. };
  922. /*
  923. * Per RX queue stats
  924. */
  925. struct rx_q_stats {
  926. unsigned long rx_packets;
  927. unsigned long rx_bytes;
  928. unsigned long rx_dropped;
  929. };
  930. struct gfar_rx_buff {
  931. dma_addr_t dma;
  932. struct page *page;
  933. unsigned int page_offset;
  934. };
  935. /**
  936. * struct gfar_priv_rx_q - per rx queue structure
  937. * @rx_buff: Array of buffer info metadata structs
  938. * @rx_bd_base: First rx buffer descriptor
  939. * @next_to_use: index of the next buffer to be alloc'd
  940. * @next_to_clean: index of the next buffer to be cleaned
  941. * @qindex: index of this queue
  942. * @ndev: back pointer to net_device
  943. * @rx_ring_size: Rx ring size
  944. * @rxcoalescing: enable/disable rx-coalescing
  945. * @rxic: receive interrupt coalescing vlaue
  946. */
  947. struct gfar_priv_rx_q {
  948. struct gfar_rx_buff *rx_buff __aligned(SMP_CACHE_BYTES);
  949. struct rxbd8 *rx_bd_base;
  950. struct net_device *ndev;
  951. struct device *dev;
  952. u16 rx_ring_size;
  953. u16 qindex;
  954. struct gfar_priv_grp *grp;
  955. u16 next_to_clean;
  956. u16 next_to_use;
  957. u16 next_to_alloc;
  958. struct sk_buff *skb;
  959. struct rx_q_stats stats;
  960. u32 __iomem *rfbptr;
  961. unsigned char rxcoalescing;
  962. unsigned long rxic;
  963. dma_addr_t rx_bd_dma_base;
  964. };
  965. enum gfar_irqinfo_id {
  966. GFAR_TX = 0,
  967. GFAR_RX = 1,
  968. GFAR_ER = 2,
  969. GFAR_NUM_IRQS = 3
  970. };
  971. struct gfar_irqinfo {
  972. unsigned int irq;
  973. char name[GFAR_INT_NAME_MAX];
  974. };
  975. /**
  976. * struct gfar_priv_grp - per group structure
  977. * @napi: the napi poll function
  978. * @priv: back pointer to the priv structure
  979. * @regs: the ioremapped register space for this group
  980. * @irqinfo: TX/RX/ER irq data for this group
  981. */
  982. struct gfar_priv_grp {
  983. spinlock_t grplock __aligned(SMP_CACHE_BYTES);
  984. struct napi_struct napi_rx;
  985. struct napi_struct napi_tx;
  986. struct gfar __iomem *regs;
  987. struct gfar_priv_tx_q *tx_queue;
  988. struct gfar_priv_rx_q *rx_queue;
  989. unsigned int tstat;
  990. unsigned int rstat;
  991. struct gfar_private *priv;
  992. unsigned long num_tx_queues;
  993. unsigned long tx_bit_map;
  994. unsigned long num_rx_queues;
  995. unsigned long rx_bit_map;
  996. struct gfar_irqinfo *irqinfo[GFAR_NUM_IRQS];
  997. };
  998. #define gfar_irq(grp, ID) \
  999. ((grp)->irqinfo[GFAR_##ID])
  1000. enum gfar_errata {
  1001. GFAR_ERRATA_74 = 0x01,
  1002. GFAR_ERRATA_76 = 0x02,
  1003. GFAR_ERRATA_A002 = 0x04,
  1004. GFAR_ERRATA_12 = 0x08, /* a.k.a errata eTSEC49 */
  1005. };
  1006. enum gfar_dev_state {
  1007. GFAR_DOWN = 1,
  1008. GFAR_RESETTING
  1009. };
  1010. /* Struct stolen almost completely (and shamelessly) from the FCC enet source
  1011. * (Ok, that's not so true anymore, but there is a family resemblance)
  1012. * The GFAR buffer descriptors track the ring buffers. The rx_bd_base
  1013. * and tx_bd_base always point to the currently available buffer.
  1014. * The dirty_tx tracks the current buffer that is being sent by the
  1015. * controller. The cur_tx and dirty_tx are equal under both completely
  1016. * empty and completely full conditions. The empty/ready indicator in
  1017. * the buffer descriptor determines the actual condition.
  1018. */
  1019. struct gfar_private {
  1020. struct device *dev;
  1021. struct net_device *ndev;
  1022. enum gfar_errata errata;
  1023. u16 uses_rxfcb;
  1024. u16 padding;
  1025. u32 device_flags;
  1026. /* HW time stamping enabled flag */
  1027. int hwts_rx_en;
  1028. int hwts_tx_en;
  1029. struct gfar_priv_tx_q *tx_queue[MAX_TX_QS];
  1030. struct gfar_priv_rx_q *rx_queue[MAX_RX_QS];
  1031. struct gfar_priv_grp gfargrp[MAXGROUPS];
  1032. unsigned long state;
  1033. unsigned short mode;
  1034. unsigned short poll_mode;
  1035. unsigned int num_tx_queues;
  1036. unsigned int num_rx_queues;
  1037. unsigned int num_grps;
  1038. int tx_actual_en;
  1039. /* Network Statistics */
  1040. struct gfar_extra_stats extra_stats;
  1041. /* PHY stuff */
  1042. phy_interface_t interface;
  1043. struct device_node *phy_node;
  1044. struct device_node *tbi_node;
  1045. struct mii_bus *mii_bus;
  1046. int oldspeed;
  1047. int oldduplex;
  1048. int oldlink;
  1049. uint32_t msg_enable;
  1050. struct work_struct reset_task;
  1051. struct platform_device *ofdev;
  1052. unsigned char
  1053. extended_hash:1,
  1054. bd_stash_en:1,
  1055. rx_filer_enable:1,
  1056. /* Enable priorty based Tx scheduling in Hw */
  1057. prio_sched_en:1,
  1058. /* Flow control flags */
  1059. pause_aneg_en:1,
  1060. tx_pause_en:1,
  1061. rx_pause_en:1;
  1062. /* The total tx and rx ring size for the enabled queues */
  1063. unsigned int total_tx_ring_size;
  1064. unsigned int total_rx_ring_size;
  1065. u32 rqueue;
  1066. u32 tqueue;
  1067. /* RX per device parameters */
  1068. unsigned int rx_stash_size;
  1069. unsigned int rx_stash_index;
  1070. u32 cur_filer_idx;
  1071. /* RX queue filer rule set*/
  1072. struct ethtool_rx_list rx_list;
  1073. struct mutex rx_queue_access;
  1074. /* Hash registers and their width */
  1075. u32 __iomem *hash_regs[16];
  1076. int hash_width;
  1077. /* wake-on-lan settings */
  1078. u16 wol_opts;
  1079. u16 wol_supported;
  1080. /*Filer table*/
  1081. unsigned int ftp_rqfpr[MAX_FILER_IDX + 1];
  1082. unsigned int ftp_rqfcr[MAX_FILER_IDX + 1];
  1083. };
  1084. static inline int gfar_has_errata(struct gfar_private *priv,
  1085. enum gfar_errata err)
  1086. {
  1087. return priv->errata & err;
  1088. }
  1089. static inline u32 gfar_read(unsigned __iomem *addr)
  1090. {
  1091. u32 val;
  1092. val = ioread32be(addr);
  1093. return val;
  1094. }
  1095. static inline void gfar_write(unsigned __iomem *addr, u32 val)
  1096. {
  1097. iowrite32be(val, addr);
  1098. }
  1099. static inline void gfar_write_filer(struct gfar_private *priv,
  1100. unsigned int far, unsigned int fcr, unsigned int fpr)
  1101. {
  1102. struct gfar __iomem *regs = priv->gfargrp[0].regs;
  1103. gfar_write(&regs->rqfar, far);
  1104. gfar_write(&regs->rqfcr, fcr);
  1105. gfar_write(&regs->rqfpr, fpr);
  1106. }
  1107. static inline void gfar_read_filer(struct gfar_private *priv,
  1108. unsigned int far, unsigned int *fcr, unsigned int *fpr)
  1109. {
  1110. struct gfar __iomem *regs = priv->gfargrp[0].regs;
  1111. gfar_write(&regs->rqfar, far);
  1112. *fcr = gfar_read(&regs->rqfcr);
  1113. *fpr = gfar_read(&regs->rqfpr);
  1114. }
  1115. static inline void gfar_write_isrg(struct gfar_private *priv)
  1116. {
  1117. struct gfar __iomem *regs = priv->gfargrp[0].regs;
  1118. u32 __iomem *baddr = &regs->isrg0;
  1119. u32 isrg = 0;
  1120. int grp_idx, i;
  1121. for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) {
  1122. struct gfar_priv_grp *grp = &priv->gfargrp[grp_idx];
  1123. for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
  1124. isrg |= (ISRG_RR0 >> i);
  1125. }
  1126. for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
  1127. isrg |= (ISRG_TR0 >> i);
  1128. }
  1129. gfar_write(baddr, isrg);
  1130. baddr++;
  1131. isrg = 0;
  1132. }
  1133. }
  1134. static inline int gfar_is_dma_stopped(struct gfar_private *priv)
  1135. {
  1136. struct gfar __iomem *regs = priv->gfargrp[0].regs;
  1137. return ((gfar_read(&regs->ievent) & (IEVENT_GRSC | IEVENT_GTSC)) ==
  1138. (IEVENT_GRSC | IEVENT_GTSC));
  1139. }
  1140. static inline int gfar_is_rx_dma_stopped(struct gfar_private *priv)
  1141. {
  1142. struct gfar __iomem *regs = priv->gfargrp[0].regs;
  1143. return gfar_read(&regs->ievent) & IEVENT_GRSC;
  1144. }
  1145. static inline void gfar_wmb(void)
  1146. {
  1147. #if defined(CONFIG_PPC)
  1148. /* The powerpc-specific eieio() is used, as wmb() has too strong
  1149. * semantics (it requires synchronization between cacheable and
  1150. * uncacheable mappings, which eieio() doesn't provide and which we
  1151. * don't need), thus requiring a more expensive sync instruction. At
  1152. * some point, the set of architecture-independent barrier functions
  1153. * should be expanded to include weaker barriers.
  1154. */
  1155. eieio();
  1156. #else
  1157. wmb(); /* order write acesses for BD (or FCB) fields */
  1158. #endif
  1159. }
  1160. static inline void gfar_clear_txbd_status(struct txbd8 *bdp)
  1161. {
  1162. u32 lstatus = be32_to_cpu(bdp->lstatus);
  1163. lstatus &= BD_LFLAG(TXBD_WRAP);
  1164. bdp->lstatus = cpu_to_be32(lstatus);
  1165. }
  1166. static inline int gfar_rxbd_unused(struct gfar_priv_rx_q *rxq)
  1167. {
  1168. if (rxq->next_to_clean > rxq->next_to_use)
  1169. return rxq->next_to_clean - rxq->next_to_use - 1;
  1170. return rxq->rx_ring_size + rxq->next_to_clean - rxq->next_to_use - 1;
  1171. }
  1172. static inline u32 gfar_rxbd_dma_lastfree(struct gfar_priv_rx_q *rxq)
  1173. {
  1174. struct rxbd8 *bdp;
  1175. u32 bdp_dma;
  1176. int i;
  1177. i = rxq->next_to_use ? rxq->next_to_use - 1 : rxq->rx_ring_size - 1;
  1178. bdp = &rxq->rx_bd_base[i];
  1179. bdp_dma = lower_32_bits(rxq->rx_bd_dma_base);
  1180. bdp_dma += (uintptr_t)bdp - (uintptr_t)rxq->rx_bd_base;
  1181. return bdp_dma;
  1182. }
  1183. irqreturn_t gfar_receive(int irq, void *dev_id);
  1184. int startup_gfar(struct net_device *dev);
  1185. void stop_gfar(struct net_device *dev);
  1186. void reset_gfar(struct net_device *dev);
  1187. void gfar_mac_reset(struct gfar_private *priv);
  1188. void gfar_halt(struct gfar_private *priv);
  1189. void gfar_start(struct gfar_private *priv);
  1190. void gfar_phy_test(struct mii_bus *bus, struct phy_device *phydev, int enable,
  1191. u32 regnum, u32 read);
  1192. void gfar_configure_coalescing_all(struct gfar_private *priv);
  1193. int gfar_set_features(struct net_device *dev, netdev_features_t features);
  1194. extern const struct ethtool_ops gfar_ethtool_ops;
  1195. #define MAX_FILER_CACHE_IDX (2*(MAX_FILER_IDX))
  1196. #define RQFCR_PID_PRI_MASK 0xFFFFFFF8
  1197. #define RQFCR_PID_L4P_MASK 0xFFFFFF00
  1198. #define RQFCR_PID_VID_MASK 0xFFFFF000
  1199. #define RQFCR_PID_PORT_MASK 0xFFFF0000
  1200. #define RQFCR_PID_MAC_MASK 0xFF000000
  1201. struct gfar_mask_entry {
  1202. unsigned int mask; /* The mask value which is valid form start to end */
  1203. unsigned int start;
  1204. unsigned int end;
  1205. unsigned int block; /* Same block values indicate depended entries */
  1206. };
  1207. /* Represents a receive filer table entry */
  1208. struct gfar_filer_entry {
  1209. u32 ctrl;
  1210. u32 prop;
  1211. };
  1212. /* The 20 additional entries are a shadow for one extra element */
  1213. struct filer_table {
  1214. u32 index;
  1215. struct gfar_filer_entry fe[MAX_FILER_CACHE_IDX + 20];
  1216. };
  1217. #endif /* __GIANFAR_H */