thunder_bgx.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * Copyright (C) 2015 Cavium, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. */
  8. #ifndef THUNDER_BGX_H
  9. #define THUNDER_BGX_H
  10. /* PCI device ID */
  11. #define PCI_DEVICE_ID_THUNDER_BGX 0xA026
  12. #define PCI_DEVICE_ID_THUNDER_RGX 0xA054
  13. /* Subsystem device IDs */
  14. #define PCI_SUBSYS_DEVID_88XX_BGX 0xA126
  15. #define PCI_SUBSYS_DEVID_81XX_BGX 0xA226
  16. #define PCI_SUBSYS_DEVID_81XX_RGX 0xA254
  17. #define PCI_SUBSYS_DEVID_83XX_BGX 0xA326
  18. #define MAX_BGX_THUNDER 8 /* Max 2 nodes, 4 per node */
  19. #define MAX_BGX_PER_CN88XX 2
  20. #define MAX_BGX_PER_CN81XX 3 /* 2 BGXs + 1 RGX */
  21. #define MAX_BGX_PER_CN83XX 4
  22. #define MAX_LMAC_PER_BGX 4
  23. #define MAX_BGX_CHANS_PER_LMAC 16
  24. #define MAX_DMAC_PER_LMAC 8
  25. #define MAX_FRAME_SIZE 9216
  26. #define DEFAULT_PAUSE_TIME 0xFFFF
  27. #define BGX_ID_MASK 0x3
  28. #define LMAC_ID_MASK 0x3
  29. #define MAX_DMAC_PER_LMAC_TNS_BYPASS_MODE 2
  30. /* Registers */
  31. #define BGX_CMRX_CFG 0x00
  32. #define CMR_PKT_TX_EN BIT_ULL(13)
  33. #define CMR_PKT_RX_EN BIT_ULL(14)
  34. #define CMR_EN BIT_ULL(15)
  35. #define BGX_CMR_GLOBAL_CFG 0x08
  36. #define CMR_GLOBAL_CFG_FCS_STRIP BIT_ULL(6)
  37. #define BGX_CMRX_RX_ID_MAP 0x60
  38. #define BGX_CMRX_RX_STAT0 0x70
  39. #define BGX_CMRX_RX_STAT1 0x78
  40. #define BGX_CMRX_RX_STAT2 0x80
  41. #define BGX_CMRX_RX_STAT3 0x88
  42. #define BGX_CMRX_RX_STAT4 0x90
  43. #define BGX_CMRX_RX_STAT5 0x98
  44. #define BGX_CMRX_RX_STAT6 0xA0
  45. #define BGX_CMRX_RX_STAT7 0xA8
  46. #define BGX_CMRX_RX_STAT8 0xB0
  47. #define BGX_CMRX_RX_STAT9 0xB8
  48. #define BGX_CMRX_RX_STAT10 0xC0
  49. #define BGX_CMRX_RX_BP_DROP 0xC8
  50. #define BGX_CMRX_RX_DMAC_CTL 0x0E8
  51. #define BGX_CMRX_RX_FIFO_LEN 0x108
  52. #define BGX_CMR_RX_DMACX_CAM 0x200
  53. #define RX_DMACX_CAM_EN BIT_ULL(48)
  54. #define RX_DMACX_CAM_LMACID(x) (((u64)x) << 49)
  55. #define RX_DMAC_COUNT 32
  56. #define BGX_CMR_RX_STREERING 0x300
  57. #define RX_TRAFFIC_STEER_RULE_COUNT 8
  58. #define BGX_CMR_CHAN_MSK_AND 0x450
  59. #define BGX_CMR_BIST_STATUS 0x460
  60. #define BGX_CMR_RX_LMACS 0x468
  61. #define BGX_CMRX_TX_FIFO_LEN 0x518
  62. #define BGX_CMRX_TX_STAT0 0x600
  63. #define BGX_CMRX_TX_STAT1 0x608
  64. #define BGX_CMRX_TX_STAT2 0x610
  65. #define BGX_CMRX_TX_STAT3 0x618
  66. #define BGX_CMRX_TX_STAT4 0x620
  67. #define BGX_CMRX_TX_STAT5 0x628
  68. #define BGX_CMRX_TX_STAT6 0x630
  69. #define BGX_CMRX_TX_STAT7 0x638
  70. #define BGX_CMRX_TX_STAT8 0x640
  71. #define BGX_CMRX_TX_STAT9 0x648
  72. #define BGX_CMRX_TX_STAT10 0x650
  73. #define BGX_CMRX_TX_STAT11 0x658
  74. #define BGX_CMRX_TX_STAT12 0x660
  75. #define BGX_CMRX_TX_STAT13 0x668
  76. #define BGX_CMRX_TX_STAT14 0x670
  77. #define BGX_CMRX_TX_STAT15 0x678
  78. #define BGX_CMRX_TX_STAT16 0x680
  79. #define BGX_CMRX_TX_STAT17 0x688
  80. #define BGX_CMR_TX_LMACS 0x1000
  81. #define BGX_SPUX_CONTROL1 0x10000
  82. #define SPU_CTL_LOW_POWER BIT_ULL(11)
  83. #define SPU_CTL_LOOPBACK BIT_ULL(14)
  84. #define SPU_CTL_RESET BIT_ULL(15)
  85. #define BGX_SPUX_STATUS1 0x10008
  86. #define SPU_STATUS1_RCV_LNK BIT_ULL(2)
  87. #define BGX_SPUX_STATUS2 0x10020
  88. #define SPU_STATUS2_RCVFLT BIT_ULL(10)
  89. #define BGX_SPUX_BX_STATUS 0x10028
  90. #define SPU_BX_STATUS_RX_ALIGN BIT_ULL(12)
  91. #define BGX_SPUX_BR_STATUS1 0x10030
  92. #define SPU_BR_STATUS_BLK_LOCK BIT_ULL(0)
  93. #define SPU_BR_STATUS_RCV_LNK BIT_ULL(12)
  94. #define BGX_SPUX_BR_PMD_CRTL 0x10068
  95. #define SPU_PMD_CRTL_TRAIN_EN BIT_ULL(1)
  96. #define BGX_SPUX_BR_PMD_LP_CUP 0x10078
  97. #define BGX_SPUX_BR_PMD_LD_CUP 0x10088
  98. #define BGX_SPUX_BR_PMD_LD_REP 0x10090
  99. #define BGX_SPUX_FEC_CONTROL 0x100A0
  100. #define SPU_FEC_CTL_FEC_EN BIT_ULL(0)
  101. #define SPU_FEC_CTL_ERR_EN BIT_ULL(1)
  102. #define BGX_SPUX_AN_CONTROL 0x100C8
  103. #define SPU_AN_CTL_AN_EN BIT_ULL(12)
  104. #define SPU_AN_CTL_XNP_EN BIT_ULL(13)
  105. #define BGX_SPUX_AN_ADV 0x100D8
  106. #define BGX_SPUX_MISC_CONTROL 0x10218
  107. #define SPU_MISC_CTL_INTLV_RDISP BIT_ULL(10)
  108. #define SPU_MISC_CTL_RX_DIS BIT_ULL(12)
  109. #define BGX_SPUX_INT 0x10220 /* +(0..3) << 20 */
  110. #define BGX_SPUX_INT_W1S 0x10228
  111. #define BGX_SPUX_INT_ENA_W1C 0x10230
  112. #define BGX_SPUX_INT_ENA_W1S 0x10238
  113. #define BGX_SPU_DBG_CONTROL 0x10300
  114. #define SPU_DBG_CTL_AN_ARB_LINK_CHK_EN BIT_ULL(18)
  115. #define SPU_DBG_CTL_AN_NONCE_MCT_DIS BIT_ULL(29)
  116. #define BGX_SMUX_RX_INT 0x20000
  117. #define BGX_SMUX_RX_FRM_CTL 0x20020
  118. #define BGX_PKT_RX_PTP_EN BIT_ULL(12)
  119. #define BGX_SMUX_RX_JABBER 0x20030
  120. #define BGX_SMUX_RX_CTL 0x20048
  121. #define SMU_RX_CTL_STATUS (3ull << 0)
  122. #define BGX_SMUX_TX_APPEND 0x20100
  123. #define SMU_TX_APPEND_FCS_D BIT_ULL(2)
  124. #define BGX_SMUX_TX_PAUSE_PKT_TIME 0x20110
  125. #define BGX_SMUX_TX_MIN_PKT 0x20118
  126. #define BGX_SMUX_TX_PAUSE_PKT_INTERVAL 0x20120
  127. #define BGX_SMUX_TX_PAUSE_ZERO 0x20138
  128. #define BGX_SMUX_TX_INT 0x20140
  129. #define BGX_SMUX_TX_CTL 0x20178
  130. #define SMU_TX_CTL_DIC_EN BIT_ULL(0)
  131. #define SMU_TX_CTL_UNI_EN BIT_ULL(1)
  132. #define SMU_TX_CTL_LNK_STATUS (3ull << 4)
  133. #define BGX_SMUX_TX_THRESH 0x20180
  134. #define BGX_SMUX_CTL 0x20200
  135. #define SMU_CTL_RX_IDLE BIT_ULL(0)
  136. #define SMU_CTL_TX_IDLE BIT_ULL(1)
  137. #define BGX_SMUX_CBFC_CTL 0x20218
  138. #define RX_EN BIT_ULL(0)
  139. #define TX_EN BIT_ULL(1)
  140. #define BCK_EN BIT_ULL(2)
  141. #define DRP_EN BIT_ULL(3)
  142. #define BGX_GMP_PCS_MRX_CTL 0x30000
  143. #define PCS_MRX_CTL_RST_AN BIT_ULL(9)
  144. #define PCS_MRX_CTL_PWR_DN BIT_ULL(11)
  145. #define PCS_MRX_CTL_AN_EN BIT_ULL(12)
  146. #define PCS_MRX_CTL_LOOPBACK1 BIT_ULL(14)
  147. #define PCS_MRX_CTL_RESET BIT_ULL(15)
  148. #define BGX_GMP_PCS_MRX_STATUS 0x30008
  149. #define PCS_MRX_STATUS_LINK BIT_ULL(2)
  150. #define PCS_MRX_STATUS_AN_CPT BIT_ULL(5)
  151. #define BGX_GMP_PCS_ANX_ADV 0x30010
  152. #define BGX_GMP_PCS_ANX_AN_RESULTS 0x30020
  153. #define BGX_GMP_PCS_LINKX_TIMER 0x30040
  154. #define PCS_LINKX_TIMER_COUNT 0x1E84
  155. #define BGX_GMP_PCS_SGM_AN_ADV 0x30068
  156. #define BGX_GMP_PCS_MISCX_CTL 0x30078
  157. #define PCS_MISC_CTL_MODE BIT_ULL(8)
  158. #define PCS_MISC_CTL_DISP_EN BIT_ULL(13)
  159. #define PCS_MISC_CTL_GMX_ENO BIT_ULL(11)
  160. #define PCS_MISC_CTL_SAMP_PT_MASK 0x7Full
  161. #define BGX_GMP_GMI_PRTX_CFG 0x38020
  162. #define GMI_PORT_CFG_SPEED BIT_ULL(1)
  163. #define GMI_PORT_CFG_DUPLEX BIT_ULL(2)
  164. #define GMI_PORT_CFG_SLOT_TIME BIT_ULL(3)
  165. #define GMI_PORT_CFG_SPEED_MSB BIT_ULL(8)
  166. #define GMI_PORT_CFG_RX_IDLE BIT_ULL(12)
  167. #define GMI_PORT_CFG_TX_IDLE BIT_ULL(13)
  168. #define BGX_GMP_GMI_RXX_FRM_CTL 0x38028
  169. #define BGX_GMP_GMI_RXX_JABBER 0x38038
  170. #define BGX_GMP_GMI_TXX_THRESH 0x38210
  171. #define BGX_GMP_GMI_TXX_APPEND 0x38218
  172. #define BGX_GMP_GMI_TXX_SLOT 0x38220
  173. #define BGX_GMP_GMI_TXX_BURST 0x38228
  174. #define BGX_GMP_GMI_TXX_MIN_PKT 0x38240
  175. #define BGX_GMP_GMI_TXX_SGMII_CTL 0x38300
  176. #define BGX_GMP_GMI_TXX_INT 0x38500
  177. #define BGX_GMP_GMI_TXX_INT_W1S 0x38508
  178. #define BGX_GMP_GMI_TXX_INT_ENA_W1C 0x38510
  179. #define BGX_GMP_GMI_TXX_INT_ENA_W1S 0x38518
  180. #define GMI_TXX_INT_PTP_LOST BIT_ULL(4)
  181. #define GMI_TXX_INT_LATE_COL BIT_ULL(3)
  182. #define GMI_TXX_INT_XSDEF BIT_ULL(2)
  183. #define GMI_TXX_INT_XSCOL BIT_ULL(1)
  184. #define GMI_TXX_INT_UNDFLW BIT_ULL(0)
  185. #define BGX_MSIX_VEC_0_29_ADDR 0x400000 /* +(0..29) << 4 */
  186. #define BGX_MSIX_VEC_0_29_CTL 0x400008
  187. #define BGX_MSIX_PBA_0 0x4F0000
  188. /* MSI-X interrupts */
  189. #define BGX_MSIX_VECTORS 30
  190. #define BGX_LMAC_VEC_OFFSET 7
  191. #define BGX_MSIX_VEC_SHIFT 4
  192. #define CMRX_INT 0
  193. #define SPUX_INT 1
  194. #define SMUX_RX_INT 2
  195. #define SMUX_TX_INT 3
  196. #define GMPX_PCS_INT 4
  197. #define GMPX_GMI_RX_INT 5
  198. #define GMPX_GMI_TX_INT 6
  199. #define CMR_MEM_INT 28
  200. #define SPU_MEM_INT 29
  201. #define LMAC_INTR_LINK_UP BIT(0)
  202. #define LMAC_INTR_LINK_DOWN BIT(1)
  203. #define BGX_XCAST_BCAST_ACCEPT BIT(0)
  204. #define BGX_XCAST_MCAST_ACCEPT BIT(1)
  205. #define BGX_XCAST_MCAST_FILTER BIT(2)
  206. void bgx_set_dmac_cam_filter(int node, int bgx_idx, int lmacid, u64 mac, u8 vf);
  207. void bgx_reset_xcast_mode(int node, int bgx_idx, int lmacid, u8 vf);
  208. void bgx_set_xcast_mode(int node, int bgx_idx, int lmacid, u8 mode);
  209. void octeon_mdiobus_force_mod_depencency(void);
  210. void bgx_lmac_rx_tx_enable(int node, int bgx_idx, int lmacid, bool enable);
  211. void bgx_add_dmac_addr(u64 dmac, int node, int bgx_idx, int lmac);
  212. unsigned bgx_get_map(int node);
  213. int bgx_get_lmac_count(int node, int bgx);
  214. const u8 *bgx_get_lmac_mac(int node, int bgx_idx, int lmacid);
  215. void bgx_set_lmac_mac(int node, int bgx_idx, int lmacid, const u8 *mac);
  216. void bgx_get_lmac_link_state(int node, int bgx_idx, int lmacid, void *status);
  217. void bgx_lmac_internal_loopback(int node, int bgx_idx,
  218. int lmac_idx, bool enable);
  219. void bgx_config_timestamping(int node, int bgx_idx, int lmacid, bool enable);
  220. void bgx_lmac_get_pfc(int node, int bgx_idx, int lmacid, void *pause);
  221. void bgx_lmac_set_pfc(int node, int bgx_idx, int lmacid, void *pause);
  222. void xcv_init_hw(void);
  223. void xcv_setup_link(bool link_up, int link_speed);
  224. u64 bgx_get_rx_stats(int node, int bgx_idx, int lmac, int idx);
  225. u64 bgx_get_tx_stats(int node, int bgx_idx, int lmac, int idx);
  226. #define BGX_RX_STATS_COUNT 11
  227. #define BGX_TX_STATS_COUNT 18
  228. struct bgx_stats {
  229. u64 rx_stats[BGX_RX_STATS_COUNT];
  230. u64 tx_stats[BGX_TX_STATS_COUNT];
  231. };
  232. enum LMAC_TYPE {
  233. BGX_MODE_SGMII = 0, /* 1 lane, 1.250 Gbaud */
  234. BGX_MODE_XAUI = 1, /* 4 lanes, 3.125 Gbaud */
  235. BGX_MODE_DXAUI = 1, /* 4 lanes, 6.250 Gbaud */
  236. BGX_MODE_RXAUI = 2, /* 2 lanes, 6.250 Gbaud */
  237. BGX_MODE_XFI = 3, /* 1 lane, 10.3125 Gbaud */
  238. BGX_MODE_XLAUI = 4, /* 4 lanes, 10.3125 Gbaud */
  239. BGX_MODE_10G_KR = 3,/* 1 lane, 10.3125 Gbaud */
  240. BGX_MODE_40G_KR = 4,/* 4 lanes, 10.3125 Gbaud */
  241. BGX_MODE_RGMII = 5,
  242. BGX_MODE_QSGMII = 6,
  243. BGX_MODE_INVALID = 7,
  244. };
  245. #endif /* THUNDER_BGX_H */