bna_hw_defs.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * Linux network driver for QLogic BR-series Converged Network Adapter.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License (GPL) Version 2 as
  6. * published by the Free Software Foundation
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  11. * General Public License for more details.
  12. */
  13. /*
  14. * Copyright (c) 2005-2014 Brocade Communications Systems, Inc.
  15. * Copyright (c) 2014-2015 QLogic Corporation
  16. * All rights reserved
  17. * www.qlogic.com
  18. */
  19. /* File for interrupt macros and functions */
  20. #ifndef __BNA_HW_DEFS_H__
  21. #define __BNA_HW_DEFS_H__
  22. #include "bfi_reg.h"
  23. /* SW imposed limits */
  24. #define BFI_ENET_DEF_TXQ 1
  25. #define BFI_ENET_DEF_RXP 1
  26. #define BFI_ENET_DEF_UCAM 1
  27. #define BFI_ENET_DEF_RITSZ 1
  28. #define BFI_ENET_MAX_MCAM 256
  29. #define BFI_INVALID_RID -1
  30. #define BFI_IBIDX_SIZE 4
  31. #define BFI_VLAN_WORD_SHIFT 5 /* 32 bits */
  32. #define BFI_VLAN_WORD_MASK 0x1F
  33. #define BFI_VLAN_BLOCK_SHIFT 9 /* 512 bits */
  34. #define BFI_VLAN_BMASK_ALL 0xFF
  35. #define BFI_COALESCING_TIMER_UNIT 5 /* 5us */
  36. #define BFI_MAX_COALESCING_TIMEO 0xFF /* in 5us units */
  37. #define BFI_MAX_INTERPKT_COUNT 0xFF
  38. #define BFI_MAX_INTERPKT_TIMEO 0xF /* in 0.5us units */
  39. #define BFI_TX_COALESCING_TIMEO 20 /* 20 * 5 = 100us */
  40. #define BFI_TX_INTERPKT_COUNT 12 /* Pkt Cnt = 12 */
  41. #define BFI_TX_INTERPKT_TIMEO 15 /* 15 * 0.5 = 7.5us */
  42. #define BFI_RX_COALESCING_TIMEO 12 /* 12 * 5 = 60us */
  43. #define BFI_RX_INTERPKT_COUNT 6 /* Pkt Cnt = 6 */
  44. #define BFI_RX_INTERPKT_TIMEO 3 /* 3 * 0.5 = 1.5us */
  45. #define BFI_TXQ_WI_SIZE 64 /* bytes */
  46. #define BFI_RXQ_WI_SIZE 8 /* bytes */
  47. #define BFI_CQ_WI_SIZE 16 /* bytes */
  48. #define BFI_TX_MAX_WRR_QUOTA 0xFFF
  49. #define BFI_TX_MAX_VECTORS_PER_WI 4
  50. #define BFI_TX_MAX_VECTORS_PER_PKT 0xFF
  51. #define BFI_TX_MAX_DATA_PER_VECTOR 0xFFFF
  52. #define BFI_TX_MAX_DATA_PER_PKT 0xFFFFFF
  53. /* Small Q buffer size */
  54. #define BFI_SMALL_RXBUF_SIZE 128
  55. #define BFI_TX_MAX_PRIO 8
  56. #define BFI_TX_PRIO_MAP_ALL 0xFF
  57. /*
  58. *
  59. * Register definitions and macros
  60. *
  61. */
  62. #define BNA_PCI_REG_CT_ADDRSZ (0x40000)
  63. #define ct_reg_addr_init(_bna, _pcidev) \
  64. { \
  65. struct bna_reg_offset reg_offset[] = \
  66. {{HOSTFN0_INT_STATUS, HOSTFN0_INT_MSK}, \
  67. {HOSTFN1_INT_STATUS, HOSTFN1_INT_MSK}, \
  68. {HOSTFN2_INT_STATUS, HOSTFN2_INT_MSK}, \
  69. {HOSTFN3_INT_STATUS, HOSTFN3_INT_MSK} }; \
  70. \
  71. (_bna)->regs.fn_int_status = (_pcidev)->pci_bar_kva + \
  72. reg_offset[(_pcidev)->pci_func].fn_int_status;\
  73. (_bna)->regs.fn_int_mask = (_pcidev)->pci_bar_kva + \
  74. reg_offset[(_pcidev)->pci_func].fn_int_mask;\
  75. }
  76. #define ct_bit_defn_init(_bna, _pcidev) \
  77. { \
  78. (_bna)->bits.mbox_status_bits = (__HFN_INT_MBOX_LPU0 | \
  79. __HFN_INT_MBOX_LPU1); \
  80. (_bna)->bits.mbox_mask_bits = (__HFN_INT_MBOX_LPU0 | \
  81. __HFN_INT_MBOX_LPU1); \
  82. (_bna)->bits.error_status_bits = (__HFN_INT_ERR_MASK); \
  83. (_bna)->bits.error_mask_bits = (__HFN_INT_ERR_MASK); \
  84. (_bna)->bits.halt_status_bits = __HFN_INT_LL_HALT; \
  85. (_bna)->bits.halt_mask_bits = __HFN_INT_LL_HALT; \
  86. }
  87. #define ct2_reg_addr_init(_bna, _pcidev) \
  88. { \
  89. (_bna)->regs.fn_int_status = (_pcidev)->pci_bar_kva + \
  90. CT2_HOSTFN_INT_STATUS; \
  91. (_bna)->regs.fn_int_mask = (_pcidev)->pci_bar_kva + \
  92. CT2_HOSTFN_INTR_MASK; \
  93. }
  94. #define ct2_bit_defn_init(_bna, _pcidev) \
  95. { \
  96. (_bna)->bits.mbox_status_bits = (__HFN_INT_MBOX_LPU0_CT2 | \
  97. __HFN_INT_MBOX_LPU1_CT2); \
  98. (_bna)->bits.mbox_mask_bits = (__HFN_INT_MBOX_LPU0_CT2 | \
  99. __HFN_INT_MBOX_LPU1_CT2); \
  100. (_bna)->bits.error_status_bits = (__HFN_INT_ERR_MASK_CT2); \
  101. (_bna)->bits.error_mask_bits = (__HFN_INT_ERR_MASK_CT2); \
  102. (_bna)->bits.halt_status_bits = __HFN_INT_CPQ_HALT_CT2; \
  103. (_bna)->bits.halt_mask_bits = __HFN_INT_CPQ_HALT_CT2; \
  104. }
  105. #define bna_reg_addr_init(_bna, _pcidev) \
  106. { \
  107. switch ((_pcidev)->device_id) { \
  108. case PCI_DEVICE_ID_BROCADE_CT: \
  109. ct_reg_addr_init((_bna), (_pcidev)); \
  110. ct_bit_defn_init((_bna), (_pcidev)); \
  111. break; \
  112. case BFA_PCI_DEVICE_ID_CT2: \
  113. ct2_reg_addr_init((_bna), (_pcidev)); \
  114. ct2_bit_defn_init((_bna), (_pcidev)); \
  115. break; \
  116. } \
  117. }
  118. #define bna_port_id_get(_bna) ((_bna)->ioceth.ioc.port_id)
  119. /* Interrupt related bits, flags and macros */
  120. #define IB_STATUS_BITS 0x0000ffff
  121. #define BNA_IS_MBOX_INTR(_bna, _intr_status) \
  122. ((_intr_status) & (_bna)->bits.mbox_status_bits)
  123. #define BNA_IS_HALT_INTR(_bna, _intr_status) \
  124. ((_intr_status) & (_bna)->bits.halt_status_bits)
  125. #define BNA_IS_ERR_INTR(_bna, _intr_status) \
  126. ((_intr_status) & (_bna)->bits.error_status_bits)
  127. #define BNA_IS_MBOX_ERR_INTR(_bna, _intr_status) \
  128. (BNA_IS_MBOX_INTR(_bna, _intr_status) | \
  129. BNA_IS_ERR_INTR(_bna, _intr_status))
  130. #define BNA_IS_INTX_DATA_INTR(_intr_status) \
  131. ((_intr_status) & IB_STATUS_BITS)
  132. #define bna_halt_clear(_bna) \
  133. do { \
  134. u32 init_halt; \
  135. init_halt = readl((_bna)->ioceth.ioc.ioc_regs.ll_halt); \
  136. init_halt &= ~__FW_INIT_HALT_P; \
  137. writel(init_halt, (_bna)->ioceth.ioc.ioc_regs.ll_halt); \
  138. init_halt = readl((_bna)->ioceth.ioc.ioc_regs.ll_halt); \
  139. } while (0)
  140. #define bna_intx_disable(_bna, _cur_mask) \
  141. { \
  142. (_cur_mask) = readl((_bna)->regs.fn_int_mask); \
  143. writel(0xffffffff, (_bna)->regs.fn_int_mask); \
  144. }
  145. #define bna_intx_enable(bna, new_mask) \
  146. writel((new_mask), (bna)->regs.fn_int_mask)
  147. #define bna_mbox_intr_disable(bna) \
  148. do { \
  149. u32 mask; \
  150. mask = readl((bna)->regs.fn_int_mask); \
  151. writel((mask | (bna)->bits.mbox_mask_bits | \
  152. (bna)->bits.error_mask_bits), (bna)->regs.fn_int_mask); \
  153. mask = readl((bna)->regs.fn_int_mask); \
  154. } while (0)
  155. #define bna_mbox_intr_enable(bna) \
  156. do { \
  157. u32 mask; \
  158. mask = readl((bna)->regs.fn_int_mask); \
  159. writel((mask & ~((bna)->bits.mbox_mask_bits | \
  160. (bna)->bits.error_mask_bits)), (bna)->regs.fn_int_mask);\
  161. mask = readl((bna)->regs.fn_int_mask); \
  162. } while (0)
  163. #define bna_intr_status_get(_bna, _status) \
  164. { \
  165. (_status) = readl((_bna)->regs.fn_int_status); \
  166. if (_status) { \
  167. writel(((_status) & ~(_bna)->bits.mbox_status_bits), \
  168. (_bna)->regs.fn_int_status); \
  169. } \
  170. }
  171. /*
  172. * MAX ACK EVENTS : No. of acks that can be accumulated in driver,
  173. * before acking to h/w. The no. of bits is 16 in the doorbell register,
  174. * however we keep this limited to 15 bits.
  175. * This is because around the edge of 64K boundary (16 bits), one
  176. * single poll can make the accumulated ACK counter cross the 64K boundary,
  177. * causing problems, when we try to ack with a value greater than 64K.
  178. * 15 bits (32K) should be large enough to accumulate, anyways, and the max.
  179. * acked events to h/w can be (32K + max poll weight) (currently 64).
  180. */
  181. #define BNA_IB_MAX_ACK_EVENTS BIT(15)
  182. /* These macros build the data portion of the TxQ/RxQ doorbell */
  183. #define BNA_DOORBELL_Q_PRD_IDX(_pi) (0x80000000 | (_pi))
  184. #define BNA_DOORBELL_Q_STOP (0x40000000)
  185. /* These macros build the data portion of the IB doorbell */
  186. #define BNA_DOORBELL_IB_INT_ACK(_timeout, _events) \
  187. (0x80000000 | ((_timeout) << 16) | (_events))
  188. #define BNA_DOORBELL_IB_INT_DISABLE (0x40000000)
  189. /* Set the coalescing timer for the given ib */
  190. #define bna_ib_coalescing_timer_set(_i_dbell, _cls_timer) \
  191. ((_i_dbell)->doorbell_ack = BNA_DOORBELL_IB_INT_ACK((_cls_timer), 0));
  192. /* Acks 'events' # of events for a given ib while disabling interrupts */
  193. #define bna_ib_ack_disable_irq(_i_dbell, _events) \
  194. (writel(BNA_DOORBELL_IB_INT_ACK(0, (_events)), \
  195. (_i_dbell)->doorbell_addr));
  196. /* Acks 'events' # of events for a given ib */
  197. #define bna_ib_ack(_i_dbell, _events) \
  198. (writel(((_i_dbell)->doorbell_ack | (_events)), \
  199. (_i_dbell)->doorbell_addr));
  200. #define bna_ib_start(_bna, _ib, _is_regular) \
  201. { \
  202. u32 intx_mask; \
  203. struct bna_ib *ib = _ib; \
  204. if ((ib->intr_type == BNA_INTR_T_INTX)) { \
  205. bna_intx_disable((_bna), intx_mask); \
  206. intx_mask &= ~(ib->intr_vector); \
  207. bna_intx_enable((_bna), intx_mask); \
  208. } \
  209. bna_ib_coalescing_timer_set(&ib->door_bell, \
  210. ib->coalescing_timeo); \
  211. if (_is_regular) \
  212. bna_ib_ack(&ib->door_bell, 0); \
  213. }
  214. #define bna_ib_stop(_bna, _ib) \
  215. { \
  216. u32 intx_mask; \
  217. struct bna_ib *ib = _ib; \
  218. writel(BNA_DOORBELL_IB_INT_DISABLE, \
  219. ib->door_bell.doorbell_addr); \
  220. if (ib->intr_type == BNA_INTR_T_INTX) { \
  221. bna_intx_disable((_bna), intx_mask); \
  222. intx_mask |= ib->intr_vector; \
  223. bna_intx_enable((_bna), intx_mask); \
  224. } \
  225. }
  226. #define bna_txq_prod_indx_doorbell(_tcb) \
  227. (writel(BNA_DOORBELL_Q_PRD_IDX((_tcb)->producer_index), \
  228. (_tcb)->q_dbell));
  229. #define bna_rxq_prod_indx_doorbell(_rcb) \
  230. (writel(BNA_DOORBELL_Q_PRD_IDX((_rcb)->producer_index), \
  231. (_rcb)->q_dbell));
  232. /* TxQ, RxQ, CQ related bits, offsets, macros */
  233. /* TxQ Entry Opcodes */
  234. #define BNA_TXQ_WI_SEND (0x402) /* Single Frame Transmission */
  235. #define BNA_TXQ_WI_SEND_LSO (0x403) /* Multi-Frame Transmission */
  236. #define BNA_TXQ_WI_EXTENSION (0x104) /* Extension WI */
  237. /* TxQ Entry Control Flags */
  238. #define BNA_TXQ_WI_CF_FCOE_CRC BIT(8)
  239. #define BNA_TXQ_WI_CF_IPID_MODE BIT(5)
  240. #define BNA_TXQ_WI_CF_INS_PRIO BIT(4)
  241. #define BNA_TXQ_WI_CF_INS_VLAN BIT(3)
  242. #define BNA_TXQ_WI_CF_UDP_CKSUM BIT(2)
  243. #define BNA_TXQ_WI_CF_TCP_CKSUM BIT(1)
  244. #define BNA_TXQ_WI_CF_IP_CKSUM BIT(0)
  245. #define BNA_TXQ_WI_L4_HDR_N_OFFSET(_hdr_size, _offset) \
  246. (((_hdr_size) << 10) | ((_offset) & 0x3FF))
  247. /*
  248. * Completion Q defines
  249. */
  250. /* CQ Entry Flags */
  251. #define BNA_CQ_EF_MAC_ERROR BIT(0)
  252. #define BNA_CQ_EF_FCS_ERROR BIT(1)
  253. #define BNA_CQ_EF_TOO_LONG BIT(2)
  254. #define BNA_CQ_EF_FC_CRC_OK BIT(3)
  255. #define BNA_CQ_EF_RSVD1 BIT(4)
  256. #define BNA_CQ_EF_L4_CKSUM_OK BIT(5)
  257. #define BNA_CQ_EF_L3_CKSUM_OK BIT(6)
  258. #define BNA_CQ_EF_HDS_HEADER BIT(7)
  259. #define BNA_CQ_EF_UDP BIT(8)
  260. #define BNA_CQ_EF_TCP BIT(9)
  261. #define BNA_CQ_EF_IP_OPTIONS BIT(10)
  262. #define BNA_CQ_EF_IPV6 BIT(11)
  263. #define BNA_CQ_EF_IPV4 BIT(12)
  264. #define BNA_CQ_EF_VLAN BIT(13)
  265. #define BNA_CQ_EF_RSS BIT(14)
  266. #define BNA_CQ_EF_RSVD2 BIT(15)
  267. #define BNA_CQ_EF_MCAST_MATCH BIT(16)
  268. #define BNA_CQ_EF_MCAST BIT(17)
  269. #define BNA_CQ_EF_BCAST BIT(18)
  270. #define BNA_CQ_EF_REMOTE BIT(19)
  271. #define BNA_CQ_EF_LOCAL BIT(20)
  272. /* CAT2 ASIC does not use bit 21 as per the SPEC.
  273. * Bit 31 is set in every end of frame completion
  274. */
  275. #define BNA_CQ_EF_EOP BIT(31)
  276. /* Data structures */
  277. struct bna_reg_offset {
  278. u32 fn_int_status;
  279. u32 fn_int_mask;
  280. };
  281. struct bna_bit_defn {
  282. u32 mbox_status_bits;
  283. u32 mbox_mask_bits;
  284. u32 error_status_bits;
  285. u32 error_mask_bits;
  286. u32 halt_status_bits;
  287. u32 halt_mask_bits;
  288. };
  289. struct bna_reg {
  290. void __iomem *fn_int_status;
  291. void __iomem *fn_int_mask;
  292. };
  293. /* TxQ Vector (a.k.a. Tx-Buffer Descriptor) */
  294. struct bna_dma_addr {
  295. u32 msb;
  296. u32 lsb;
  297. };
  298. struct bna_txq_wi_vector {
  299. u16 reserved;
  300. u16 length; /* Only 14 LSB are valid */
  301. struct bna_dma_addr host_addr; /* Tx-Buf DMA addr */
  302. };
  303. /* TxQ Entry Structure
  304. *
  305. * BEWARE: Load values into this structure with correct endianness.
  306. */
  307. struct bna_txq_entry {
  308. union {
  309. struct {
  310. u8 reserved;
  311. u8 num_vectors; /* number of vectors present */
  312. u16 opcode; /* Either */
  313. /* BNA_TXQ_WI_SEND or */
  314. /* BNA_TXQ_WI_SEND_LSO */
  315. u16 flags; /* OR of all the flags */
  316. u16 l4_hdr_size_n_offset;
  317. u16 vlan_tag;
  318. u16 lso_mss; /* Only 14 LSB are valid */
  319. u32 frame_length; /* Only 24 LSB are valid */
  320. } wi;
  321. struct {
  322. u16 reserved;
  323. u16 opcode; /* Must be */
  324. /* BNA_TXQ_WI_EXTENSION */
  325. u32 reserved2[3]; /* Place holder for */
  326. /* removed vector (12 bytes) */
  327. } wi_ext;
  328. } hdr;
  329. struct bna_txq_wi_vector vector[4];
  330. };
  331. /* RxQ Entry Structure */
  332. struct bna_rxq_entry { /* Rx-Buffer */
  333. struct bna_dma_addr host_addr; /* Rx-Buffer DMA address */
  334. };
  335. /* CQ Entry Structure */
  336. struct bna_cq_entry {
  337. u32 flags;
  338. u16 vlan_tag;
  339. u16 length;
  340. u32 rss_hash;
  341. u8 valid;
  342. u8 reserved1;
  343. u8 reserved2;
  344. u8 rxq_id;
  345. };
  346. #endif /* __BNA_HW_DEFS_H__ */