bnx2.c 216 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862
  1. /* bnx2.c: QLogic bnx2 network driver.
  2. *
  3. * Copyright (c) 2004-2014 Broadcom Corporation
  4. * Copyright (c) 2014-2015 QLogic Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation.
  9. *
  10. * Written by: Michael Chan (mchan@broadcom.com)
  11. */
  12. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/stringify.h>
  16. #include <linux/kernel.h>
  17. #include <linux/timer.h>
  18. #include <linux/errno.h>
  19. #include <linux/ioport.h>
  20. #include <linux/slab.h>
  21. #include <linux/vmalloc.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/pci.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/skbuff.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/bitops.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. #include <linux/delay.h>
  32. #include <asm/byteorder.h>
  33. #include <asm/page.h>
  34. #include <linux/time.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/mii.h>
  37. #include <linux/if.h>
  38. #include <linux/if_vlan.h>
  39. #include <net/ip.h>
  40. #include <net/tcp.h>
  41. #include <net/checksum.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/crc32.h>
  44. #include <linux/prefetch.h>
  45. #include <linux/cache.h>
  46. #include <linux/firmware.h>
  47. #include <linux/log2.h>
  48. #include <linux/aer.h>
  49. #include <linux/crash_dump.h>
  50. #if IS_ENABLED(CONFIG_CNIC)
  51. #define BCM_CNIC 1
  52. #include "cnic_if.h"
  53. #endif
  54. #include "bnx2.h"
  55. #include "bnx2_fw.h"
  56. #define DRV_MODULE_NAME "bnx2"
  57. #define DRV_MODULE_VERSION "2.2.6"
  58. #define DRV_MODULE_RELDATE "January 29, 2014"
  59. #define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
  60. #define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
  61. #define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
  62. #define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
  63. #define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
  64. #define RUN_AT(x) (jiffies + (x))
  65. /* Time in jiffies before concluding the transmitter is hung. */
  66. #define TX_TIMEOUT (5*HZ)
  67. static char version[] =
  68. "QLogic " DRV_MODULE_NAME " Gigabit Ethernet Driver v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  69. MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
  70. MODULE_DESCRIPTION("QLogic BCM5706/5708/5709/5716 Driver");
  71. MODULE_LICENSE("GPL");
  72. MODULE_VERSION(DRV_MODULE_VERSION);
  73. MODULE_FIRMWARE(FW_MIPS_FILE_06);
  74. MODULE_FIRMWARE(FW_RV2P_FILE_06);
  75. MODULE_FIRMWARE(FW_MIPS_FILE_09);
  76. MODULE_FIRMWARE(FW_RV2P_FILE_09);
  77. MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
  78. static int disable_msi = 0;
  79. module_param(disable_msi, int, 0444);
  80. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  81. typedef enum {
  82. BCM5706 = 0,
  83. NC370T,
  84. NC370I,
  85. BCM5706S,
  86. NC370F,
  87. BCM5708,
  88. BCM5708S,
  89. BCM5709,
  90. BCM5709S,
  91. BCM5716,
  92. BCM5716S,
  93. } board_t;
  94. /* indexed by board_t, above */
  95. static struct {
  96. char *name;
  97. } board_info[] = {
  98. { "Broadcom NetXtreme II BCM5706 1000Base-T" },
  99. { "HP NC370T Multifunction Gigabit Server Adapter" },
  100. { "HP NC370i Multifunction Gigabit Server Adapter" },
  101. { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
  102. { "HP NC370F Multifunction Gigabit Server Adapter" },
  103. { "Broadcom NetXtreme II BCM5708 1000Base-T" },
  104. { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
  105. { "Broadcom NetXtreme II BCM5709 1000Base-T" },
  106. { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
  107. { "Broadcom NetXtreme II BCM5716 1000Base-T" },
  108. { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
  109. };
  110. static const struct pci_device_id bnx2_pci_tbl[] = {
  111. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  112. PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
  113. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  114. PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
  115. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  116. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
  117. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
  118. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
  119. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  120. PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
  121. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  122. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
  123. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
  124. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
  125. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
  126. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
  127. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
  128. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
  129. { PCI_VENDOR_ID_BROADCOM, 0x163b,
  130. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
  131. { PCI_VENDOR_ID_BROADCOM, 0x163c,
  132. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
  133. { 0, }
  134. };
  135. static const struct flash_spec flash_table[] =
  136. {
  137. #define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
  138. #define NONBUFFERED_FLAGS (BNX2_NV_WREN)
  139. /* Slow EEPROM */
  140. {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
  141. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  142. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  143. "EEPROM - slow"},
  144. /* Expansion entry 0001 */
  145. {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
  146. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  147. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  148. "Entry 0001"},
  149. /* Saifun SA25F010 (non-buffered flash) */
  150. /* strap, cfg1, & write1 need updates */
  151. {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
  152. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  153. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
  154. "Non-buffered flash (128kB)"},
  155. /* Saifun SA25F020 (non-buffered flash) */
  156. /* strap, cfg1, & write1 need updates */
  157. {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
  158. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  159. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
  160. "Non-buffered flash (256kB)"},
  161. /* Expansion entry 0100 */
  162. {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
  163. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  164. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  165. "Entry 0100"},
  166. /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
  167. {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
  168. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  169. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
  170. "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
  171. /* Entry 0110: ST M45PE20 (non-buffered flash)*/
  172. {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
  173. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  174. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
  175. "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
  176. /* Saifun SA25F005 (non-buffered flash) */
  177. /* strap, cfg1, & write1 need updates */
  178. {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
  179. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  180. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
  181. "Non-buffered flash (64kB)"},
  182. /* Fast EEPROM */
  183. {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
  184. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  185. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  186. "EEPROM - fast"},
  187. /* Expansion entry 1001 */
  188. {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
  189. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  190. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  191. "Entry 1001"},
  192. /* Expansion entry 1010 */
  193. {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
  194. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  195. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  196. "Entry 1010"},
  197. /* ATMEL AT45DB011B (buffered flash) */
  198. {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
  199. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  200. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
  201. "Buffered flash (128kB)"},
  202. /* Expansion entry 1100 */
  203. {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
  204. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  205. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  206. "Entry 1100"},
  207. /* Expansion entry 1101 */
  208. {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
  209. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  210. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  211. "Entry 1101"},
  212. /* Ateml Expansion entry 1110 */
  213. {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
  214. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  215. BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
  216. "Entry 1110 (Atmel)"},
  217. /* ATMEL AT45DB021B (buffered flash) */
  218. {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
  219. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  220. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
  221. "Buffered flash (256kB)"},
  222. };
  223. static const struct flash_spec flash_5709 = {
  224. .flags = BNX2_NV_BUFFERED,
  225. .page_bits = BCM5709_FLASH_PAGE_BITS,
  226. .page_size = BCM5709_FLASH_PAGE_SIZE,
  227. .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
  228. .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
  229. .name = "5709 Buffered flash (256kB)",
  230. };
  231. MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
  232. static void bnx2_init_napi(struct bnx2 *bp);
  233. static void bnx2_del_napi(struct bnx2 *bp);
  234. static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
  235. {
  236. u32 diff;
  237. /* The ring uses 256 indices for 255 entries, one of them
  238. * needs to be skipped.
  239. */
  240. diff = READ_ONCE(txr->tx_prod) - READ_ONCE(txr->tx_cons);
  241. if (unlikely(diff >= BNX2_TX_DESC_CNT)) {
  242. diff &= 0xffff;
  243. if (diff == BNX2_TX_DESC_CNT)
  244. diff = BNX2_MAX_TX_DESC_CNT;
  245. }
  246. return bp->tx_ring_size - diff;
  247. }
  248. static u32
  249. bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
  250. {
  251. unsigned long flags;
  252. u32 val;
  253. spin_lock_irqsave(&bp->indirect_lock, flags);
  254. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  255. val = BNX2_RD(bp, BNX2_PCICFG_REG_WINDOW);
  256. spin_unlock_irqrestore(&bp->indirect_lock, flags);
  257. return val;
  258. }
  259. static void
  260. bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
  261. {
  262. unsigned long flags;
  263. spin_lock_irqsave(&bp->indirect_lock, flags);
  264. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  265. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
  266. spin_unlock_irqrestore(&bp->indirect_lock, flags);
  267. }
  268. static void
  269. bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
  270. {
  271. bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
  272. }
  273. static u32
  274. bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
  275. {
  276. return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
  277. }
  278. static void
  279. bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
  280. {
  281. unsigned long flags;
  282. offset += cid_addr;
  283. spin_lock_irqsave(&bp->indirect_lock, flags);
  284. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  285. int i;
  286. BNX2_WR(bp, BNX2_CTX_CTX_DATA, val);
  287. BNX2_WR(bp, BNX2_CTX_CTX_CTRL,
  288. offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
  289. for (i = 0; i < 5; i++) {
  290. val = BNX2_RD(bp, BNX2_CTX_CTX_CTRL);
  291. if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
  292. break;
  293. udelay(5);
  294. }
  295. } else {
  296. BNX2_WR(bp, BNX2_CTX_DATA_ADR, offset);
  297. BNX2_WR(bp, BNX2_CTX_DATA, val);
  298. }
  299. spin_unlock_irqrestore(&bp->indirect_lock, flags);
  300. }
  301. #ifdef BCM_CNIC
  302. static int
  303. bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
  304. {
  305. struct bnx2 *bp = netdev_priv(dev);
  306. struct drv_ctl_io *io = &info->data.io;
  307. switch (info->cmd) {
  308. case DRV_CTL_IO_WR_CMD:
  309. bnx2_reg_wr_ind(bp, io->offset, io->data);
  310. break;
  311. case DRV_CTL_IO_RD_CMD:
  312. io->data = bnx2_reg_rd_ind(bp, io->offset);
  313. break;
  314. case DRV_CTL_CTX_WR_CMD:
  315. bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
  316. break;
  317. default:
  318. return -EINVAL;
  319. }
  320. return 0;
  321. }
  322. static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
  323. {
  324. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  325. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  326. int sb_id;
  327. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  328. cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
  329. bnapi->cnic_present = 0;
  330. sb_id = bp->irq_nvecs;
  331. cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
  332. } else {
  333. cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
  334. bnapi->cnic_tag = bnapi->last_status_idx;
  335. bnapi->cnic_present = 1;
  336. sb_id = 0;
  337. cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
  338. }
  339. cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
  340. cp->irq_arr[0].status_blk = (void *)
  341. ((unsigned long) bnapi->status_blk.msi +
  342. (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
  343. cp->irq_arr[0].status_blk_num = sb_id;
  344. cp->num_irq = 1;
  345. }
  346. static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
  347. void *data)
  348. {
  349. struct bnx2 *bp = netdev_priv(dev);
  350. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  351. if (!ops)
  352. return -EINVAL;
  353. if (cp->drv_state & CNIC_DRV_STATE_REGD)
  354. return -EBUSY;
  355. if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
  356. return -ENODEV;
  357. bp->cnic_data = data;
  358. rcu_assign_pointer(bp->cnic_ops, ops);
  359. cp->num_irq = 0;
  360. cp->drv_state = CNIC_DRV_STATE_REGD;
  361. bnx2_setup_cnic_irq_info(bp);
  362. return 0;
  363. }
  364. static int bnx2_unregister_cnic(struct net_device *dev)
  365. {
  366. struct bnx2 *bp = netdev_priv(dev);
  367. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  368. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  369. mutex_lock(&bp->cnic_lock);
  370. cp->drv_state = 0;
  371. bnapi->cnic_present = 0;
  372. RCU_INIT_POINTER(bp->cnic_ops, NULL);
  373. mutex_unlock(&bp->cnic_lock);
  374. synchronize_rcu();
  375. return 0;
  376. }
  377. static struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
  378. {
  379. struct bnx2 *bp = netdev_priv(dev);
  380. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  381. if (!cp->max_iscsi_conn)
  382. return NULL;
  383. cp->drv_owner = THIS_MODULE;
  384. cp->chip_id = bp->chip_id;
  385. cp->pdev = bp->pdev;
  386. cp->io_base = bp->regview;
  387. cp->drv_ctl = bnx2_drv_ctl;
  388. cp->drv_register_cnic = bnx2_register_cnic;
  389. cp->drv_unregister_cnic = bnx2_unregister_cnic;
  390. return cp;
  391. }
  392. static void
  393. bnx2_cnic_stop(struct bnx2 *bp)
  394. {
  395. struct cnic_ops *c_ops;
  396. struct cnic_ctl_info info;
  397. mutex_lock(&bp->cnic_lock);
  398. c_ops = rcu_dereference_protected(bp->cnic_ops,
  399. lockdep_is_held(&bp->cnic_lock));
  400. if (c_ops) {
  401. info.cmd = CNIC_CTL_STOP_CMD;
  402. c_ops->cnic_ctl(bp->cnic_data, &info);
  403. }
  404. mutex_unlock(&bp->cnic_lock);
  405. }
  406. static void
  407. bnx2_cnic_start(struct bnx2 *bp)
  408. {
  409. struct cnic_ops *c_ops;
  410. struct cnic_ctl_info info;
  411. mutex_lock(&bp->cnic_lock);
  412. c_ops = rcu_dereference_protected(bp->cnic_ops,
  413. lockdep_is_held(&bp->cnic_lock));
  414. if (c_ops) {
  415. if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
  416. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  417. bnapi->cnic_tag = bnapi->last_status_idx;
  418. }
  419. info.cmd = CNIC_CTL_START_CMD;
  420. c_ops->cnic_ctl(bp->cnic_data, &info);
  421. }
  422. mutex_unlock(&bp->cnic_lock);
  423. }
  424. #else
  425. static void
  426. bnx2_cnic_stop(struct bnx2 *bp)
  427. {
  428. }
  429. static void
  430. bnx2_cnic_start(struct bnx2 *bp)
  431. {
  432. }
  433. #endif
  434. static int
  435. bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
  436. {
  437. u32 val1;
  438. int i, ret;
  439. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  440. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  441. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  442. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  443. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  444. udelay(40);
  445. }
  446. val1 = (bp->phy_addr << 21) | (reg << 16) |
  447. BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
  448. BNX2_EMAC_MDIO_COMM_START_BUSY;
  449. BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  450. for (i = 0; i < 50; i++) {
  451. udelay(10);
  452. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
  453. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  454. udelay(5);
  455. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
  456. val1 &= BNX2_EMAC_MDIO_COMM_DATA;
  457. break;
  458. }
  459. }
  460. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
  461. *val = 0x0;
  462. ret = -EBUSY;
  463. }
  464. else {
  465. *val = val1;
  466. ret = 0;
  467. }
  468. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  469. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  470. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  471. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  472. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  473. udelay(40);
  474. }
  475. return ret;
  476. }
  477. static int
  478. bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
  479. {
  480. u32 val1;
  481. int i, ret;
  482. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  483. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  484. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  485. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  486. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  487. udelay(40);
  488. }
  489. val1 = (bp->phy_addr << 21) | (reg << 16) | val |
  490. BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
  491. BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
  492. BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  493. for (i = 0; i < 50; i++) {
  494. udelay(10);
  495. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
  496. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  497. udelay(5);
  498. break;
  499. }
  500. }
  501. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
  502. ret = -EBUSY;
  503. else
  504. ret = 0;
  505. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  506. val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  507. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  508. BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  509. BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
  510. udelay(40);
  511. }
  512. return ret;
  513. }
  514. static void
  515. bnx2_disable_int(struct bnx2 *bp)
  516. {
  517. int i;
  518. struct bnx2_napi *bnapi;
  519. for (i = 0; i < bp->irq_nvecs; i++) {
  520. bnapi = &bp->bnx2_napi[i];
  521. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  522. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  523. }
  524. BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  525. }
  526. static void
  527. bnx2_enable_int(struct bnx2 *bp)
  528. {
  529. int i;
  530. struct bnx2_napi *bnapi;
  531. for (i = 0; i < bp->irq_nvecs; i++) {
  532. bnapi = &bp->bnx2_napi[i];
  533. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  534. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  535. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  536. bnapi->last_status_idx);
  537. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  538. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  539. bnapi->last_status_idx);
  540. }
  541. BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  542. }
  543. static void
  544. bnx2_disable_int_sync(struct bnx2 *bp)
  545. {
  546. int i;
  547. atomic_inc(&bp->intr_sem);
  548. if (!netif_running(bp->dev))
  549. return;
  550. bnx2_disable_int(bp);
  551. for (i = 0; i < bp->irq_nvecs; i++)
  552. synchronize_irq(bp->irq_tbl[i].vector);
  553. }
  554. static void
  555. bnx2_napi_disable(struct bnx2 *bp)
  556. {
  557. int i;
  558. for (i = 0; i < bp->irq_nvecs; i++)
  559. napi_disable(&bp->bnx2_napi[i].napi);
  560. }
  561. static void
  562. bnx2_napi_enable(struct bnx2 *bp)
  563. {
  564. int i;
  565. for (i = 0; i < bp->irq_nvecs; i++)
  566. napi_enable(&bp->bnx2_napi[i].napi);
  567. }
  568. static void
  569. bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
  570. {
  571. if (stop_cnic)
  572. bnx2_cnic_stop(bp);
  573. if (netif_running(bp->dev)) {
  574. bnx2_napi_disable(bp);
  575. netif_tx_disable(bp->dev);
  576. }
  577. bnx2_disable_int_sync(bp);
  578. netif_carrier_off(bp->dev); /* prevent tx timeout */
  579. }
  580. static void
  581. bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
  582. {
  583. if (atomic_dec_and_test(&bp->intr_sem)) {
  584. if (netif_running(bp->dev)) {
  585. netif_tx_wake_all_queues(bp->dev);
  586. spin_lock_bh(&bp->phy_lock);
  587. if (bp->link_up)
  588. netif_carrier_on(bp->dev);
  589. spin_unlock_bh(&bp->phy_lock);
  590. bnx2_napi_enable(bp);
  591. bnx2_enable_int(bp);
  592. if (start_cnic)
  593. bnx2_cnic_start(bp);
  594. }
  595. }
  596. }
  597. static void
  598. bnx2_free_tx_mem(struct bnx2 *bp)
  599. {
  600. int i;
  601. for (i = 0; i < bp->num_tx_rings; i++) {
  602. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  603. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  604. if (txr->tx_desc_ring) {
  605. dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
  606. txr->tx_desc_ring,
  607. txr->tx_desc_mapping);
  608. txr->tx_desc_ring = NULL;
  609. }
  610. kfree(txr->tx_buf_ring);
  611. txr->tx_buf_ring = NULL;
  612. }
  613. }
  614. static void
  615. bnx2_free_rx_mem(struct bnx2 *bp)
  616. {
  617. int i;
  618. for (i = 0; i < bp->num_rx_rings; i++) {
  619. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  620. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  621. int j;
  622. for (j = 0; j < bp->rx_max_ring; j++) {
  623. if (rxr->rx_desc_ring[j])
  624. dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
  625. rxr->rx_desc_ring[j],
  626. rxr->rx_desc_mapping[j]);
  627. rxr->rx_desc_ring[j] = NULL;
  628. }
  629. vfree(rxr->rx_buf_ring);
  630. rxr->rx_buf_ring = NULL;
  631. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  632. if (rxr->rx_pg_desc_ring[j])
  633. dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
  634. rxr->rx_pg_desc_ring[j],
  635. rxr->rx_pg_desc_mapping[j]);
  636. rxr->rx_pg_desc_ring[j] = NULL;
  637. }
  638. vfree(rxr->rx_pg_ring);
  639. rxr->rx_pg_ring = NULL;
  640. }
  641. }
  642. static int
  643. bnx2_alloc_tx_mem(struct bnx2 *bp)
  644. {
  645. int i;
  646. for (i = 0; i < bp->num_tx_rings; i++) {
  647. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  648. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  649. txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
  650. if (!txr->tx_buf_ring)
  651. return -ENOMEM;
  652. txr->tx_desc_ring =
  653. dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
  654. &txr->tx_desc_mapping, GFP_KERNEL);
  655. if (!txr->tx_desc_ring)
  656. return -ENOMEM;
  657. }
  658. return 0;
  659. }
  660. static int
  661. bnx2_alloc_rx_mem(struct bnx2 *bp)
  662. {
  663. int i;
  664. for (i = 0; i < bp->num_rx_rings; i++) {
  665. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  666. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  667. int j;
  668. rxr->rx_buf_ring =
  669. vzalloc(array_size(SW_RXBD_RING_SIZE, bp->rx_max_ring));
  670. if (!rxr->rx_buf_ring)
  671. return -ENOMEM;
  672. for (j = 0; j < bp->rx_max_ring; j++) {
  673. rxr->rx_desc_ring[j] =
  674. dma_alloc_coherent(&bp->pdev->dev,
  675. RXBD_RING_SIZE,
  676. &rxr->rx_desc_mapping[j],
  677. GFP_KERNEL);
  678. if (!rxr->rx_desc_ring[j])
  679. return -ENOMEM;
  680. }
  681. if (bp->rx_pg_ring_size) {
  682. rxr->rx_pg_ring =
  683. vzalloc(array_size(SW_RXPG_RING_SIZE,
  684. bp->rx_max_pg_ring));
  685. if (!rxr->rx_pg_ring)
  686. return -ENOMEM;
  687. }
  688. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  689. rxr->rx_pg_desc_ring[j] =
  690. dma_alloc_coherent(&bp->pdev->dev,
  691. RXBD_RING_SIZE,
  692. &rxr->rx_pg_desc_mapping[j],
  693. GFP_KERNEL);
  694. if (!rxr->rx_pg_desc_ring[j])
  695. return -ENOMEM;
  696. }
  697. }
  698. return 0;
  699. }
  700. static void
  701. bnx2_free_stats_blk(struct net_device *dev)
  702. {
  703. struct bnx2 *bp = netdev_priv(dev);
  704. if (bp->status_blk) {
  705. dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
  706. bp->status_blk,
  707. bp->status_blk_mapping);
  708. bp->status_blk = NULL;
  709. bp->stats_blk = NULL;
  710. }
  711. }
  712. static int
  713. bnx2_alloc_stats_blk(struct net_device *dev)
  714. {
  715. int status_blk_size;
  716. void *status_blk;
  717. struct bnx2 *bp = netdev_priv(dev);
  718. /* Combine status and statistics blocks into one allocation. */
  719. status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
  720. if (bp->flags & BNX2_FLAG_MSIX_CAP)
  721. status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
  722. BNX2_SBLK_MSIX_ALIGN_SIZE);
  723. bp->status_stats_size = status_blk_size +
  724. sizeof(struct statistics_block);
  725. status_blk = dma_zalloc_coherent(&bp->pdev->dev, bp->status_stats_size,
  726. &bp->status_blk_mapping, GFP_KERNEL);
  727. if (!status_blk)
  728. return -ENOMEM;
  729. bp->status_blk = status_blk;
  730. bp->stats_blk = status_blk + status_blk_size;
  731. bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
  732. return 0;
  733. }
  734. static void
  735. bnx2_free_mem(struct bnx2 *bp)
  736. {
  737. int i;
  738. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  739. bnx2_free_tx_mem(bp);
  740. bnx2_free_rx_mem(bp);
  741. for (i = 0; i < bp->ctx_pages; i++) {
  742. if (bp->ctx_blk[i]) {
  743. dma_free_coherent(&bp->pdev->dev, BNX2_PAGE_SIZE,
  744. bp->ctx_blk[i],
  745. bp->ctx_blk_mapping[i]);
  746. bp->ctx_blk[i] = NULL;
  747. }
  748. }
  749. if (bnapi->status_blk.msi)
  750. bnapi->status_blk.msi = NULL;
  751. }
  752. static int
  753. bnx2_alloc_mem(struct bnx2 *bp)
  754. {
  755. int i, err;
  756. struct bnx2_napi *bnapi;
  757. bnapi = &bp->bnx2_napi[0];
  758. bnapi->status_blk.msi = bp->status_blk;
  759. bnapi->hw_tx_cons_ptr =
  760. &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
  761. bnapi->hw_rx_cons_ptr =
  762. &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
  763. if (bp->flags & BNX2_FLAG_MSIX_CAP) {
  764. for (i = 1; i < bp->irq_nvecs; i++) {
  765. struct status_block_msix *sblk;
  766. bnapi = &bp->bnx2_napi[i];
  767. sblk = (bp->status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
  768. bnapi->status_blk.msix = sblk;
  769. bnapi->hw_tx_cons_ptr =
  770. &sblk->status_tx_quick_consumer_index;
  771. bnapi->hw_rx_cons_ptr =
  772. &sblk->status_rx_quick_consumer_index;
  773. bnapi->int_num = i << 24;
  774. }
  775. }
  776. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  777. bp->ctx_pages = 0x2000 / BNX2_PAGE_SIZE;
  778. if (bp->ctx_pages == 0)
  779. bp->ctx_pages = 1;
  780. for (i = 0; i < bp->ctx_pages; i++) {
  781. bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
  782. BNX2_PAGE_SIZE,
  783. &bp->ctx_blk_mapping[i],
  784. GFP_KERNEL);
  785. if (!bp->ctx_blk[i])
  786. goto alloc_mem_err;
  787. }
  788. }
  789. err = bnx2_alloc_rx_mem(bp);
  790. if (err)
  791. goto alloc_mem_err;
  792. err = bnx2_alloc_tx_mem(bp);
  793. if (err)
  794. goto alloc_mem_err;
  795. return 0;
  796. alloc_mem_err:
  797. bnx2_free_mem(bp);
  798. return -ENOMEM;
  799. }
  800. static void
  801. bnx2_report_fw_link(struct bnx2 *bp)
  802. {
  803. u32 fw_link_status = 0;
  804. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  805. return;
  806. if (bp->link_up) {
  807. u32 bmsr;
  808. switch (bp->line_speed) {
  809. case SPEED_10:
  810. if (bp->duplex == DUPLEX_HALF)
  811. fw_link_status = BNX2_LINK_STATUS_10HALF;
  812. else
  813. fw_link_status = BNX2_LINK_STATUS_10FULL;
  814. break;
  815. case SPEED_100:
  816. if (bp->duplex == DUPLEX_HALF)
  817. fw_link_status = BNX2_LINK_STATUS_100HALF;
  818. else
  819. fw_link_status = BNX2_LINK_STATUS_100FULL;
  820. break;
  821. case SPEED_1000:
  822. if (bp->duplex == DUPLEX_HALF)
  823. fw_link_status = BNX2_LINK_STATUS_1000HALF;
  824. else
  825. fw_link_status = BNX2_LINK_STATUS_1000FULL;
  826. break;
  827. case SPEED_2500:
  828. if (bp->duplex == DUPLEX_HALF)
  829. fw_link_status = BNX2_LINK_STATUS_2500HALF;
  830. else
  831. fw_link_status = BNX2_LINK_STATUS_2500FULL;
  832. break;
  833. }
  834. fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
  835. if (bp->autoneg) {
  836. fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
  837. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  838. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  839. if (!(bmsr & BMSR_ANEGCOMPLETE) ||
  840. bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
  841. fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
  842. else
  843. fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
  844. }
  845. }
  846. else
  847. fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
  848. bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
  849. }
  850. static char *
  851. bnx2_xceiver_str(struct bnx2 *bp)
  852. {
  853. return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
  854. ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
  855. "Copper");
  856. }
  857. static void
  858. bnx2_report_link(struct bnx2 *bp)
  859. {
  860. if (bp->link_up) {
  861. netif_carrier_on(bp->dev);
  862. netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
  863. bnx2_xceiver_str(bp),
  864. bp->line_speed,
  865. bp->duplex == DUPLEX_FULL ? "full" : "half");
  866. if (bp->flow_ctrl) {
  867. if (bp->flow_ctrl & FLOW_CTRL_RX) {
  868. pr_cont(", receive ");
  869. if (bp->flow_ctrl & FLOW_CTRL_TX)
  870. pr_cont("& transmit ");
  871. }
  872. else {
  873. pr_cont(", transmit ");
  874. }
  875. pr_cont("flow control ON");
  876. }
  877. pr_cont("\n");
  878. } else {
  879. netif_carrier_off(bp->dev);
  880. netdev_err(bp->dev, "NIC %s Link is Down\n",
  881. bnx2_xceiver_str(bp));
  882. }
  883. bnx2_report_fw_link(bp);
  884. }
  885. static void
  886. bnx2_resolve_flow_ctrl(struct bnx2 *bp)
  887. {
  888. u32 local_adv, remote_adv;
  889. bp->flow_ctrl = 0;
  890. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  891. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  892. if (bp->duplex == DUPLEX_FULL) {
  893. bp->flow_ctrl = bp->req_flow_ctrl;
  894. }
  895. return;
  896. }
  897. if (bp->duplex != DUPLEX_FULL) {
  898. return;
  899. }
  900. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  901. (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
  902. u32 val;
  903. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  904. if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
  905. bp->flow_ctrl |= FLOW_CTRL_TX;
  906. if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
  907. bp->flow_ctrl |= FLOW_CTRL_RX;
  908. return;
  909. }
  910. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  911. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  912. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  913. u32 new_local_adv = 0;
  914. u32 new_remote_adv = 0;
  915. if (local_adv & ADVERTISE_1000XPAUSE)
  916. new_local_adv |= ADVERTISE_PAUSE_CAP;
  917. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  918. new_local_adv |= ADVERTISE_PAUSE_ASYM;
  919. if (remote_adv & ADVERTISE_1000XPAUSE)
  920. new_remote_adv |= ADVERTISE_PAUSE_CAP;
  921. if (remote_adv & ADVERTISE_1000XPSE_ASYM)
  922. new_remote_adv |= ADVERTISE_PAUSE_ASYM;
  923. local_adv = new_local_adv;
  924. remote_adv = new_remote_adv;
  925. }
  926. /* See Table 28B-3 of 802.3ab-1999 spec. */
  927. if (local_adv & ADVERTISE_PAUSE_CAP) {
  928. if(local_adv & ADVERTISE_PAUSE_ASYM) {
  929. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  930. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  931. }
  932. else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
  933. bp->flow_ctrl = FLOW_CTRL_RX;
  934. }
  935. }
  936. else {
  937. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  938. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  939. }
  940. }
  941. }
  942. else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  943. if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
  944. (remote_adv & ADVERTISE_PAUSE_ASYM)) {
  945. bp->flow_ctrl = FLOW_CTRL_TX;
  946. }
  947. }
  948. }
  949. static int
  950. bnx2_5709s_linkup(struct bnx2 *bp)
  951. {
  952. u32 val, speed;
  953. bp->link_up = 1;
  954. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
  955. bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
  956. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  957. if ((bp->autoneg & AUTONEG_SPEED) == 0) {
  958. bp->line_speed = bp->req_line_speed;
  959. bp->duplex = bp->req_duplex;
  960. return 0;
  961. }
  962. speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
  963. switch (speed) {
  964. case MII_BNX2_GP_TOP_AN_SPEED_10:
  965. bp->line_speed = SPEED_10;
  966. break;
  967. case MII_BNX2_GP_TOP_AN_SPEED_100:
  968. bp->line_speed = SPEED_100;
  969. break;
  970. case MII_BNX2_GP_TOP_AN_SPEED_1G:
  971. case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
  972. bp->line_speed = SPEED_1000;
  973. break;
  974. case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
  975. bp->line_speed = SPEED_2500;
  976. break;
  977. }
  978. if (val & MII_BNX2_GP_TOP_AN_FD)
  979. bp->duplex = DUPLEX_FULL;
  980. else
  981. bp->duplex = DUPLEX_HALF;
  982. return 0;
  983. }
  984. static int
  985. bnx2_5708s_linkup(struct bnx2 *bp)
  986. {
  987. u32 val;
  988. bp->link_up = 1;
  989. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  990. switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
  991. case BCM5708S_1000X_STAT1_SPEED_10:
  992. bp->line_speed = SPEED_10;
  993. break;
  994. case BCM5708S_1000X_STAT1_SPEED_100:
  995. bp->line_speed = SPEED_100;
  996. break;
  997. case BCM5708S_1000X_STAT1_SPEED_1G:
  998. bp->line_speed = SPEED_1000;
  999. break;
  1000. case BCM5708S_1000X_STAT1_SPEED_2G5:
  1001. bp->line_speed = SPEED_2500;
  1002. break;
  1003. }
  1004. if (val & BCM5708S_1000X_STAT1_FD)
  1005. bp->duplex = DUPLEX_FULL;
  1006. else
  1007. bp->duplex = DUPLEX_HALF;
  1008. return 0;
  1009. }
  1010. static int
  1011. bnx2_5706s_linkup(struct bnx2 *bp)
  1012. {
  1013. u32 bmcr, local_adv, remote_adv, common;
  1014. bp->link_up = 1;
  1015. bp->line_speed = SPEED_1000;
  1016. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1017. if (bmcr & BMCR_FULLDPLX) {
  1018. bp->duplex = DUPLEX_FULL;
  1019. }
  1020. else {
  1021. bp->duplex = DUPLEX_HALF;
  1022. }
  1023. if (!(bmcr & BMCR_ANENABLE)) {
  1024. return 0;
  1025. }
  1026. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1027. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1028. common = local_adv & remote_adv;
  1029. if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
  1030. if (common & ADVERTISE_1000XFULL) {
  1031. bp->duplex = DUPLEX_FULL;
  1032. }
  1033. else {
  1034. bp->duplex = DUPLEX_HALF;
  1035. }
  1036. }
  1037. return 0;
  1038. }
  1039. static int
  1040. bnx2_copper_linkup(struct bnx2 *bp)
  1041. {
  1042. u32 bmcr;
  1043. bp->phy_flags &= ~BNX2_PHY_FLAG_MDIX;
  1044. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1045. if (bmcr & BMCR_ANENABLE) {
  1046. u32 local_adv, remote_adv, common;
  1047. bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
  1048. bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
  1049. common = local_adv & (remote_adv >> 2);
  1050. if (common & ADVERTISE_1000FULL) {
  1051. bp->line_speed = SPEED_1000;
  1052. bp->duplex = DUPLEX_FULL;
  1053. }
  1054. else if (common & ADVERTISE_1000HALF) {
  1055. bp->line_speed = SPEED_1000;
  1056. bp->duplex = DUPLEX_HALF;
  1057. }
  1058. else {
  1059. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1060. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1061. common = local_adv & remote_adv;
  1062. if (common & ADVERTISE_100FULL) {
  1063. bp->line_speed = SPEED_100;
  1064. bp->duplex = DUPLEX_FULL;
  1065. }
  1066. else if (common & ADVERTISE_100HALF) {
  1067. bp->line_speed = SPEED_100;
  1068. bp->duplex = DUPLEX_HALF;
  1069. }
  1070. else if (common & ADVERTISE_10FULL) {
  1071. bp->line_speed = SPEED_10;
  1072. bp->duplex = DUPLEX_FULL;
  1073. }
  1074. else if (common & ADVERTISE_10HALF) {
  1075. bp->line_speed = SPEED_10;
  1076. bp->duplex = DUPLEX_HALF;
  1077. }
  1078. else {
  1079. bp->line_speed = 0;
  1080. bp->link_up = 0;
  1081. }
  1082. }
  1083. }
  1084. else {
  1085. if (bmcr & BMCR_SPEED100) {
  1086. bp->line_speed = SPEED_100;
  1087. }
  1088. else {
  1089. bp->line_speed = SPEED_10;
  1090. }
  1091. if (bmcr & BMCR_FULLDPLX) {
  1092. bp->duplex = DUPLEX_FULL;
  1093. }
  1094. else {
  1095. bp->duplex = DUPLEX_HALF;
  1096. }
  1097. }
  1098. if (bp->link_up) {
  1099. u32 ext_status;
  1100. bnx2_read_phy(bp, MII_BNX2_EXT_STATUS, &ext_status);
  1101. if (ext_status & EXT_STATUS_MDIX)
  1102. bp->phy_flags |= BNX2_PHY_FLAG_MDIX;
  1103. }
  1104. return 0;
  1105. }
  1106. static void
  1107. bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
  1108. {
  1109. u32 val, rx_cid_addr = GET_CID_ADDR(cid);
  1110. val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
  1111. val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
  1112. val |= 0x02 << 8;
  1113. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1114. val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
  1115. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
  1116. }
  1117. static void
  1118. bnx2_init_all_rx_contexts(struct bnx2 *bp)
  1119. {
  1120. int i;
  1121. u32 cid;
  1122. for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
  1123. if (i == 1)
  1124. cid = RX_RSS_CID;
  1125. bnx2_init_rx_context(bp, cid);
  1126. }
  1127. }
  1128. static void
  1129. bnx2_set_mac_link(struct bnx2 *bp)
  1130. {
  1131. u32 val;
  1132. BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
  1133. if (bp->link_up && (bp->line_speed == SPEED_1000) &&
  1134. (bp->duplex == DUPLEX_HALF)) {
  1135. BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
  1136. }
  1137. /* Configure the EMAC mode register. */
  1138. val = BNX2_RD(bp, BNX2_EMAC_MODE);
  1139. val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  1140. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  1141. BNX2_EMAC_MODE_25G_MODE);
  1142. if (bp->link_up) {
  1143. switch (bp->line_speed) {
  1144. case SPEED_10:
  1145. if (BNX2_CHIP(bp) != BNX2_CHIP_5706) {
  1146. val |= BNX2_EMAC_MODE_PORT_MII_10M;
  1147. break;
  1148. }
  1149. /* fall through */
  1150. case SPEED_100:
  1151. val |= BNX2_EMAC_MODE_PORT_MII;
  1152. break;
  1153. case SPEED_2500:
  1154. val |= BNX2_EMAC_MODE_25G_MODE;
  1155. /* fall through */
  1156. case SPEED_1000:
  1157. val |= BNX2_EMAC_MODE_PORT_GMII;
  1158. break;
  1159. }
  1160. }
  1161. else {
  1162. val |= BNX2_EMAC_MODE_PORT_GMII;
  1163. }
  1164. /* Set the MAC to operate in the appropriate duplex mode. */
  1165. if (bp->duplex == DUPLEX_HALF)
  1166. val |= BNX2_EMAC_MODE_HALF_DUPLEX;
  1167. BNX2_WR(bp, BNX2_EMAC_MODE, val);
  1168. /* Enable/disable rx PAUSE. */
  1169. bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
  1170. if (bp->flow_ctrl & FLOW_CTRL_RX)
  1171. bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
  1172. BNX2_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
  1173. /* Enable/disable tx PAUSE. */
  1174. val = BNX2_RD(bp, BNX2_EMAC_TX_MODE);
  1175. val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
  1176. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1177. val |= BNX2_EMAC_TX_MODE_FLOW_EN;
  1178. BNX2_WR(bp, BNX2_EMAC_TX_MODE, val);
  1179. /* Acknowledge the interrupt. */
  1180. BNX2_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
  1181. bnx2_init_all_rx_contexts(bp);
  1182. }
  1183. static void
  1184. bnx2_enable_bmsr1(struct bnx2 *bp)
  1185. {
  1186. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1187. (BNX2_CHIP(bp) == BNX2_CHIP_5709))
  1188. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1189. MII_BNX2_BLK_ADDR_GP_STATUS);
  1190. }
  1191. static void
  1192. bnx2_disable_bmsr1(struct bnx2 *bp)
  1193. {
  1194. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1195. (BNX2_CHIP(bp) == BNX2_CHIP_5709))
  1196. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1197. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1198. }
  1199. static int
  1200. bnx2_test_and_enable_2g5(struct bnx2 *bp)
  1201. {
  1202. u32 up1;
  1203. int ret = 1;
  1204. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1205. return 0;
  1206. if (bp->autoneg & AUTONEG_SPEED)
  1207. bp->advertising |= ADVERTISED_2500baseX_Full;
  1208. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1209. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1210. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1211. if (!(up1 & BCM5708S_UP1_2G5)) {
  1212. up1 |= BCM5708S_UP1_2G5;
  1213. bnx2_write_phy(bp, bp->mii_up1, up1);
  1214. ret = 0;
  1215. }
  1216. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1217. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1218. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1219. return ret;
  1220. }
  1221. static int
  1222. bnx2_test_and_disable_2g5(struct bnx2 *bp)
  1223. {
  1224. u32 up1;
  1225. int ret = 0;
  1226. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1227. return 0;
  1228. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1229. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1230. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1231. if (up1 & BCM5708S_UP1_2G5) {
  1232. up1 &= ~BCM5708S_UP1_2G5;
  1233. bnx2_write_phy(bp, bp->mii_up1, up1);
  1234. ret = 1;
  1235. }
  1236. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1237. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1238. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1239. return ret;
  1240. }
  1241. static void
  1242. bnx2_enable_forced_2g5(struct bnx2 *bp)
  1243. {
  1244. u32 uninitialized_var(bmcr);
  1245. int err;
  1246. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1247. return;
  1248. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  1249. u32 val;
  1250. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1251. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1252. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1253. val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
  1254. val |= MII_BNX2_SD_MISC1_FORCE |
  1255. MII_BNX2_SD_MISC1_FORCE_2_5G;
  1256. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1257. }
  1258. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1259. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1260. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1261. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
  1262. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1263. if (!err)
  1264. bmcr |= BCM5708S_BMCR_FORCE_2500;
  1265. } else {
  1266. return;
  1267. }
  1268. if (err)
  1269. return;
  1270. if (bp->autoneg & AUTONEG_SPEED) {
  1271. bmcr &= ~BMCR_ANENABLE;
  1272. if (bp->req_duplex == DUPLEX_FULL)
  1273. bmcr |= BMCR_FULLDPLX;
  1274. }
  1275. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1276. }
  1277. static void
  1278. bnx2_disable_forced_2g5(struct bnx2 *bp)
  1279. {
  1280. u32 uninitialized_var(bmcr);
  1281. int err;
  1282. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1283. return;
  1284. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  1285. u32 val;
  1286. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1287. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1288. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1289. val &= ~MII_BNX2_SD_MISC1_FORCE;
  1290. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1291. }
  1292. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1293. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1294. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1295. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
  1296. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1297. if (!err)
  1298. bmcr &= ~BCM5708S_BMCR_FORCE_2500;
  1299. } else {
  1300. return;
  1301. }
  1302. if (err)
  1303. return;
  1304. if (bp->autoneg & AUTONEG_SPEED)
  1305. bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
  1306. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1307. }
  1308. static void
  1309. bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
  1310. {
  1311. u32 val;
  1312. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
  1313. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1314. if (start)
  1315. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
  1316. else
  1317. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
  1318. }
  1319. static int
  1320. bnx2_set_link(struct bnx2 *bp)
  1321. {
  1322. u32 bmsr;
  1323. u8 link_up;
  1324. if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
  1325. bp->link_up = 1;
  1326. return 0;
  1327. }
  1328. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1329. return 0;
  1330. link_up = bp->link_up;
  1331. bnx2_enable_bmsr1(bp);
  1332. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1333. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1334. bnx2_disable_bmsr1(bp);
  1335. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1336. (BNX2_CHIP(bp) == BNX2_CHIP_5706)) {
  1337. u32 val, an_dbg;
  1338. if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
  1339. bnx2_5706s_force_link_dn(bp, 0);
  1340. bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
  1341. }
  1342. val = BNX2_RD(bp, BNX2_EMAC_STATUS);
  1343. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  1344. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1345. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1346. if ((val & BNX2_EMAC_STATUS_LINK) &&
  1347. !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
  1348. bmsr |= BMSR_LSTATUS;
  1349. else
  1350. bmsr &= ~BMSR_LSTATUS;
  1351. }
  1352. if (bmsr & BMSR_LSTATUS) {
  1353. bp->link_up = 1;
  1354. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1355. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  1356. bnx2_5706s_linkup(bp);
  1357. else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
  1358. bnx2_5708s_linkup(bp);
  1359. else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  1360. bnx2_5709s_linkup(bp);
  1361. }
  1362. else {
  1363. bnx2_copper_linkup(bp);
  1364. }
  1365. bnx2_resolve_flow_ctrl(bp);
  1366. }
  1367. else {
  1368. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1369. (bp->autoneg & AUTONEG_SPEED))
  1370. bnx2_disable_forced_2g5(bp);
  1371. if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
  1372. u32 bmcr;
  1373. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1374. bmcr |= BMCR_ANENABLE;
  1375. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1376. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1377. }
  1378. bp->link_up = 0;
  1379. }
  1380. if (bp->link_up != link_up) {
  1381. bnx2_report_link(bp);
  1382. }
  1383. bnx2_set_mac_link(bp);
  1384. return 0;
  1385. }
  1386. static int
  1387. bnx2_reset_phy(struct bnx2 *bp)
  1388. {
  1389. int i;
  1390. u32 reg;
  1391. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
  1392. #define PHY_RESET_MAX_WAIT 100
  1393. for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
  1394. udelay(10);
  1395. bnx2_read_phy(bp, bp->mii_bmcr, &reg);
  1396. if (!(reg & BMCR_RESET)) {
  1397. udelay(20);
  1398. break;
  1399. }
  1400. }
  1401. if (i == PHY_RESET_MAX_WAIT) {
  1402. return -EBUSY;
  1403. }
  1404. return 0;
  1405. }
  1406. static u32
  1407. bnx2_phy_get_pause_adv(struct bnx2 *bp)
  1408. {
  1409. u32 adv = 0;
  1410. if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
  1411. (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
  1412. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1413. adv = ADVERTISE_1000XPAUSE;
  1414. }
  1415. else {
  1416. adv = ADVERTISE_PAUSE_CAP;
  1417. }
  1418. }
  1419. else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
  1420. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1421. adv = ADVERTISE_1000XPSE_ASYM;
  1422. }
  1423. else {
  1424. adv = ADVERTISE_PAUSE_ASYM;
  1425. }
  1426. }
  1427. else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
  1428. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1429. adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1430. }
  1431. else {
  1432. adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1433. }
  1434. }
  1435. return adv;
  1436. }
  1437. static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
  1438. static int
  1439. bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
  1440. __releases(&bp->phy_lock)
  1441. __acquires(&bp->phy_lock)
  1442. {
  1443. u32 speed_arg = 0, pause_adv;
  1444. pause_adv = bnx2_phy_get_pause_adv(bp);
  1445. if (bp->autoneg & AUTONEG_SPEED) {
  1446. speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
  1447. if (bp->advertising & ADVERTISED_10baseT_Half)
  1448. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1449. if (bp->advertising & ADVERTISED_10baseT_Full)
  1450. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1451. if (bp->advertising & ADVERTISED_100baseT_Half)
  1452. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1453. if (bp->advertising & ADVERTISED_100baseT_Full)
  1454. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1455. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1456. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1457. if (bp->advertising & ADVERTISED_2500baseX_Full)
  1458. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1459. } else {
  1460. if (bp->req_line_speed == SPEED_2500)
  1461. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1462. else if (bp->req_line_speed == SPEED_1000)
  1463. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1464. else if (bp->req_line_speed == SPEED_100) {
  1465. if (bp->req_duplex == DUPLEX_FULL)
  1466. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1467. else
  1468. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1469. } else if (bp->req_line_speed == SPEED_10) {
  1470. if (bp->req_duplex == DUPLEX_FULL)
  1471. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1472. else
  1473. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1474. }
  1475. }
  1476. if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
  1477. speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
  1478. if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
  1479. speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
  1480. if (port == PORT_TP)
  1481. speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
  1482. BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
  1483. bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
  1484. spin_unlock_bh(&bp->phy_lock);
  1485. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
  1486. spin_lock_bh(&bp->phy_lock);
  1487. return 0;
  1488. }
  1489. static int
  1490. bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
  1491. __releases(&bp->phy_lock)
  1492. __acquires(&bp->phy_lock)
  1493. {
  1494. u32 adv, bmcr;
  1495. u32 new_adv = 0;
  1496. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1497. return bnx2_setup_remote_phy(bp, port);
  1498. if (!(bp->autoneg & AUTONEG_SPEED)) {
  1499. u32 new_bmcr;
  1500. int force_link_down = 0;
  1501. if (bp->req_line_speed == SPEED_2500) {
  1502. if (!bnx2_test_and_enable_2g5(bp))
  1503. force_link_down = 1;
  1504. } else if (bp->req_line_speed == SPEED_1000) {
  1505. if (bnx2_test_and_disable_2g5(bp))
  1506. force_link_down = 1;
  1507. }
  1508. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1509. adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
  1510. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1511. new_bmcr = bmcr & ~BMCR_ANENABLE;
  1512. new_bmcr |= BMCR_SPEED1000;
  1513. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  1514. if (bp->req_line_speed == SPEED_2500)
  1515. bnx2_enable_forced_2g5(bp);
  1516. else if (bp->req_line_speed == SPEED_1000) {
  1517. bnx2_disable_forced_2g5(bp);
  1518. new_bmcr &= ~0x2000;
  1519. }
  1520. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
  1521. if (bp->req_line_speed == SPEED_2500)
  1522. new_bmcr |= BCM5708S_BMCR_FORCE_2500;
  1523. else
  1524. new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
  1525. }
  1526. if (bp->req_duplex == DUPLEX_FULL) {
  1527. adv |= ADVERTISE_1000XFULL;
  1528. new_bmcr |= BMCR_FULLDPLX;
  1529. }
  1530. else {
  1531. adv |= ADVERTISE_1000XHALF;
  1532. new_bmcr &= ~BMCR_FULLDPLX;
  1533. }
  1534. if ((new_bmcr != bmcr) || (force_link_down)) {
  1535. /* Force a link down visible on the other side */
  1536. if (bp->link_up) {
  1537. bnx2_write_phy(bp, bp->mii_adv, adv &
  1538. ~(ADVERTISE_1000XFULL |
  1539. ADVERTISE_1000XHALF));
  1540. bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
  1541. BMCR_ANRESTART | BMCR_ANENABLE);
  1542. bp->link_up = 0;
  1543. netif_carrier_off(bp->dev);
  1544. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1545. bnx2_report_link(bp);
  1546. }
  1547. bnx2_write_phy(bp, bp->mii_adv, adv);
  1548. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1549. } else {
  1550. bnx2_resolve_flow_ctrl(bp);
  1551. bnx2_set_mac_link(bp);
  1552. }
  1553. return 0;
  1554. }
  1555. bnx2_test_and_enable_2g5(bp);
  1556. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1557. new_adv |= ADVERTISE_1000XFULL;
  1558. new_adv |= bnx2_phy_get_pause_adv(bp);
  1559. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1560. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1561. bp->serdes_an_pending = 0;
  1562. if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
  1563. /* Force a link down visible on the other side */
  1564. if (bp->link_up) {
  1565. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1566. spin_unlock_bh(&bp->phy_lock);
  1567. msleep(20);
  1568. spin_lock_bh(&bp->phy_lock);
  1569. }
  1570. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1571. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
  1572. BMCR_ANENABLE);
  1573. /* Speed up link-up time when the link partner
  1574. * does not autonegotiate which is very common
  1575. * in blade servers. Some blade servers use
  1576. * IPMI for kerboard input and it's important
  1577. * to minimize link disruptions. Autoneg. involves
  1578. * exchanging base pages plus 3 next pages and
  1579. * normally completes in about 120 msec.
  1580. */
  1581. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  1582. bp->serdes_an_pending = 1;
  1583. mod_timer(&bp->timer, jiffies + bp->current_interval);
  1584. } else {
  1585. bnx2_resolve_flow_ctrl(bp);
  1586. bnx2_set_mac_link(bp);
  1587. }
  1588. return 0;
  1589. }
  1590. #define ETHTOOL_ALL_FIBRE_SPEED \
  1591. (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
  1592. (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
  1593. (ADVERTISED_1000baseT_Full)
  1594. #define ETHTOOL_ALL_COPPER_SPEED \
  1595. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  1596. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  1597. ADVERTISED_1000baseT_Full)
  1598. #define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
  1599. ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
  1600. #define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
  1601. static void
  1602. bnx2_set_default_remote_link(struct bnx2 *bp)
  1603. {
  1604. u32 link;
  1605. if (bp->phy_port == PORT_TP)
  1606. link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
  1607. else
  1608. link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
  1609. if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
  1610. bp->req_line_speed = 0;
  1611. bp->autoneg |= AUTONEG_SPEED;
  1612. bp->advertising = ADVERTISED_Autoneg;
  1613. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1614. bp->advertising |= ADVERTISED_10baseT_Half;
  1615. if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
  1616. bp->advertising |= ADVERTISED_10baseT_Full;
  1617. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1618. bp->advertising |= ADVERTISED_100baseT_Half;
  1619. if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
  1620. bp->advertising |= ADVERTISED_100baseT_Full;
  1621. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1622. bp->advertising |= ADVERTISED_1000baseT_Full;
  1623. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1624. bp->advertising |= ADVERTISED_2500baseX_Full;
  1625. } else {
  1626. bp->autoneg = 0;
  1627. bp->advertising = 0;
  1628. bp->req_duplex = DUPLEX_FULL;
  1629. if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
  1630. bp->req_line_speed = SPEED_10;
  1631. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1632. bp->req_duplex = DUPLEX_HALF;
  1633. }
  1634. if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
  1635. bp->req_line_speed = SPEED_100;
  1636. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1637. bp->req_duplex = DUPLEX_HALF;
  1638. }
  1639. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1640. bp->req_line_speed = SPEED_1000;
  1641. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1642. bp->req_line_speed = SPEED_2500;
  1643. }
  1644. }
  1645. static void
  1646. bnx2_set_default_link(struct bnx2 *bp)
  1647. {
  1648. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  1649. bnx2_set_default_remote_link(bp);
  1650. return;
  1651. }
  1652. bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
  1653. bp->req_line_speed = 0;
  1654. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1655. u32 reg;
  1656. bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
  1657. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
  1658. reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
  1659. if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
  1660. bp->autoneg = 0;
  1661. bp->req_line_speed = bp->line_speed = SPEED_1000;
  1662. bp->req_duplex = DUPLEX_FULL;
  1663. }
  1664. } else
  1665. bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
  1666. }
  1667. static void
  1668. bnx2_send_heart_beat(struct bnx2 *bp)
  1669. {
  1670. u32 msg;
  1671. u32 addr;
  1672. spin_lock(&bp->indirect_lock);
  1673. msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
  1674. addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
  1675. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
  1676. BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
  1677. spin_unlock(&bp->indirect_lock);
  1678. }
  1679. static void
  1680. bnx2_remote_phy_event(struct bnx2 *bp)
  1681. {
  1682. u32 msg;
  1683. u8 link_up = bp->link_up;
  1684. u8 old_port;
  1685. msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  1686. if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
  1687. bnx2_send_heart_beat(bp);
  1688. msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
  1689. if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
  1690. bp->link_up = 0;
  1691. else {
  1692. u32 speed;
  1693. bp->link_up = 1;
  1694. speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
  1695. bp->duplex = DUPLEX_FULL;
  1696. switch (speed) {
  1697. case BNX2_LINK_STATUS_10HALF:
  1698. bp->duplex = DUPLEX_HALF;
  1699. /* fall through */
  1700. case BNX2_LINK_STATUS_10FULL:
  1701. bp->line_speed = SPEED_10;
  1702. break;
  1703. case BNX2_LINK_STATUS_100HALF:
  1704. bp->duplex = DUPLEX_HALF;
  1705. /* fall through */
  1706. case BNX2_LINK_STATUS_100BASE_T4:
  1707. case BNX2_LINK_STATUS_100FULL:
  1708. bp->line_speed = SPEED_100;
  1709. break;
  1710. case BNX2_LINK_STATUS_1000HALF:
  1711. bp->duplex = DUPLEX_HALF;
  1712. /* fall through */
  1713. case BNX2_LINK_STATUS_1000FULL:
  1714. bp->line_speed = SPEED_1000;
  1715. break;
  1716. case BNX2_LINK_STATUS_2500HALF:
  1717. bp->duplex = DUPLEX_HALF;
  1718. /* fall through */
  1719. case BNX2_LINK_STATUS_2500FULL:
  1720. bp->line_speed = SPEED_2500;
  1721. break;
  1722. default:
  1723. bp->line_speed = 0;
  1724. break;
  1725. }
  1726. bp->flow_ctrl = 0;
  1727. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  1728. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  1729. if (bp->duplex == DUPLEX_FULL)
  1730. bp->flow_ctrl = bp->req_flow_ctrl;
  1731. } else {
  1732. if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
  1733. bp->flow_ctrl |= FLOW_CTRL_TX;
  1734. if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
  1735. bp->flow_ctrl |= FLOW_CTRL_RX;
  1736. }
  1737. old_port = bp->phy_port;
  1738. if (msg & BNX2_LINK_STATUS_SERDES_LINK)
  1739. bp->phy_port = PORT_FIBRE;
  1740. else
  1741. bp->phy_port = PORT_TP;
  1742. if (old_port != bp->phy_port)
  1743. bnx2_set_default_link(bp);
  1744. }
  1745. if (bp->link_up != link_up)
  1746. bnx2_report_link(bp);
  1747. bnx2_set_mac_link(bp);
  1748. }
  1749. static int
  1750. bnx2_set_remote_link(struct bnx2 *bp)
  1751. {
  1752. u32 evt_code;
  1753. evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
  1754. switch (evt_code) {
  1755. case BNX2_FW_EVT_CODE_LINK_EVENT:
  1756. bnx2_remote_phy_event(bp);
  1757. break;
  1758. case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
  1759. default:
  1760. bnx2_send_heart_beat(bp);
  1761. break;
  1762. }
  1763. return 0;
  1764. }
  1765. static int
  1766. bnx2_setup_copper_phy(struct bnx2 *bp)
  1767. __releases(&bp->phy_lock)
  1768. __acquires(&bp->phy_lock)
  1769. {
  1770. u32 bmcr, adv_reg, new_adv = 0;
  1771. u32 new_bmcr;
  1772. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1773. bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
  1774. adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
  1775. ADVERTISE_PAUSE_ASYM);
  1776. new_adv = ADVERTISE_CSMA | ethtool_adv_to_mii_adv_t(bp->advertising);
  1777. if (bp->autoneg & AUTONEG_SPEED) {
  1778. u32 adv1000_reg;
  1779. u32 new_adv1000 = 0;
  1780. new_adv |= bnx2_phy_get_pause_adv(bp);
  1781. bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
  1782. adv1000_reg &= PHY_ALL_1000_SPEED;
  1783. new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
  1784. if ((adv1000_reg != new_adv1000) ||
  1785. (adv_reg != new_adv) ||
  1786. ((bmcr & BMCR_ANENABLE) == 0)) {
  1787. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1788. bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
  1789. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
  1790. BMCR_ANENABLE);
  1791. }
  1792. else if (bp->link_up) {
  1793. /* Flow ctrl may have changed from auto to forced */
  1794. /* or vice-versa. */
  1795. bnx2_resolve_flow_ctrl(bp);
  1796. bnx2_set_mac_link(bp);
  1797. }
  1798. return 0;
  1799. }
  1800. /* advertise nothing when forcing speed */
  1801. if (adv_reg != new_adv)
  1802. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1803. new_bmcr = 0;
  1804. if (bp->req_line_speed == SPEED_100) {
  1805. new_bmcr |= BMCR_SPEED100;
  1806. }
  1807. if (bp->req_duplex == DUPLEX_FULL) {
  1808. new_bmcr |= BMCR_FULLDPLX;
  1809. }
  1810. if (new_bmcr != bmcr) {
  1811. u32 bmsr;
  1812. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1813. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1814. if (bmsr & BMSR_LSTATUS) {
  1815. /* Force link down */
  1816. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1817. spin_unlock_bh(&bp->phy_lock);
  1818. msleep(50);
  1819. spin_lock_bh(&bp->phy_lock);
  1820. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1821. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1822. }
  1823. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1824. /* Normally, the new speed is setup after the link has
  1825. * gone down and up again. In some cases, link will not go
  1826. * down so we need to set up the new speed here.
  1827. */
  1828. if (bmsr & BMSR_LSTATUS) {
  1829. bp->line_speed = bp->req_line_speed;
  1830. bp->duplex = bp->req_duplex;
  1831. bnx2_resolve_flow_ctrl(bp);
  1832. bnx2_set_mac_link(bp);
  1833. }
  1834. } else {
  1835. bnx2_resolve_flow_ctrl(bp);
  1836. bnx2_set_mac_link(bp);
  1837. }
  1838. return 0;
  1839. }
  1840. static int
  1841. bnx2_setup_phy(struct bnx2 *bp, u8 port)
  1842. __releases(&bp->phy_lock)
  1843. __acquires(&bp->phy_lock)
  1844. {
  1845. if (bp->loopback == MAC_LOOPBACK)
  1846. return 0;
  1847. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1848. return bnx2_setup_serdes_phy(bp, port);
  1849. }
  1850. else {
  1851. return bnx2_setup_copper_phy(bp);
  1852. }
  1853. }
  1854. static int
  1855. bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
  1856. {
  1857. u32 val;
  1858. bp->mii_bmcr = MII_BMCR + 0x10;
  1859. bp->mii_bmsr = MII_BMSR + 0x10;
  1860. bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
  1861. bp->mii_adv = MII_ADVERTISE + 0x10;
  1862. bp->mii_lpa = MII_LPA + 0x10;
  1863. bp->mii_up1 = MII_BNX2_OVER1G_UP1;
  1864. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
  1865. bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
  1866. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1867. if (reset_phy)
  1868. bnx2_reset_phy(bp);
  1869. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
  1870. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
  1871. val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
  1872. val |= MII_BNX2_SD_1000XCTL1_FIBER;
  1873. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
  1874. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1875. bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
  1876. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  1877. val |= BCM5708S_UP1_2G5;
  1878. else
  1879. val &= ~BCM5708S_UP1_2G5;
  1880. bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
  1881. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
  1882. bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
  1883. val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
  1884. bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
  1885. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
  1886. val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
  1887. MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
  1888. bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
  1889. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1890. return 0;
  1891. }
  1892. static int
  1893. bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
  1894. {
  1895. u32 val;
  1896. if (reset_phy)
  1897. bnx2_reset_phy(bp);
  1898. bp->mii_up1 = BCM5708S_UP1;
  1899. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
  1900. bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
  1901. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1902. bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
  1903. val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
  1904. bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
  1905. bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
  1906. val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
  1907. bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
  1908. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
  1909. bnx2_read_phy(bp, BCM5708S_UP1, &val);
  1910. val |= BCM5708S_UP1_2G5;
  1911. bnx2_write_phy(bp, BCM5708S_UP1, val);
  1912. }
  1913. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
  1914. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
  1915. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1)) {
  1916. /* increase tx signal amplitude */
  1917. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1918. BCM5708S_BLK_ADDR_TX_MISC);
  1919. bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
  1920. val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
  1921. bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
  1922. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1923. }
  1924. val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
  1925. BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
  1926. if (val) {
  1927. u32 is_backplane;
  1928. is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  1929. if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
  1930. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1931. BCM5708S_BLK_ADDR_TX_MISC);
  1932. bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
  1933. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1934. BCM5708S_BLK_ADDR_DIG);
  1935. }
  1936. }
  1937. return 0;
  1938. }
  1939. static int
  1940. bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
  1941. {
  1942. if (reset_phy)
  1943. bnx2_reset_phy(bp);
  1944. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1945. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  1946. BNX2_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
  1947. if (bp->dev->mtu > ETH_DATA_LEN) {
  1948. u32 val;
  1949. /* Set extended packet length bit */
  1950. bnx2_write_phy(bp, 0x18, 0x7);
  1951. bnx2_read_phy(bp, 0x18, &val);
  1952. bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
  1953. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1954. bnx2_read_phy(bp, 0x1c, &val);
  1955. bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
  1956. }
  1957. else {
  1958. u32 val;
  1959. bnx2_write_phy(bp, 0x18, 0x7);
  1960. bnx2_read_phy(bp, 0x18, &val);
  1961. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1962. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1963. bnx2_read_phy(bp, 0x1c, &val);
  1964. bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
  1965. }
  1966. return 0;
  1967. }
  1968. static int
  1969. bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
  1970. {
  1971. u32 val;
  1972. if (reset_phy)
  1973. bnx2_reset_phy(bp);
  1974. if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
  1975. bnx2_write_phy(bp, 0x18, 0x0c00);
  1976. bnx2_write_phy(bp, 0x17, 0x000a);
  1977. bnx2_write_phy(bp, 0x15, 0x310b);
  1978. bnx2_write_phy(bp, 0x17, 0x201f);
  1979. bnx2_write_phy(bp, 0x15, 0x9506);
  1980. bnx2_write_phy(bp, 0x17, 0x401f);
  1981. bnx2_write_phy(bp, 0x15, 0x14e2);
  1982. bnx2_write_phy(bp, 0x18, 0x0400);
  1983. }
  1984. if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
  1985. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
  1986. MII_BNX2_DSP_EXPAND_REG | 0x8);
  1987. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1988. val &= ~(1 << 8);
  1989. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
  1990. }
  1991. if (bp->dev->mtu > ETH_DATA_LEN) {
  1992. /* Set extended packet length bit */
  1993. bnx2_write_phy(bp, 0x18, 0x7);
  1994. bnx2_read_phy(bp, 0x18, &val);
  1995. bnx2_write_phy(bp, 0x18, val | 0x4000);
  1996. bnx2_read_phy(bp, 0x10, &val);
  1997. bnx2_write_phy(bp, 0x10, val | 0x1);
  1998. }
  1999. else {
  2000. bnx2_write_phy(bp, 0x18, 0x7);
  2001. bnx2_read_phy(bp, 0x18, &val);
  2002. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  2003. bnx2_read_phy(bp, 0x10, &val);
  2004. bnx2_write_phy(bp, 0x10, val & ~0x1);
  2005. }
  2006. /* ethernet@wirespeed */
  2007. bnx2_write_phy(bp, MII_BNX2_AUX_CTL, AUX_CTL_MISC_CTL);
  2008. bnx2_read_phy(bp, MII_BNX2_AUX_CTL, &val);
  2009. val |= AUX_CTL_MISC_CTL_WR | AUX_CTL_MISC_CTL_WIRESPEED;
  2010. /* auto-mdix */
  2011. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  2012. val |= AUX_CTL_MISC_CTL_AUTOMDIX;
  2013. bnx2_write_phy(bp, MII_BNX2_AUX_CTL, val);
  2014. return 0;
  2015. }
  2016. static int
  2017. bnx2_init_phy(struct bnx2 *bp, int reset_phy)
  2018. __releases(&bp->phy_lock)
  2019. __acquires(&bp->phy_lock)
  2020. {
  2021. u32 val;
  2022. int rc = 0;
  2023. bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
  2024. bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
  2025. bp->mii_bmcr = MII_BMCR;
  2026. bp->mii_bmsr = MII_BMSR;
  2027. bp->mii_bmsr1 = MII_BMSR;
  2028. bp->mii_adv = MII_ADVERTISE;
  2029. bp->mii_lpa = MII_LPA;
  2030. BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  2031. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  2032. goto setup_phy;
  2033. bnx2_read_phy(bp, MII_PHYSID1, &val);
  2034. bp->phy_id = val << 16;
  2035. bnx2_read_phy(bp, MII_PHYSID2, &val);
  2036. bp->phy_id |= val & 0xffff;
  2037. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  2038. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  2039. rc = bnx2_init_5706s_phy(bp, reset_phy);
  2040. else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
  2041. rc = bnx2_init_5708s_phy(bp, reset_phy);
  2042. else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  2043. rc = bnx2_init_5709s_phy(bp, reset_phy);
  2044. }
  2045. else {
  2046. rc = bnx2_init_copper_phy(bp, reset_phy);
  2047. }
  2048. setup_phy:
  2049. if (!rc)
  2050. rc = bnx2_setup_phy(bp, bp->phy_port);
  2051. return rc;
  2052. }
  2053. static int
  2054. bnx2_set_mac_loopback(struct bnx2 *bp)
  2055. {
  2056. u32 mac_mode;
  2057. mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
  2058. mac_mode &= ~BNX2_EMAC_MODE_PORT;
  2059. mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
  2060. BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2061. bp->link_up = 1;
  2062. return 0;
  2063. }
  2064. static int bnx2_test_link(struct bnx2 *);
  2065. static int
  2066. bnx2_set_phy_loopback(struct bnx2 *bp)
  2067. {
  2068. u32 mac_mode;
  2069. int rc, i;
  2070. spin_lock_bh(&bp->phy_lock);
  2071. rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
  2072. BMCR_SPEED1000);
  2073. spin_unlock_bh(&bp->phy_lock);
  2074. if (rc)
  2075. return rc;
  2076. for (i = 0; i < 10; i++) {
  2077. if (bnx2_test_link(bp) == 0)
  2078. break;
  2079. msleep(100);
  2080. }
  2081. mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
  2082. mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  2083. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  2084. BNX2_EMAC_MODE_25G_MODE);
  2085. mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
  2086. BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2087. bp->link_up = 1;
  2088. return 0;
  2089. }
  2090. static void
  2091. bnx2_dump_mcp_state(struct bnx2 *bp)
  2092. {
  2093. struct net_device *dev = bp->dev;
  2094. u32 mcp_p0, mcp_p1;
  2095. netdev_err(dev, "<--- start MCP states dump --->\n");
  2096. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  2097. mcp_p0 = BNX2_MCP_STATE_P0;
  2098. mcp_p1 = BNX2_MCP_STATE_P1;
  2099. } else {
  2100. mcp_p0 = BNX2_MCP_STATE_P0_5708;
  2101. mcp_p1 = BNX2_MCP_STATE_P1_5708;
  2102. }
  2103. netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
  2104. bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
  2105. netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
  2106. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
  2107. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
  2108. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
  2109. netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
  2110. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
  2111. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
  2112. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
  2113. netdev_err(dev, "DEBUG: shmem states:\n");
  2114. netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
  2115. bnx2_shmem_rd(bp, BNX2_DRV_MB),
  2116. bnx2_shmem_rd(bp, BNX2_FW_MB),
  2117. bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
  2118. pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
  2119. netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
  2120. bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
  2121. bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
  2122. pr_cont(" condition[%08x]\n",
  2123. bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
  2124. DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
  2125. DP_SHMEM_LINE(bp, 0x3cc);
  2126. DP_SHMEM_LINE(bp, 0x3dc);
  2127. DP_SHMEM_LINE(bp, 0x3ec);
  2128. netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
  2129. netdev_err(dev, "<--- end MCP states dump --->\n");
  2130. }
  2131. static int
  2132. bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
  2133. {
  2134. int i;
  2135. u32 val;
  2136. bp->fw_wr_seq++;
  2137. msg_data |= bp->fw_wr_seq;
  2138. bp->fw_last_msg = msg_data;
  2139. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2140. if (!ack)
  2141. return 0;
  2142. /* wait for an acknowledgement. */
  2143. for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
  2144. msleep(10);
  2145. val = bnx2_shmem_rd(bp, BNX2_FW_MB);
  2146. if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
  2147. break;
  2148. }
  2149. if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
  2150. return 0;
  2151. /* If we timed out, inform the firmware that this is the case. */
  2152. if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
  2153. msg_data &= ~BNX2_DRV_MSG_CODE;
  2154. msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
  2155. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2156. if (!silent) {
  2157. pr_err("fw sync timeout, reset code = %x\n", msg_data);
  2158. bnx2_dump_mcp_state(bp);
  2159. }
  2160. return -EBUSY;
  2161. }
  2162. if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
  2163. return -EIO;
  2164. return 0;
  2165. }
  2166. static int
  2167. bnx2_init_5709_context(struct bnx2 *bp)
  2168. {
  2169. int i, ret = 0;
  2170. u32 val;
  2171. val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
  2172. val |= (BNX2_PAGE_BITS - 8) << 16;
  2173. BNX2_WR(bp, BNX2_CTX_COMMAND, val);
  2174. for (i = 0; i < 10; i++) {
  2175. val = BNX2_RD(bp, BNX2_CTX_COMMAND);
  2176. if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
  2177. break;
  2178. udelay(2);
  2179. }
  2180. if (val & BNX2_CTX_COMMAND_MEM_INIT)
  2181. return -EBUSY;
  2182. for (i = 0; i < bp->ctx_pages; i++) {
  2183. int j;
  2184. if (bp->ctx_blk[i])
  2185. memset(bp->ctx_blk[i], 0, BNX2_PAGE_SIZE);
  2186. else
  2187. return -ENOMEM;
  2188. BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
  2189. (bp->ctx_blk_mapping[i] & 0xffffffff) |
  2190. BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
  2191. BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
  2192. (u64) bp->ctx_blk_mapping[i] >> 32);
  2193. BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
  2194. BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
  2195. for (j = 0; j < 10; j++) {
  2196. val = BNX2_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
  2197. if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
  2198. break;
  2199. udelay(5);
  2200. }
  2201. if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
  2202. ret = -EBUSY;
  2203. break;
  2204. }
  2205. }
  2206. return ret;
  2207. }
  2208. static void
  2209. bnx2_init_context(struct bnx2 *bp)
  2210. {
  2211. u32 vcid;
  2212. vcid = 96;
  2213. while (vcid) {
  2214. u32 vcid_addr, pcid_addr, offset;
  2215. int i;
  2216. vcid--;
  2217. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  2218. u32 new_vcid;
  2219. vcid_addr = GET_PCID_ADDR(vcid);
  2220. if (vcid & 0x8) {
  2221. new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
  2222. }
  2223. else {
  2224. new_vcid = vcid;
  2225. }
  2226. pcid_addr = GET_PCID_ADDR(new_vcid);
  2227. }
  2228. else {
  2229. vcid_addr = GET_CID_ADDR(vcid);
  2230. pcid_addr = vcid_addr;
  2231. }
  2232. for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
  2233. vcid_addr += (i << PHY_CTX_SHIFT);
  2234. pcid_addr += (i << PHY_CTX_SHIFT);
  2235. BNX2_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
  2236. BNX2_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
  2237. /* Zero out the context. */
  2238. for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
  2239. bnx2_ctx_wr(bp, vcid_addr, offset, 0);
  2240. }
  2241. }
  2242. }
  2243. static int
  2244. bnx2_alloc_bad_rbuf(struct bnx2 *bp)
  2245. {
  2246. u16 *good_mbuf;
  2247. u32 good_mbuf_cnt;
  2248. u32 val;
  2249. good_mbuf = kmalloc_array(512, sizeof(u16), GFP_KERNEL);
  2250. if (!good_mbuf)
  2251. return -ENOMEM;
  2252. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  2253. BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
  2254. good_mbuf_cnt = 0;
  2255. /* Allocate a bunch of mbufs and save the good ones in an array. */
  2256. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2257. while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
  2258. bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
  2259. BNX2_RBUF_COMMAND_ALLOC_REQ);
  2260. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
  2261. val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
  2262. /* The addresses with Bit 9 set are bad memory blocks. */
  2263. if (!(val & (1 << 9))) {
  2264. good_mbuf[good_mbuf_cnt] = (u16) val;
  2265. good_mbuf_cnt++;
  2266. }
  2267. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2268. }
  2269. /* Free the good ones back to the mbuf pool thus discarding
  2270. * all the bad ones. */
  2271. while (good_mbuf_cnt) {
  2272. good_mbuf_cnt--;
  2273. val = good_mbuf[good_mbuf_cnt];
  2274. val = (val << 9) | val | 1;
  2275. bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
  2276. }
  2277. kfree(good_mbuf);
  2278. return 0;
  2279. }
  2280. static void
  2281. bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
  2282. {
  2283. u32 val;
  2284. val = (mac_addr[0] << 8) | mac_addr[1];
  2285. BNX2_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
  2286. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  2287. (mac_addr[4] << 8) | mac_addr[5];
  2288. BNX2_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
  2289. }
  2290. static inline int
  2291. bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2292. {
  2293. dma_addr_t mapping;
  2294. struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2295. struct bnx2_rx_bd *rxbd =
  2296. &rxr->rx_pg_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
  2297. struct page *page = alloc_page(gfp);
  2298. if (!page)
  2299. return -ENOMEM;
  2300. mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
  2301. PCI_DMA_FROMDEVICE);
  2302. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  2303. __free_page(page);
  2304. return -EIO;
  2305. }
  2306. rx_pg->page = page;
  2307. dma_unmap_addr_set(rx_pg, mapping, mapping);
  2308. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2309. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2310. return 0;
  2311. }
  2312. static void
  2313. bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2314. {
  2315. struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2316. struct page *page = rx_pg->page;
  2317. if (!page)
  2318. return;
  2319. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
  2320. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2321. __free_page(page);
  2322. rx_pg->page = NULL;
  2323. }
  2324. static inline int
  2325. bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2326. {
  2327. u8 *data;
  2328. struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[index];
  2329. dma_addr_t mapping;
  2330. struct bnx2_rx_bd *rxbd =
  2331. &rxr->rx_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
  2332. data = kmalloc(bp->rx_buf_size, gfp);
  2333. if (!data)
  2334. return -ENOMEM;
  2335. mapping = dma_map_single(&bp->pdev->dev,
  2336. get_l2_fhdr(data),
  2337. bp->rx_buf_use_size,
  2338. PCI_DMA_FROMDEVICE);
  2339. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  2340. kfree(data);
  2341. return -EIO;
  2342. }
  2343. rx_buf->data = data;
  2344. dma_unmap_addr_set(rx_buf, mapping, mapping);
  2345. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2346. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2347. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2348. return 0;
  2349. }
  2350. static int
  2351. bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
  2352. {
  2353. struct status_block *sblk = bnapi->status_blk.msi;
  2354. u32 new_link_state, old_link_state;
  2355. int is_set = 1;
  2356. new_link_state = sblk->status_attn_bits & event;
  2357. old_link_state = sblk->status_attn_bits_ack & event;
  2358. if (new_link_state != old_link_state) {
  2359. if (new_link_state)
  2360. BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
  2361. else
  2362. BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
  2363. } else
  2364. is_set = 0;
  2365. return is_set;
  2366. }
  2367. static void
  2368. bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2369. {
  2370. spin_lock(&bp->phy_lock);
  2371. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
  2372. bnx2_set_link(bp);
  2373. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
  2374. bnx2_set_remote_link(bp);
  2375. spin_unlock(&bp->phy_lock);
  2376. }
  2377. static inline u16
  2378. bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
  2379. {
  2380. u16 cons;
  2381. cons = READ_ONCE(*bnapi->hw_tx_cons_ptr);
  2382. if (unlikely((cons & BNX2_MAX_TX_DESC_CNT) == BNX2_MAX_TX_DESC_CNT))
  2383. cons++;
  2384. return cons;
  2385. }
  2386. static int
  2387. bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2388. {
  2389. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2390. u16 hw_cons, sw_cons, sw_ring_cons;
  2391. int tx_pkt = 0, index;
  2392. unsigned int tx_bytes = 0;
  2393. struct netdev_queue *txq;
  2394. index = (bnapi - bp->bnx2_napi);
  2395. txq = netdev_get_tx_queue(bp->dev, index);
  2396. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2397. sw_cons = txr->tx_cons;
  2398. while (sw_cons != hw_cons) {
  2399. struct bnx2_sw_tx_bd *tx_buf;
  2400. struct sk_buff *skb;
  2401. int i, last;
  2402. sw_ring_cons = BNX2_TX_RING_IDX(sw_cons);
  2403. tx_buf = &txr->tx_buf_ring[sw_ring_cons];
  2404. skb = tx_buf->skb;
  2405. /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
  2406. prefetch(&skb->end);
  2407. /* partial BD completions possible with TSO packets */
  2408. if (tx_buf->is_gso) {
  2409. u16 last_idx, last_ring_idx;
  2410. last_idx = sw_cons + tx_buf->nr_frags + 1;
  2411. last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
  2412. if (unlikely(last_ring_idx >= BNX2_MAX_TX_DESC_CNT)) {
  2413. last_idx++;
  2414. }
  2415. if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
  2416. break;
  2417. }
  2418. }
  2419. dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  2420. skb_headlen(skb), PCI_DMA_TODEVICE);
  2421. tx_buf->skb = NULL;
  2422. last = tx_buf->nr_frags;
  2423. for (i = 0; i < last; i++) {
  2424. struct bnx2_sw_tx_bd *tx_buf;
  2425. sw_cons = BNX2_NEXT_TX_BD(sw_cons);
  2426. tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(sw_cons)];
  2427. dma_unmap_page(&bp->pdev->dev,
  2428. dma_unmap_addr(tx_buf, mapping),
  2429. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  2430. PCI_DMA_TODEVICE);
  2431. }
  2432. sw_cons = BNX2_NEXT_TX_BD(sw_cons);
  2433. tx_bytes += skb->len;
  2434. dev_kfree_skb_any(skb);
  2435. tx_pkt++;
  2436. if (tx_pkt == budget)
  2437. break;
  2438. if (hw_cons == sw_cons)
  2439. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2440. }
  2441. netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
  2442. txr->hw_tx_cons = hw_cons;
  2443. txr->tx_cons = sw_cons;
  2444. /* Need to make the tx_cons update visible to bnx2_start_xmit()
  2445. * before checking for netif_tx_queue_stopped(). Without the
  2446. * memory barrier, there is a small possibility that bnx2_start_xmit()
  2447. * will miss it and cause the queue to be stopped forever.
  2448. */
  2449. smp_mb();
  2450. if (unlikely(netif_tx_queue_stopped(txq)) &&
  2451. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
  2452. __netif_tx_lock(txq, smp_processor_id());
  2453. if ((netif_tx_queue_stopped(txq)) &&
  2454. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
  2455. netif_tx_wake_queue(txq);
  2456. __netif_tx_unlock(txq);
  2457. }
  2458. return tx_pkt;
  2459. }
  2460. static void
  2461. bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2462. struct sk_buff *skb, int count)
  2463. {
  2464. struct bnx2_sw_pg *cons_rx_pg, *prod_rx_pg;
  2465. struct bnx2_rx_bd *cons_bd, *prod_bd;
  2466. int i;
  2467. u16 hw_prod, prod;
  2468. u16 cons = rxr->rx_pg_cons;
  2469. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2470. /* The caller was unable to allocate a new page to replace the
  2471. * last one in the frags array, so we need to recycle that page
  2472. * and then free the skb.
  2473. */
  2474. if (skb) {
  2475. struct page *page;
  2476. struct skb_shared_info *shinfo;
  2477. shinfo = skb_shinfo(skb);
  2478. shinfo->nr_frags--;
  2479. page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
  2480. __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
  2481. cons_rx_pg->page = page;
  2482. dev_kfree_skb(skb);
  2483. }
  2484. hw_prod = rxr->rx_pg_prod;
  2485. for (i = 0; i < count; i++) {
  2486. prod = BNX2_RX_PG_RING_IDX(hw_prod);
  2487. prod_rx_pg = &rxr->rx_pg_ring[prod];
  2488. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2489. cons_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(cons)]
  2490. [BNX2_RX_IDX(cons)];
  2491. prod_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(prod)]
  2492. [BNX2_RX_IDX(prod)];
  2493. if (prod != cons) {
  2494. prod_rx_pg->page = cons_rx_pg->page;
  2495. cons_rx_pg->page = NULL;
  2496. dma_unmap_addr_set(prod_rx_pg, mapping,
  2497. dma_unmap_addr(cons_rx_pg, mapping));
  2498. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2499. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2500. }
  2501. cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(cons));
  2502. hw_prod = BNX2_NEXT_RX_BD(hw_prod);
  2503. }
  2504. rxr->rx_pg_prod = hw_prod;
  2505. rxr->rx_pg_cons = cons;
  2506. }
  2507. static inline void
  2508. bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2509. u8 *data, u16 cons, u16 prod)
  2510. {
  2511. struct bnx2_sw_bd *cons_rx_buf, *prod_rx_buf;
  2512. struct bnx2_rx_bd *cons_bd, *prod_bd;
  2513. cons_rx_buf = &rxr->rx_buf_ring[cons];
  2514. prod_rx_buf = &rxr->rx_buf_ring[prod];
  2515. dma_sync_single_for_device(&bp->pdev->dev,
  2516. dma_unmap_addr(cons_rx_buf, mapping),
  2517. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
  2518. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2519. prod_rx_buf->data = data;
  2520. if (cons == prod)
  2521. return;
  2522. dma_unmap_addr_set(prod_rx_buf, mapping,
  2523. dma_unmap_addr(cons_rx_buf, mapping));
  2524. cons_bd = &rxr->rx_desc_ring[BNX2_RX_RING(cons)][BNX2_RX_IDX(cons)];
  2525. prod_bd = &rxr->rx_desc_ring[BNX2_RX_RING(prod)][BNX2_RX_IDX(prod)];
  2526. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2527. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2528. }
  2529. static struct sk_buff *
  2530. bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
  2531. unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
  2532. u32 ring_idx)
  2533. {
  2534. int err;
  2535. u16 prod = ring_idx & 0xffff;
  2536. struct sk_buff *skb;
  2537. err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
  2538. if (unlikely(err)) {
  2539. bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
  2540. error:
  2541. if (hdr_len) {
  2542. unsigned int raw_len = len + 4;
  2543. int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
  2544. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2545. }
  2546. return NULL;
  2547. }
  2548. dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
  2549. PCI_DMA_FROMDEVICE);
  2550. skb = build_skb(data, 0);
  2551. if (!skb) {
  2552. kfree(data);
  2553. goto error;
  2554. }
  2555. skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
  2556. if (hdr_len == 0) {
  2557. skb_put(skb, len);
  2558. return skb;
  2559. } else {
  2560. unsigned int i, frag_len, frag_size, pages;
  2561. struct bnx2_sw_pg *rx_pg;
  2562. u16 pg_cons = rxr->rx_pg_cons;
  2563. u16 pg_prod = rxr->rx_pg_prod;
  2564. frag_size = len + 4 - hdr_len;
  2565. pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
  2566. skb_put(skb, hdr_len);
  2567. for (i = 0; i < pages; i++) {
  2568. dma_addr_t mapping_old;
  2569. frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
  2570. if (unlikely(frag_len <= 4)) {
  2571. unsigned int tail = 4 - frag_len;
  2572. rxr->rx_pg_cons = pg_cons;
  2573. rxr->rx_pg_prod = pg_prod;
  2574. bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
  2575. pages - i);
  2576. skb->len -= tail;
  2577. if (i == 0) {
  2578. skb->tail -= tail;
  2579. } else {
  2580. skb_frag_t *frag =
  2581. &skb_shinfo(skb)->frags[i - 1];
  2582. skb_frag_size_sub(frag, tail);
  2583. skb->data_len -= tail;
  2584. }
  2585. return skb;
  2586. }
  2587. rx_pg = &rxr->rx_pg_ring[pg_cons];
  2588. /* Don't unmap yet. If we're unable to allocate a new
  2589. * page, we need to recycle the page and the DMA addr.
  2590. */
  2591. mapping_old = dma_unmap_addr(rx_pg, mapping);
  2592. if (i == pages - 1)
  2593. frag_len -= 4;
  2594. skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
  2595. rx_pg->page = NULL;
  2596. err = bnx2_alloc_rx_page(bp, rxr,
  2597. BNX2_RX_PG_RING_IDX(pg_prod),
  2598. GFP_ATOMIC);
  2599. if (unlikely(err)) {
  2600. rxr->rx_pg_cons = pg_cons;
  2601. rxr->rx_pg_prod = pg_prod;
  2602. bnx2_reuse_rx_skb_pages(bp, rxr, skb,
  2603. pages - i);
  2604. return NULL;
  2605. }
  2606. dma_unmap_page(&bp->pdev->dev, mapping_old,
  2607. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2608. frag_size -= frag_len;
  2609. skb->data_len += frag_len;
  2610. skb->truesize += PAGE_SIZE;
  2611. skb->len += frag_len;
  2612. pg_prod = BNX2_NEXT_RX_BD(pg_prod);
  2613. pg_cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(pg_cons));
  2614. }
  2615. rxr->rx_pg_prod = pg_prod;
  2616. rxr->rx_pg_cons = pg_cons;
  2617. }
  2618. return skb;
  2619. }
  2620. static inline u16
  2621. bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
  2622. {
  2623. u16 cons;
  2624. cons = READ_ONCE(*bnapi->hw_rx_cons_ptr);
  2625. if (unlikely((cons & BNX2_MAX_RX_DESC_CNT) == BNX2_MAX_RX_DESC_CNT))
  2626. cons++;
  2627. return cons;
  2628. }
  2629. static int
  2630. bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2631. {
  2632. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2633. u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
  2634. struct l2_fhdr *rx_hdr;
  2635. int rx_pkt = 0, pg_ring_used = 0;
  2636. if (budget <= 0)
  2637. return rx_pkt;
  2638. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2639. sw_cons = rxr->rx_cons;
  2640. sw_prod = rxr->rx_prod;
  2641. /* Memory barrier necessary as speculative reads of the rx
  2642. * buffer can be ahead of the index in the status block
  2643. */
  2644. rmb();
  2645. while (sw_cons != hw_cons) {
  2646. unsigned int len, hdr_len;
  2647. u32 status;
  2648. struct bnx2_sw_bd *rx_buf, *next_rx_buf;
  2649. struct sk_buff *skb;
  2650. dma_addr_t dma_addr;
  2651. u8 *data;
  2652. u16 next_ring_idx;
  2653. sw_ring_cons = BNX2_RX_RING_IDX(sw_cons);
  2654. sw_ring_prod = BNX2_RX_RING_IDX(sw_prod);
  2655. rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
  2656. data = rx_buf->data;
  2657. rx_buf->data = NULL;
  2658. rx_hdr = get_l2_fhdr(data);
  2659. prefetch(rx_hdr);
  2660. dma_addr = dma_unmap_addr(rx_buf, mapping);
  2661. dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
  2662. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
  2663. PCI_DMA_FROMDEVICE);
  2664. next_ring_idx = BNX2_RX_RING_IDX(BNX2_NEXT_RX_BD(sw_cons));
  2665. next_rx_buf = &rxr->rx_buf_ring[next_ring_idx];
  2666. prefetch(get_l2_fhdr(next_rx_buf->data));
  2667. len = rx_hdr->l2_fhdr_pkt_len;
  2668. status = rx_hdr->l2_fhdr_status;
  2669. hdr_len = 0;
  2670. if (status & L2_FHDR_STATUS_SPLIT) {
  2671. hdr_len = rx_hdr->l2_fhdr_ip_xsum;
  2672. pg_ring_used = 1;
  2673. } else if (len > bp->rx_jumbo_thresh) {
  2674. hdr_len = bp->rx_jumbo_thresh;
  2675. pg_ring_used = 1;
  2676. }
  2677. if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
  2678. L2_FHDR_ERRORS_PHY_DECODE |
  2679. L2_FHDR_ERRORS_ALIGNMENT |
  2680. L2_FHDR_ERRORS_TOO_SHORT |
  2681. L2_FHDR_ERRORS_GIANT_FRAME))) {
  2682. bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
  2683. sw_ring_prod);
  2684. if (pg_ring_used) {
  2685. int pages;
  2686. pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
  2687. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2688. }
  2689. goto next_rx;
  2690. }
  2691. len -= 4;
  2692. if (len <= bp->rx_copy_thresh) {
  2693. skb = netdev_alloc_skb(bp->dev, len + 6);
  2694. if (!skb) {
  2695. bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
  2696. sw_ring_prod);
  2697. goto next_rx;
  2698. }
  2699. /* aligned copy */
  2700. memcpy(skb->data,
  2701. (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
  2702. len + 6);
  2703. skb_reserve(skb, 6);
  2704. skb_put(skb, len);
  2705. bnx2_reuse_rx_data(bp, rxr, data,
  2706. sw_ring_cons, sw_ring_prod);
  2707. } else {
  2708. skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
  2709. (sw_ring_cons << 16) | sw_ring_prod);
  2710. if (!skb)
  2711. goto next_rx;
  2712. }
  2713. if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
  2714. !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
  2715. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rx_hdr->l2_fhdr_vlan_tag);
  2716. skb->protocol = eth_type_trans(skb, bp->dev);
  2717. if (len > (bp->dev->mtu + ETH_HLEN) &&
  2718. skb->protocol != htons(0x8100) &&
  2719. skb->protocol != htons(ETH_P_8021AD)) {
  2720. dev_kfree_skb(skb);
  2721. goto next_rx;
  2722. }
  2723. skb_checksum_none_assert(skb);
  2724. if ((bp->dev->features & NETIF_F_RXCSUM) &&
  2725. (status & (L2_FHDR_STATUS_TCP_SEGMENT |
  2726. L2_FHDR_STATUS_UDP_DATAGRAM))) {
  2727. if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
  2728. L2_FHDR_ERRORS_UDP_XSUM)) == 0))
  2729. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2730. }
  2731. if ((bp->dev->features & NETIF_F_RXHASH) &&
  2732. ((status & L2_FHDR_STATUS_USE_RXHASH) ==
  2733. L2_FHDR_STATUS_USE_RXHASH))
  2734. skb_set_hash(skb, rx_hdr->l2_fhdr_hash,
  2735. PKT_HASH_TYPE_L3);
  2736. skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
  2737. napi_gro_receive(&bnapi->napi, skb);
  2738. rx_pkt++;
  2739. next_rx:
  2740. sw_cons = BNX2_NEXT_RX_BD(sw_cons);
  2741. sw_prod = BNX2_NEXT_RX_BD(sw_prod);
  2742. if (rx_pkt == budget)
  2743. break;
  2744. /* Refresh hw_cons to see if there is new work */
  2745. if (sw_cons == hw_cons) {
  2746. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2747. rmb();
  2748. }
  2749. }
  2750. rxr->rx_cons = sw_cons;
  2751. rxr->rx_prod = sw_prod;
  2752. if (pg_ring_used)
  2753. BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  2754. BNX2_WR16(bp, rxr->rx_bidx_addr, sw_prod);
  2755. BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  2756. mmiowb();
  2757. return rx_pkt;
  2758. }
  2759. /* MSI ISR - The only difference between this and the INTx ISR
  2760. * is that the MSI interrupt is always serviced.
  2761. */
  2762. static irqreturn_t
  2763. bnx2_msi(int irq, void *dev_instance)
  2764. {
  2765. struct bnx2_napi *bnapi = dev_instance;
  2766. struct bnx2 *bp = bnapi->bp;
  2767. prefetch(bnapi->status_blk.msi);
  2768. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2769. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2770. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2771. /* Return here if interrupt is disabled. */
  2772. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2773. return IRQ_HANDLED;
  2774. napi_schedule(&bnapi->napi);
  2775. return IRQ_HANDLED;
  2776. }
  2777. static irqreturn_t
  2778. bnx2_msi_1shot(int irq, void *dev_instance)
  2779. {
  2780. struct bnx2_napi *bnapi = dev_instance;
  2781. struct bnx2 *bp = bnapi->bp;
  2782. prefetch(bnapi->status_blk.msi);
  2783. /* Return here if interrupt is disabled. */
  2784. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2785. return IRQ_HANDLED;
  2786. napi_schedule(&bnapi->napi);
  2787. return IRQ_HANDLED;
  2788. }
  2789. static irqreturn_t
  2790. bnx2_interrupt(int irq, void *dev_instance)
  2791. {
  2792. struct bnx2_napi *bnapi = dev_instance;
  2793. struct bnx2 *bp = bnapi->bp;
  2794. struct status_block *sblk = bnapi->status_blk.msi;
  2795. /* When using INTx, it is possible for the interrupt to arrive
  2796. * at the CPU before the status block posted prior to the
  2797. * interrupt. Reading a register will flush the status block.
  2798. * When using MSI, the MSI message will always complete after
  2799. * the status block write.
  2800. */
  2801. if ((sblk->status_idx == bnapi->last_status_idx) &&
  2802. (BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS) &
  2803. BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
  2804. return IRQ_NONE;
  2805. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2806. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2807. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2808. /* Read back to deassert IRQ immediately to avoid too many
  2809. * spurious interrupts.
  2810. */
  2811. BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  2812. /* Return here if interrupt is shared and is disabled. */
  2813. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2814. return IRQ_HANDLED;
  2815. if (napi_schedule_prep(&bnapi->napi)) {
  2816. bnapi->last_status_idx = sblk->status_idx;
  2817. __napi_schedule(&bnapi->napi);
  2818. }
  2819. return IRQ_HANDLED;
  2820. }
  2821. static inline int
  2822. bnx2_has_fast_work(struct bnx2_napi *bnapi)
  2823. {
  2824. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2825. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2826. if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
  2827. (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
  2828. return 1;
  2829. return 0;
  2830. }
  2831. #define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
  2832. STATUS_ATTN_BITS_TIMER_ABORT)
  2833. static inline int
  2834. bnx2_has_work(struct bnx2_napi *bnapi)
  2835. {
  2836. struct status_block *sblk = bnapi->status_blk.msi;
  2837. if (bnx2_has_fast_work(bnapi))
  2838. return 1;
  2839. #ifdef BCM_CNIC
  2840. if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
  2841. return 1;
  2842. #endif
  2843. if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
  2844. (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
  2845. return 1;
  2846. return 0;
  2847. }
  2848. static void
  2849. bnx2_chk_missed_msi(struct bnx2 *bp)
  2850. {
  2851. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  2852. u32 msi_ctrl;
  2853. if (bnx2_has_work(bnapi)) {
  2854. msi_ctrl = BNX2_RD(bp, BNX2_PCICFG_MSI_CONTROL);
  2855. if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
  2856. return;
  2857. if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
  2858. BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
  2859. ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
  2860. BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
  2861. bnx2_msi(bp->irq_tbl[0].vector, bnapi);
  2862. }
  2863. }
  2864. bp->idle_chk_status_idx = bnapi->last_status_idx;
  2865. }
  2866. #ifdef BCM_CNIC
  2867. static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2868. {
  2869. struct cnic_ops *c_ops;
  2870. if (!bnapi->cnic_present)
  2871. return;
  2872. rcu_read_lock();
  2873. c_ops = rcu_dereference(bp->cnic_ops);
  2874. if (c_ops)
  2875. bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
  2876. bnapi->status_blk.msi);
  2877. rcu_read_unlock();
  2878. }
  2879. #endif
  2880. static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2881. {
  2882. struct status_block *sblk = bnapi->status_blk.msi;
  2883. u32 status_attn_bits = sblk->status_attn_bits;
  2884. u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
  2885. if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
  2886. (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
  2887. bnx2_phy_int(bp, bnapi);
  2888. /* This is needed to take care of transient status
  2889. * during link changes.
  2890. */
  2891. BNX2_WR(bp, BNX2_HC_COMMAND,
  2892. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  2893. BNX2_RD(bp, BNX2_HC_COMMAND);
  2894. }
  2895. }
  2896. static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
  2897. int work_done, int budget)
  2898. {
  2899. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2900. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2901. if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
  2902. bnx2_tx_int(bp, bnapi, 0);
  2903. if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
  2904. work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
  2905. return work_done;
  2906. }
  2907. static int bnx2_poll_msix(struct napi_struct *napi, int budget)
  2908. {
  2909. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2910. struct bnx2 *bp = bnapi->bp;
  2911. int work_done = 0;
  2912. struct status_block_msix *sblk = bnapi->status_blk.msix;
  2913. while (1) {
  2914. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2915. if (unlikely(work_done >= budget))
  2916. break;
  2917. bnapi->last_status_idx = sblk->status_idx;
  2918. /* status idx must be read before checking for more work. */
  2919. rmb();
  2920. if (likely(!bnx2_has_fast_work(bnapi))) {
  2921. napi_complete_done(napi, work_done);
  2922. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  2923. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2924. bnapi->last_status_idx);
  2925. break;
  2926. }
  2927. }
  2928. return work_done;
  2929. }
  2930. static int bnx2_poll(struct napi_struct *napi, int budget)
  2931. {
  2932. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2933. struct bnx2 *bp = bnapi->bp;
  2934. int work_done = 0;
  2935. struct status_block *sblk = bnapi->status_blk.msi;
  2936. while (1) {
  2937. bnx2_poll_link(bp, bnapi);
  2938. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2939. #ifdef BCM_CNIC
  2940. bnx2_poll_cnic(bp, bnapi);
  2941. #endif
  2942. /* bnapi->last_status_idx is used below to tell the hw how
  2943. * much work has been processed, so we must read it before
  2944. * checking for more work.
  2945. */
  2946. bnapi->last_status_idx = sblk->status_idx;
  2947. if (unlikely(work_done >= budget))
  2948. break;
  2949. rmb();
  2950. if (likely(!bnx2_has_work(bnapi))) {
  2951. napi_complete_done(napi, work_done);
  2952. if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
  2953. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2954. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2955. bnapi->last_status_idx);
  2956. break;
  2957. }
  2958. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2959. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2960. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  2961. bnapi->last_status_idx);
  2962. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2963. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2964. bnapi->last_status_idx);
  2965. break;
  2966. }
  2967. }
  2968. return work_done;
  2969. }
  2970. /* Called with rtnl_lock from vlan functions and also netif_tx_lock
  2971. * from set_multicast.
  2972. */
  2973. static void
  2974. bnx2_set_rx_mode(struct net_device *dev)
  2975. {
  2976. struct bnx2 *bp = netdev_priv(dev);
  2977. u32 rx_mode, sort_mode;
  2978. struct netdev_hw_addr *ha;
  2979. int i;
  2980. if (!netif_running(dev))
  2981. return;
  2982. spin_lock_bh(&bp->phy_lock);
  2983. rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
  2984. BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
  2985. sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
  2986. if (!(dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
  2987. (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  2988. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  2989. if (dev->flags & IFF_PROMISC) {
  2990. /* Promiscuous mode. */
  2991. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2992. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2993. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2994. }
  2995. else if (dev->flags & IFF_ALLMULTI) {
  2996. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2997. BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2998. 0xffffffff);
  2999. }
  3000. sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
  3001. }
  3002. else {
  3003. /* Accept one or more multicast(s). */
  3004. u32 mc_filter[NUM_MC_HASH_REGISTERS];
  3005. u32 regidx;
  3006. u32 bit;
  3007. u32 crc;
  3008. memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
  3009. netdev_for_each_mc_addr(ha, dev) {
  3010. crc = ether_crc_le(ETH_ALEN, ha->addr);
  3011. bit = crc & 0xff;
  3012. regidx = (bit & 0xe0) >> 5;
  3013. bit &= 0x1f;
  3014. mc_filter[regidx] |= (1 << bit);
  3015. }
  3016. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3017. BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3018. mc_filter[i]);
  3019. }
  3020. sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
  3021. }
  3022. if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
  3023. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  3024. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  3025. BNX2_RPM_SORT_USER0_PROM_VLAN;
  3026. } else if (!(dev->flags & IFF_PROMISC)) {
  3027. /* Add all entries into to the match filter list */
  3028. i = 0;
  3029. netdev_for_each_uc_addr(ha, dev) {
  3030. bnx2_set_mac_addr(bp, ha->addr,
  3031. i + BNX2_START_UNICAST_ADDRESS_INDEX);
  3032. sort_mode |= (1 <<
  3033. (i + BNX2_START_UNICAST_ADDRESS_INDEX));
  3034. i++;
  3035. }
  3036. }
  3037. if (rx_mode != bp->rx_mode) {
  3038. bp->rx_mode = rx_mode;
  3039. BNX2_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
  3040. }
  3041. BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3042. BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
  3043. BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
  3044. spin_unlock_bh(&bp->phy_lock);
  3045. }
  3046. static int
  3047. check_fw_section(const struct firmware *fw,
  3048. const struct bnx2_fw_file_section *section,
  3049. u32 alignment, bool non_empty)
  3050. {
  3051. u32 offset = be32_to_cpu(section->offset);
  3052. u32 len = be32_to_cpu(section->len);
  3053. if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
  3054. return -EINVAL;
  3055. if ((non_empty && len == 0) || len > fw->size - offset ||
  3056. len & (alignment - 1))
  3057. return -EINVAL;
  3058. return 0;
  3059. }
  3060. static int
  3061. check_mips_fw_entry(const struct firmware *fw,
  3062. const struct bnx2_mips_fw_file_entry *entry)
  3063. {
  3064. if (check_fw_section(fw, &entry->text, 4, true) ||
  3065. check_fw_section(fw, &entry->data, 4, false) ||
  3066. check_fw_section(fw, &entry->rodata, 4, false))
  3067. return -EINVAL;
  3068. return 0;
  3069. }
  3070. static void bnx2_release_firmware(struct bnx2 *bp)
  3071. {
  3072. if (bp->rv2p_firmware) {
  3073. release_firmware(bp->mips_firmware);
  3074. release_firmware(bp->rv2p_firmware);
  3075. bp->rv2p_firmware = NULL;
  3076. }
  3077. }
  3078. static int bnx2_request_uncached_firmware(struct bnx2 *bp)
  3079. {
  3080. const char *mips_fw_file, *rv2p_fw_file;
  3081. const struct bnx2_mips_fw_file *mips_fw;
  3082. const struct bnx2_rv2p_fw_file *rv2p_fw;
  3083. int rc;
  3084. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3085. mips_fw_file = FW_MIPS_FILE_09;
  3086. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A0) ||
  3087. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A1))
  3088. rv2p_fw_file = FW_RV2P_FILE_09_Ax;
  3089. else
  3090. rv2p_fw_file = FW_RV2P_FILE_09;
  3091. } else {
  3092. mips_fw_file = FW_MIPS_FILE_06;
  3093. rv2p_fw_file = FW_RV2P_FILE_06;
  3094. }
  3095. rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
  3096. if (rc)
  3097. goto out;
  3098. rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
  3099. if (rc)
  3100. goto err_release_mips_firmware;
  3101. mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3102. rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3103. if (bp->mips_firmware->size < sizeof(*mips_fw) ||
  3104. check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
  3105. check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
  3106. check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
  3107. check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
  3108. check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
  3109. pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
  3110. rc = -EINVAL;
  3111. goto err_release_firmware;
  3112. }
  3113. if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
  3114. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
  3115. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
  3116. pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
  3117. rc = -EINVAL;
  3118. goto err_release_firmware;
  3119. }
  3120. out:
  3121. return rc;
  3122. err_release_firmware:
  3123. release_firmware(bp->rv2p_firmware);
  3124. bp->rv2p_firmware = NULL;
  3125. err_release_mips_firmware:
  3126. release_firmware(bp->mips_firmware);
  3127. goto out;
  3128. }
  3129. static int bnx2_request_firmware(struct bnx2 *bp)
  3130. {
  3131. return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
  3132. }
  3133. static u32
  3134. rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
  3135. {
  3136. switch (idx) {
  3137. case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
  3138. rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
  3139. rv2p_code |= RV2P_BD_PAGE_SIZE;
  3140. break;
  3141. }
  3142. return rv2p_code;
  3143. }
  3144. static int
  3145. load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
  3146. const struct bnx2_rv2p_fw_file_entry *fw_entry)
  3147. {
  3148. u32 rv2p_code_len, file_offset;
  3149. __be32 *rv2p_code;
  3150. int i;
  3151. u32 val, cmd, addr;
  3152. rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
  3153. file_offset = be32_to_cpu(fw_entry->rv2p.offset);
  3154. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3155. if (rv2p_proc == RV2P_PROC1) {
  3156. cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
  3157. addr = BNX2_RV2P_PROC1_ADDR_CMD;
  3158. } else {
  3159. cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
  3160. addr = BNX2_RV2P_PROC2_ADDR_CMD;
  3161. }
  3162. for (i = 0; i < rv2p_code_len; i += 8) {
  3163. BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
  3164. rv2p_code++;
  3165. BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
  3166. rv2p_code++;
  3167. val = (i / 8) | cmd;
  3168. BNX2_WR(bp, addr, val);
  3169. }
  3170. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3171. for (i = 0; i < 8; i++) {
  3172. u32 loc, code;
  3173. loc = be32_to_cpu(fw_entry->fixup[i]);
  3174. if (loc && ((loc * 4) < rv2p_code_len)) {
  3175. code = be32_to_cpu(*(rv2p_code + loc - 1));
  3176. BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
  3177. code = be32_to_cpu(*(rv2p_code + loc));
  3178. code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
  3179. BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, code);
  3180. val = (loc / 2) | cmd;
  3181. BNX2_WR(bp, addr, val);
  3182. }
  3183. }
  3184. /* Reset the processor, un-stall is done later. */
  3185. if (rv2p_proc == RV2P_PROC1) {
  3186. BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
  3187. }
  3188. else {
  3189. BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
  3190. }
  3191. return 0;
  3192. }
  3193. static int
  3194. load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
  3195. const struct bnx2_mips_fw_file_entry *fw_entry)
  3196. {
  3197. u32 addr, len, file_offset;
  3198. __be32 *data;
  3199. u32 offset;
  3200. u32 val;
  3201. /* Halt the CPU. */
  3202. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3203. val |= cpu_reg->mode_value_halt;
  3204. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3205. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3206. /* Load the Text area. */
  3207. addr = be32_to_cpu(fw_entry->text.addr);
  3208. len = be32_to_cpu(fw_entry->text.len);
  3209. file_offset = be32_to_cpu(fw_entry->text.offset);
  3210. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3211. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3212. if (len) {
  3213. int j;
  3214. for (j = 0; j < (len / 4); j++, offset += 4)
  3215. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3216. }
  3217. /* Load the Data area. */
  3218. addr = be32_to_cpu(fw_entry->data.addr);
  3219. len = be32_to_cpu(fw_entry->data.len);
  3220. file_offset = be32_to_cpu(fw_entry->data.offset);
  3221. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3222. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3223. if (len) {
  3224. int j;
  3225. for (j = 0; j < (len / 4); j++, offset += 4)
  3226. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3227. }
  3228. /* Load the Read-Only area. */
  3229. addr = be32_to_cpu(fw_entry->rodata.addr);
  3230. len = be32_to_cpu(fw_entry->rodata.len);
  3231. file_offset = be32_to_cpu(fw_entry->rodata.offset);
  3232. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3233. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3234. if (len) {
  3235. int j;
  3236. for (j = 0; j < (len / 4); j++, offset += 4)
  3237. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3238. }
  3239. /* Clear the pre-fetch instruction. */
  3240. bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
  3241. val = be32_to_cpu(fw_entry->start_addr);
  3242. bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
  3243. /* Start the CPU. */
  3244. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3245. val &= ~cpu_reg->mode_value_halt;
  3246. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3247. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3248. return 0;
  3249. }
  3250. static int
  3251. bnx2_init_cpus(struct bnx2 *bp)
  3252. {
  3253. const struct bnx2_mips_fw_file *mips_fw =
  3254. (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3255. const struct bnx2_rv2p_fw_file *rv2p_fw =
  3256. (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3257. int rc;
  3258. /* Initialize the RV2P processor. */
  3259. load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
  3260. load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
  3261. /* Initialize the RX Processor. */
  3262. rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
  3263. if (rc)
  3264. goto init_cpu_err;
  3265. /* Initialize the TX Processor. */
  3266. rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
  3267. if (rc)
  3268. goto init_cpu_err;
  3269. /* Initialize the TX Patch-up Processor. */
  3270. rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
  3271. if (rc)
  3272. goto init_cpu_err;
  3273. /* Initialize the Completion Processor. */
  3274. rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
  3275. if (rc)
  3276. goto init_cpu_err;
  3277. /* Initialize the Command Processor. */
  3278. rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
  3279. init_cpu_err:
  3280. return rc;
  3281. }
  3282. static void
  3283. bnx2_setup_wol(struct bnx2 *bp)
  3284. {
  3285. int i;
  3286. u32 val, wol_msg;
  3287. if (bp->wol) {
  3288. u32 advertising;
  3289. u8 autoneg;
  3290. autoneg = bp->autoneg;
  3291. advertising = bp->advertising;
  3292. if (bp->phy_port == PORT_TP) {
  3293. bp->autoneg = AUTONEG_SPEED;
  3294. bp->advertising = ADVERTISED_10baseT_Half |
  3295. ADVERTISED_10baseT_Full |
  3296. ADVERTISED_100baseT_Half |
  3297. ADVERTISED_100baseT_Full |
  3298. ADVERTISED_Autoneg;
  3299. }
  3300. spin_lock_bh(&bp->phy_lock);
  3301. bnx2_setup_phy(bp, bp->phy_port);
  3302. spin_unlock_bh(&bp->phy_lock);
  3303. bp->autoneg = autoneg;
  3304. bp->advertising = advertising;
  3305. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  3306. val = BNX2_RD(bp, BNX2_EMAC_MODE);
  3307. /* Enable port mode. */
  3308. val &= ~BNX2_EMAC_MODE_PORT;
  3309. val |= BNX2_EMAC_MODE_MPKT_RCVD |
  3310. BNX2_EMAC_MODE_ACPI_RCVD |
  3311. BNX2_EMAC_MODE_MPKT;
  3312. if (bp->phy_port == PORT_TP) {
  3313. val |= BNX2_EMAC_MODE_PORT_MII;
  3314. } else {
  3315. val |= BNX2_EMAC_MODE_PORT_GMII;
  3316. if (bp->line_speed == SPEED_2500)
  3317. val |= BNX2_EMAC_MODE_25G_MODE;
  3318. }
  3319. BNX2_WR(bp, BNX2_EMAC_MODE, val);
  3320. /* receive all multicast */
  3321. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3322. BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3323. 0xffffffff);
  3324. }
  3325. BNX2_WR(bp, BNX2_EMAC_RX_MODE, BNX2_EMAC_RX_MODE_SORT_MODE);
  3326. val = 1 | BNX2_RPM_SORT_USER0_BC_EN | BNX2_RPM_SORT_USER0_MC_EN;
  3327. BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3328. BNX2_WR(bp, BNX2_RPM_SORT_USER0, val);
  3329. BNX2_WR(bp, BNX2_RPM_SORT_USER0, val | BNX2_RPM_SORT_USER0_ENA);
  3330. /* Need to enable EMAC and RPM for WOL. */
  3331. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  3332. BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
  3333. BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
  3334. BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
  3335. val = BNX2_RD(bp, BNX2_RPM_CONFIG);
  3336. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3337. BNX2_WR(bp, BNX2_RPM_CONFIG, val);
  3338. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  3339. } else {
  3340. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  3341. }
  3342. if (!(bp->flags & BNX2_FLAG_NO_WOL)) {
  3343. u32 val;
  3344. wol_msg |= BNX2_DRV_MSG_DATA_WAIT3;
  3345. if (bp->fw_last_msg || BNX2_CHIP(bp) != BNX2_CHIP_5709) {
  3346. bnx2_fw_sync(bp, wol_msg, 1, 0);
  3347. return;
  3348. }
  3349. /* Tell firmware not to power down the PHY yet, otherwise
  3350. * the chip will take a long time to respond to MMIO reads.
  3351. */
  3352. val = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
  3353. bnx2_shmem_wr(bp, BNX2_PORT_FEATURE,
  3354. val | BNX2_PORT_FEATURE_ASF_ENABLED);
  3355. bnx2_fw_sync(bp, wol_msg, 1, 0);
  3356. bnx2_shmem_wr(bp, BNX2_PORT_FEATURE, val);
  3357. }
  3358. }
  3359. static int
  3360. bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
  3361. {
  3362. switch (state) {
  3363. case PCI_D0: {
  3364. u32 val;
  3365. pci_enable_wake(bp->pdev, PCI_D0, false);
  3366. pci_set_power_state(bp->pdev, PCI_D0);
  3367. val = BNX2_RD(bp, BNX2_EMAC_MODE);
  3368. val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
  3369. val &= ~BNX2_EMAC_MODE_MPKT;
  3370. BNX2_WR(bp, BNX2_EMAC_MODE, val);
  3371. val = BNX2_RD(bp, BNX2_RPM_CONFIG);
  3372. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3373. BNX2_WR(bp, BNX2_RPM_CONFIG, val);
  3374. break;
  3375. }
  3376. case PCI_D3hot: {
  3377. bnx2_setup_wol(bp);
  3378. pci_wake_from_d3(bp->pdev, bp->wol);
  3379. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
  3380. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)) {
  3381. if (bp->wol)
  3382. pci_set_power_state(bp->pdev, PCI_D3hot);
  3383. break;
  3384. }
  3385. if (!bp->fw_last_msg && BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3386. u32 val;
  3387. /* Tell firmware not to power down the PHY yet,
  3388. * otherwise the other port may not respond to
  3389. * MMIO reads.
  3390. */
  3391. val = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  3392. val &= ~BNX2_CONDITION_PM_STATE_MASK;
  3393. val |= BNX2_CONDITION_PM_STATE_UNPREP;
  3394. bnx2_shmem_wr(bp, BNX2_BC_STATE_CONDITION, val);
  3395. }
  3396. pci_set_power_state(bp->pdev, PCI_D3hot);
  3397. /* No more memory access after this point until
  3398. * device is brought back to D0.
  3399. */
  3400. break;
  3401. }
  3402. default:
  3403. return -EINVAL;
  3404. }
  3405. return 0;
  3406. }
  3407. static int
  3408. bnx2_acquire_nvram_lock(struct bnx2 *bp)
  3409. {
  3410. u32 val;
  3411. int j;
  3412. /* Request access to the flash interface. */
  3413. BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
  3414. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3415. val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
  3416. if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
  3417. break;
  3418. udelay(5);
  3419. }
  3420. if (j >= NVRAM_TIMEOUT_COUNT)
  3421. return -EBUSY;
  3422. return 0;
  3423. }
  3424. static int
  3425. bnx2_release_nvram_lock(struct bnx2 *bp)
  3426. {
  3427. int j;
  3428. u32 val;
  3429. /* Relinquish nvram interface. */
  3430. BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
  3431. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3432. val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
  3433. if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
  3434. break;
  3435. udelay(5);
  3436. }
  3437. if (j >= NVRAM_TIMEOUT_COUNT)
  3438. return -EBUSY;
  3439. return 0;
  3440. }
  3441. static int
  3442. bnx2_enable_nvram_write(struct bnx2 *bp)
  3443. {
  3444. u32 val;
  3445. val = BNX2_RD(bp, BNX2_MISC_CFG);
  3446. BNX2_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
  3447. if (bp->flash_info->flags & BNX2_NV_WREN) {
  3448. int j;
  3449. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3450. BNX2_WR(bp, BNX2_NVM_COMMAND,
  3451. BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
  3452. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3453. udelay(5);
  3454. val = BNX2_RD(bp, BNX2_NVM_COMMAND);
  3455. if (val & BNX2_NVM_COMMAND_DONE)
  3456. break;
  3457. }
  3458. if (j >= NVRAM_TIMEOUT_COUNT)
  3459. return -EBUSY;
  3460. }
  3461. return 0;
  3462. }
  3463. static void
  3464. bnx2_disable_nvram_write(struct bnx2 *bp)
  3465. {
  3466. u32 val;
  3467. val = BNX2_RD(bp, BNX2_MISC_CFG);
  3468. BNX2_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
  3469. }
  3470. static void
  3471. bnx2_enable_nvram_access(struct bnx2 *bp)
  3472. {
  3473. u32 val;
  3474. val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3475. /* Enable both bits, even on read. */
  3476. BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3477. val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
  3478. }
  3479. static void
  3480. bnx2_disable_nvram_access(struct bnx2 *bp)
  3481. {
  3482. u32 val;
  3483. val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3484. /* Disable both bits, even after read. */
  3485. BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3486. val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
  3487. BNX2_NVM_ACCESS_ENABLE_WR_EN));
  3488. }
  3489. static int
  3490. bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
  3491. {
  3492. u32 cmd;
  3493. int j;
  3494. if (bp->flash_info->flags & BNX2_NV_BUFFERED)
  3495. /* Buffered flash, no erase needed */
  3496. return 0;
  3497. /* Build an erase command */
  3498. cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
  3499. BNX2_NVM_COMMAND_DOIT;
  3500. /* Need to clear DONE bit separately. */
  3501. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3502. /* Address of the NVRAM to read from. */
  3503. BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3504. /* Issue an erase command. */
  3505. BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
  3506. /* Wait for completion. */
  3507. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3508. u32 val;
  3509. udelay(5);
  3510. val = BNX2_RD(bp, BNX2_NVM_COMMAND);
  3511. if (val & BNX2_NVM_COMMAND_DONE)
  3512. break;
  3513. }
  3514. if (j >= NVRAM_TIMEOUT_COUNT)
  3515. return -EBUSY;
  3516. return 0;
  3517. }
  3518. static int
  3519. bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
  3520. {
  3521. u32 cmd;
  3522. int j;
  3523. /* Build the command word. */
  3524. cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
  3525. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3526. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3527. offset = ((offset / bp->flash_info->page_size) <<
  3528. bp->flash_info->page_bits) +
  3529. (offset % bp->flash_info->page_size);
  3530. }
  3531. /* Need to clear DONE bit separately. */
  3532. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3533. /* Address of the NVRAM to read from. */
  3534. BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3535. /* Issue a read command. */
  3536. BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
  3537. /* Wait for completion. */
  3538. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3539. u32 val;
  3540. udelay(5);
  3541. val = BNX2_RD(bp, BNX2_NVM_COMMAND);
  3542. if (val & BNX2_NVM_COMMAND_DONE) {
  3543. __be32 v = cpu_to_be32(BNX2_RD(bp, BNX2_NVM_READ));
  3544. memcpy(ret_val, &v, 4);
  3545. break;
  3546. }
  3547. }
  3548. if (j >= NVRAM_TIMEOUT_COUNT)
  3549. return -EBUSY;
  3550. return 0;
  3551. }
  3552. static int
  3553. bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
  3554. {
  3555. u32 cmd;
  3556. __be32 val32;
  3557. int j;
  3558. /* Build the command word. */
  3559. cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
  3560. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3561. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3562. offset = ((offset / bp->flash_info->page_size) <<
  3563. bp->flash_info->page_bits) +
  3564. (offset % bp->flash_info->page_size);
  3565. }
  3566. /* Need to clear DONE bit separately. */
  3567. BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3568. memcpy(&val32, val, 4);
  3569. /* Write the data. */
  3570. BNX2_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
  3571. /* Address of the NVRAM to write to. */
  3572. BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3573. /* Issue the write command. */
  3574. BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
  3575. /* Wait for completion. */
  3576. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3577. udelay(5);
  3578. if (BNX2_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
  3579. break;
  3580. }
  3581. if (j >= NVRAM_TIMEOUT_COUNT)
  3582. return -EBUSY;
  3583. return 0;
  3584. }
  3585. static int
  3586. bnx2_init_nvram(struct bnx2 *bp)
  3587. {
  3588. u32 val;
  3589. int j, entry_count, rc = 0;
  3590. const struct flash_spec *flash;
  3591. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3592. bp->flash_info = &flash_5709;
  3593. goto get_flash_size;
  3594. }
  3595. /* Determine the selected interface. */
  3596. val = BNX2_RD(bp, BNX2_NVM_CFG1);
  3597. entry_count = ARRAY_SIZE(flash_table);
  3598. if (val & 0x40000000) {
  3599. /* Flash interface has been reconfigured */
  3600. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3601. j++, flash++) {
  3602. if ((val & FLASH_BACKUP_STRAP_MASK) ==
  3603. (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
  3604. bp->flash_info = flash;
  3605. break;
  3606. }
  3607. }
  3608. }
  3609. else {
  3610. u32 mask;
  3611. /* Not yet been reconfigured */
  3612. if (val & (1 << 23))
  3613. mask = FLASH_BACKUP_STRAP_MASK;
  3614. else
  3615. mask = FLASH_STRAP_MASK;
  3616. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3617. j++, flash++) {
  3618. if ((val & mask) == (flash->strapping & mask)) {
  3619. bp->flash_info = flash;
  3620. /* Request access to the flash interface. */
  3621. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3622. return rc;
  3623. /* Enable access to flash interface */
  3624. bnx2_enable_nvram_access(bp);
  3625. /* Reconfigure the flash interface */
  3626. BNX2_WR(bp, BNX2_NVM_CFG1, flash->config1);
  3627. BNX2_WR(bp, BNX2_NVM_CFG2, flash->config2);
  3628. BNX2_WR(bp, BNX2_NVM_CFG3, flash->config3);
  3629. BNX2_WR(bp, BNX2_NVM_WRITE1, flash->write1);
  3630. /* Disable access to flash interface */
  3631. bnx2_disable_nvram_access(bp);
  3632. bnx2_release_nvram_lock(bp);
  3633. break;
  3634. }
  3635. }
  3636. } /* if (val & 0x40000000) */
  3637. if (j == entry_count) {
  3638. bp->flash_info = NULL;
  3639. pr_alert("Unknown flash/EEPROM type\n");
  3640. return -ENODEV;
  3641. }
  3642. get_flash_size:
  3643. val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
  3644. val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
  3645. if (val)
  3646. bp->flash_size = val;
  3647. else
  3648. bp->flash_size = bp->flash_info->total_size;
  3649. return rc;
  3650. }
  3651. static int
  3652. bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
  3653. int buf_size)
  3654. {
  3655. int rc = 0;
  3656. u32 cmd_flags, offset32, len32, extra;
  3657. if (buf_size == 0)
  3658. return 0;
  3659. /* Request access to the flash interface. */
  3660. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3661. return rc;
  3662. /* Enable access to flash interface */
  3663. bnx2_enable_nvram_access(bp);
  3664. len32 = buf_size;
  3665. offset32 = offset;
  3666. extra = 0;
  3667. cmd_flags = 0;
  3668. if (offset32 & 3) {
  3669. u8 buf[4];
  3670. u32 pre_len;
  3671. offset32 &= ~3;
  3672. pre_len = 4 - (offset & 3);
  3673. if (pre_len >= len32) {
  3674. pre_len = len32;
  3675. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3676. BNX2_NVM_COMMAND_LAST;
  3677. }
  3678. else {
  3679. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3680. }
  3681. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3682. if (rc)
  3683. return rc;
  3684. memcpy(ret_buf, buf + (offset & 3), pre_len);
  3685. offset32 += 4;
  3686. ret_buf += pre_len;
  3687. len32 -= pre_len;
  3688. }
  3689. if (len32 & 3) {
  3690. extra = 4 - (len32 & 3);
  3691. len32 = (len32 + 4) & ~3;
  3692. }
  3693. if (len32 == 4) {
  3694. u8 buf[4];
  3695. if (cmd_flags)
  3696. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3697. else
  3698. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3699. BNX2_NVM_COMMAND_LAST;
  3700. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3701. memcpy(ret_buf, buf, 4 - extra);
  3702. }
  3703. else if (len32 > 0) {
  3704. u8 buf[4];
  3705. /* Read the first word. */
  3706. if (cmd_flags)
  3707. cmd_flags = 0;
  3708. else
  3709. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3710. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
  3711. /* Advance to the next dword. */
  3712. offset32 += 4;
  3713. ret_buf += 4;
  3714. len32 -= 4;
  3715. while (len32 > 4 && rc == 0) {
  3716. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
  3717. /* Advance to the next dword. */
  3718. offset32 += 4;
  3719. ret_buf += 4;
  3720. len32 -= 4;
  3721. }
  3722. if (rc)
  3723. return rc;
  3724. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3725. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3726. memcpy(ret_buf, buf, 4 - extra);
  3727. }
  3728. /* Disable access to flash interface */
  3729. bnx2_disable_nvram_access(bp);
  3730. bnx2_release_nvram_lock(bp);
  3731. return rc;
  3732. }
  3733. static int
  3734. bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
  3735. int buf_size)
  3736. {
  3737. u32 written, offset32, len32;
  3738. u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
  3739. int rc = 0;
  3740. int align_start, align_end;
  3741. buf = data_buf;
  3742. offset32 = offset;
  3743. len32 = buf_size;
  3744. align_start = align_end = 0;
  3745. if ((align_start = (offset32 & 3))) {
  3746. offset32 &= ~3;
  3747. len32 += align_start;
  3748. if (len32 < 4)
  3749. len32 = 4;
  3750. if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
  3751. return rc;
  3752. }
  3753. if (len32 & 3) {
  3754. align_end = 4 - (len32 & 3);
  3755. len32 += align_end;
  3756. if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
  3757. return rc;
  3758. }
  3759. if (align_start || align_end) {
  3760. align_buf = kmalloc(len32, GFP_KERNEL);
  3761. if (!align_buf)
  3762. return -ENOMEM;
  3763. if (align_start) {
  3764. memcpy(align_buf, start, 4);
  3765. }
  3766. if (align_end) {
  3767. memcpy(align_buf + len32 - 4, end, 4);
  3768. }
  3769. memcpy(align_buf + align_start, data_buf, buf_size);
  3770. buf = align_buf;
  3771. }
  3772. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3773. flash_buffer = kmalloc(264, GFP_KERNEL);
  3774. if (!flash_buffer) {
  3775. rc = -ENOMEM;
  3776. goto nvram_write_end;
  3777. }
  3778. }
  3779. written = 0;
  3780. while ((written < len32) && (rc == 0)) {
  3781. u32 page_start, page_end, data_start, data_end;
  3782. u32 addr, cmd_flags;
  3783. int i;
  3784. /* Find the page_start addr */
  3785. page_start = offset32 + written;
  3786. page_start -= (page_start % bp->flash_info->page_size);
  3787. /* Find the page_end addr */
  3788. page_end = page_start + bp->flash_info->page_size;
  3789. /* Find the data_start addr */
  3790. data_start = (written == 0) ? offset32 : page_start;
  3791. /* Find the data_end addr */
  3792. data_end = (page_end > offset32 + len32) ?
  3793. (offset32 + len32) : page_end;
  3794. /* Request access to the flash interface. */
  3795. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3796. goto nvram_write_end;
  3797. /* Enable access to flash interface */
  3798. bnx2_enable_nvram_access(bp);
  3799. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3800. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3801. int j;
  3802. /* Read the whole page into the buffer
  3803. * (non-buffer flash only) */
  3804. for (j = 0; j < bp->flash_info->page_size; j += 4) {
  3805. if (j == (bp->flash_info->page_size - 4)) {
  3806. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3807. }
  3808. rc = bnx2_nvram_read_dword(bp,
  3809. page_start + j,
  3810. &flash_buffer[j],
  3811. cmd_flags);
  3812. if (rc)
  3813. goto nvram_write_end;
  3814. cmd_flags = 0;
  3815. }
  3816. }
  3817. /* Enable writes to flash interface (unlock write-protect) */
  3818. if ((rc = bnx2_enable_nvram_write(bp)) != 0)
  3819. goto nvram_write_end;
  3820. /* Loop to write back the buffer data from page_start to
  3821. * data_start */
  3822. i = 0;
  3823. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3824. /* Erase the page */
  3825. if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
  3826. goto nvram_write_end;
  3827. /* Re-enable the write again for the actual write */
  3828. bnx2_enable_nvram_write(bp);
  3829. for (addr = page_start; addr < data_start;
  3830. addr += 4, i += 4) {
  3831. rc = bnx2_nvram_write_dword(bp, addr,
  3832. &flash_buffer[i], cmd_flags);
  3833. if (rc != 0)
  3834. goto nvram_write_end;
  3835. cmd_flags = 0;
  3836. }
  3837. }
  3838. /* Loop to write the new data from data_start to data_end */
  3839. for (addr = data_start; addr < data_end; addr += 4, i += 4) {
  3840. if ((addr == page_end - 4) ||
  3841. ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
  3842. (addr == data_end - 4))) {
  3843. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3844. }
  3845. rc = bnx2_nvram_write_dword(bp, addr, buf,
  3846. cmd_flags);
  3847. if (rc != 0)
  3848. goto nvram_write_end;
  3849. cmd_flags = 0;
  3850. buf += 4;
  3851. }
  3852. /* Loop to write back the buffer data from data_end
  3853. * to page_end */
  3854. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3855. for (addr = data_end; addr < page_end;
  3856. addr += 4, i += 4) {
  3857. if (addr == page_end-4) {
  3858. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3859. }
  3860. rc = bnx2_nvram_write_dword(bp, addr,
  3861. &flash_buffer[i], cmd_flags);
  3862. if (rc != 0)
  3863. goto nvram_write_end;
  3864. cmd_flags = 0;
  3865. }
  3866. }
  3867. /* Disable writes to flash interface (lock write-protect) */
  3868. bnx2_disable_nvram_write(bp);
  3869. /* Disable access to flash interface */
  3870. bnx2_disable_nvram_access(bp);
  3871. bnx2_release_nvram_lock(bp);
  3872. /* Increment written */
  3873. written += data_end - data_start;
  3874. }
  3875. nvram_write_end:
  3876. kfree(flash_buffer);
  3877. kfree(align_buf);
  3878. return rc;
  3879. }
  3880. static void
  3881. bnx2_init_fw_cap(struct bnx2 *bp)
  3882. {
  3883. u32 val, sig = 0;
  3884. bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3885. bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
  3886. if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
  3887. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3888. val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
  3889. if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
  3890. return;
  3891. if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
  3892. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3893. sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
  3894. }
  3895. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  3896. (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
  3897. u32 link;
  3898. bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3899. link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  3900. if (link & BNX2_LINK_STATUS_SERDES_LINK)
  3901. bp->phy_port = PORT_FIBRE;
  3902. else
  3903. bp->phy_port = PORT_TP;
  3904. sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
  3905. BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
  3906. }
  3907. if (netif_running(bp->dev) && sig)
  3908. bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
  3909. }
  3910. static void
  3911. bnx2_setup_msix_tbl(struct bnx2 *bp)
  3912. {
  3913. BNX2_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
  3914. BNX2_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
  3915. BNX2_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
  3916. }
  3917. static void
  3918. bnx2_wait_dma_complete(struct bnx2 *bp)
  3919. {
  3920. u32 val;
  3921. int i;
  3922. /*
  3923. * Wait for the current PCI transaction to complete before
  3924. * issuing a reset.
  3925. */
  3926. if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
  3927. (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
  3928. BNX2_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
  3929. BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
  3930. BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
  3931. BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
  3932. BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
  3933. val = BNX2_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
  3934. udelay(5);
  3935. } else { /* 5709 */
  3936. val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  3937. val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  3938. BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  3939. val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  3940. for (i = 0; i < 100; i++) {
  3941. msleep(1);
  3942. val = BNX2_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
  3943. if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
  3944. break;
  3945. }
  3946. }
  3947. return;
  3948. }
  3949. static int
  3950. bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
  3951. {
  3952. u32 val;
  3953. int i, rc = 0;
  3954. u8 old_port;
  3955. /* Wait for the current PCI transaction to complete before
  3956. * issuing a reset. */
  3957. bnx2_wait_dma_complete(bp);
  3958. /* Wait for the firmware to tell us it is ok to issue a reset. */
  3959. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
  3960. /* Deposit a driver reset signature so the firmware knows that
  3961. * this is a soft reset. */
  3962. bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
  3963. BNX2_DRV_RESET_SIGNATURE_MAGIC);
  3964. /* Do a dummy read to force the chip to complete all current transaction
  3965. * before we issue a reset. */
  3966. val = BNX2_RD(bp, BNX2_MISC_ID);
  3967. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  3968. BNX2_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
  3969. BNX2_RD(bp, BNX2_MISC_COMMAND);
  3970. udelay(5);
  3971. val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3972. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3973. BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3974. } else {
  3975. val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3976. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3977. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3978. /* Chip reset. */
  3979. BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3980. /* Reading back any register after chip reset will hang the
  3981. * bus on 5706 A0 and A1. The msleep below provides plenty
  3982. * of margin for write posting.
  3983. */
  3984. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
  3985. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1))
  3986. msleep(20);
  3987. /* Reset takes approximate 30 usec */
  3988. for (i = 0; i < 10; i++) {
  3989. val = BNX2_RD(bp, BNX2_PCICFG_MISC_CONFIG);
  3990. if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3991. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
  3992. break;
  3993. udelay(10);
  3994. }
  3995. if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3996. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
  3997. pr_err("Chip reset did not complete\n");
  3998. return -EBUSY;
  3999. }
  4000. }
  4001. /* Make sure byte swapping is properly configured. */
  4002. val = BNX2_RD(bp, BNX2_PCI_SWAP_DIAG0);
  4003. if (val != 0x01020304) {
  4004. pr_err("Chip not in correct endian mode\n");
  4005. return -ENODEV;
  4006. }
  4007. /* Wait for the firmware to finish its initialization. */
  4008. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
  4009. if (rc)
  4010. return rc;
  4011. spin_lock_bh(&bp->phy_lock);
  4012. old_port = bp->phy_port;
  4013. bnx2_init_fw_cap(bp);
  4014. if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
  4015. old_port != bp->phy_port)
  4016. bnx2_set_default_remote_link(bp);
  4017. spin_unlock_bh(&bp->phy_lock);
  4018. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  4019. /* Adjust the voltage regular to two steps lower. The default
  4020. * of this register is 0x0000000e. */
  4021. BNX2_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
  4022. /* Remove bad rbuf memory from the free pool. */
  4023. rc = bnx2_alloc_bad_rbuf(bp);
  4024. }
  4025. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  4026. bnx2_setup_msix_tbl(bp);
  4027. /* Prevent MSIX table reads and write from timing out */
  4028. BNX2_WR(bp, BNX2_MISC_ECO_HW_CTL,
  4029. BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
  4030. }
  4031. return rc;
  4032. }
  4033. static int
  4034. bnx2_init_chip(struct bnx2 *bp)
  4035. {
  4036. u32 val, mtu;
  4037. int rc, i;
  4038. /* Make sure the interrupt is not active. */
  4039. BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  4040. val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
  4041. BNX2_DMA_CONFIG_DATA_WORD_SWAP |
  4042. #ifdef __BIG_ENDIAN
  4043. BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
  4044. #endif
  4045. BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
  4046. DMA_READ_CHANS << 12 |
  4047. DMA_WRITE_CHANS << 16;
  4048. val |= (0x2 << 20) | (1 << 11);
  4049. if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
  4050. val |= (1 << 23);
  4051. if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) &&
  4052. (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0) &&
  4053. !(bp->flags & BNX2_FLAG_PCIX))
  4054. val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
  4055. BNX2_WR(bp, BNX2_DMA_CONFIG, val);
  4056. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  4057. val = BNX2_RD(bp, BNX2_TDMA_CONFIG);
  4058. val |= BNX2_TDMA_CONFIG_ONE_DMA;
  4059. BNX2_WR(bp, BNX2_TDMA_CONFIG, val);
  4060. }
  4061. if (bp->flags & BNX2_FLAG_PCIX) {
  4062. u16 val16;
  4063. pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  4064. &val16);
  4065. pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  4066. val16 & ~PCI_X_CMD_ERO);
  4067. }
  4068. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  4069. BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
  4070. BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
  4071. BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
  4072. /* Initialize context mapping and zero out the quick contexts. The
  4073. * context block must have already been enabled. */
  4074. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4075. rc = bnx2_init_5709_context(bp);
  4076. if (rc)
  4077. return rc;
  4078. } else
  4079. bnx2_init_context(bp);
  4080. if ((rc = bnx2_init_cpus(bp)) != 0)
  4081. return rc;
  4082. bnx2_init_nvram(bp);
  4083. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  4084. val = BNX2_RD(bp, BNX2_MQ_CONFIG);
  4085. val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
  4086. val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
  4087. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4088. val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
  4089. if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
  4090. val |= BNX2_MQ_CONFIG_HALT_DIS;
  4091. }
  4092. BNX2_WR(bp, BNX2_MQ_CONFIG, val);
  4093. val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
  4094. BNX2_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
  4095. BNX2_WR(bp, BNX2_MQ_KNL_WIND_END, val);
  4096. val = (BNX2_PAGE_BITS - 8) << 24;
  4097. BNX2_WR(bp, BNX2_RV2P_CONFIG, val);
  4098. /* Configure page size. */
  4099. val = BNX2_RD(bp, BNX2_TBDR_CONFIG);
  4100. val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
  4101. val |= (BNX2_PAGE_BITS - 8) << 24 | 0x40;
  4102. BNX2_WR(bp, BNX2_TBDR_CONFIG, val);
  4103. val = bp->mac_addr[0] +
  4104. (bp->mac_addr[1] << 8) +
  4105. (bp->mac_addr[2] << 16) +
  4106. bp->mac_addr[3] +
  4107. (bp->mac_addr[4] << 8) +
  4108. (bp->mac_addr[5] << 16);
  4109. BNX2_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
  4110. /* Program the MTU. Also include 4 bytes for CRC32. */
  4111. mtu = bp->dev->mtu;
  4112. val = mtu + ETH_HLEN + ETH_FCS_LEN;
  4113. if (val > (MAX_ETHERNET_PACKET_SIZE + ETH_HLEN + 4))
  4114. val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
  4115. BNX2_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
  4116. if (mtu < ETH_DATA_LEN)
  4117. mtu = ETH_DATA_LEN;
  4118. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
  4119. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
  4120. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
  4121. memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
  4122. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
  4123. bp->bnx2_napi[i].last_status_idx = 0;
  4124. bp->idle_chk_status_idx = 0xffff;
  4125. /* Set up how to generate a link change interrupt. */
  4126. BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  4127. BNX2_WR(bp, BNX2_HC_STATUS_ADDR_L,
  4128. (u64) bp->status_blk_mapping & 0xffffffff);
  4129. BNX2_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
  4130. BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
  4131. (u64) bp->stats_blk_mapping & 0xffffffff);
  4132. BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
  4133. (u64) bp->stats_blk_mapping >> 32);
  4134. BNX2_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
  4135. (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
  4136. BNX2_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
  4137. (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
  4138. BNX2_WR(bp, BNX2_HC_COMP_PROD_TRIP,
  4139. (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
  4140. BNX2_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4141. BNX2_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4142. BNX2_WR(bp, BNX2_HC_COM_TICKS,
  4143. (bp->com_ticks_int << 16) | bp->com_ticks);
  4144. BNX2_WR(bp, BNX2_HC_CMD_TICKS,
  4145. (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
  4146. if (bp->flags & BNX2_FLAG_BROKEN_STATS)
  4147. BNX2_WR(bp, BNX2_HC_STATS_TICKS, 0);
  4148. else
  4149. BNX2_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
  4150. BNX2_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
  4151. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)
  4152. val = BNX2_HC_CONFIG_COLLECT_STATS;
  4153. else {
  4154. val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
  4155. BNX2_HC_CONFIG_COLLECT_STATS;
  4156. }
  4157. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  4158. BNX2_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
  4159. BNX2_HC_MSIX_BIT_VECTOR_VAL);
  4160. val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
  4161. }
  4162. if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
  4163. val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
  4164. BNX2_WR(bp, BNX2_HC_CONFIG, val);
  4165. if (bp->rx_ticks < 25)
  4166. bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
  4167. else
  4168. bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
  4169. for (i = 1; i < bp->irq_nvecs; i++) {
  4170. u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
  4171. BNX2_HC_SB_CONFIG_1;
  4172. BNX2_WR(bp, base,
  4173. BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
  4174. BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
  4175. BNX2_HC_SB_CONFIG_1_ONE_SHOT);
  4176. BNX2_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
  4177. (bp->tx_quick_cons_trip_int << 16) |
  4178. bp->tx_quick_cons_trip);
  4179. BNX2_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
  4180. (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4181. BNX2_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
  4182. (bp->rx_quick_cons_trip_int << 16) |
  4183. bp->rx_quick_cons_trip);
  4184. BNX2_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
  4185. (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4186. }
  4187. /* Clear internal stats counters. */
  4188. BNX2_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
  4189. BNX2_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
  4190. /* Initialize the receive filter. */
  4191. bnx2_set_rx_mode(bp->dev);
  4192. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4193. val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  4194. val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  4195. BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  4196. }
  4197. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
  4198. 1, 0);
  4199. BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
  4200. BNX2_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
  4201. udelay(20);
  4202. bp->hc_cmd = BNX2_RD(bp, BNX2_HC_COMMAND);
  4203. return rc;
  4204. }
  4205. static void
  4206. bnx2_clear_ring_states(struct bnx2 *bp)
  4207. {
  4208. struct bnx2_napi *bnapi;
  4209. struct bnx2_tx_ring_info *txr;
  4210. struct bnx2_rx_ring_info *rxr;
  4211. int i;
  4212. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  4213. bnapi = &bp->bnx2_napi[i];
  4214. txr = &bnapi->tx_ring;
  4215. rxr = &bnapi->rx_ring;
  4216. txr->tx_cons = 0;
  4217. txr->hw_tx_cons = 0;
  4218. rxr->rx_prod_bseq = 0;
  4219. rxr->rx_prod = 0;
  4220. rxr->rx_cons = 0;
  4221. rxr->rx_pg_prod = 0;
  4222. rxr->rx_pg_cons = 0;
  4223. }
  4224. }
  4225. static void
  4226. bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
  4227. {
  4228. u32 val, offset0, offset1, offset2, offset3;
  4229. u32 cid_addr = GET_CID_ADDR(cid);
  4230. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4231. offset0 = BNX2_L2CTX_TYPE_XI;
  4232. offset1 = BNX2_L2CTX_CMD_TYPE_XI;
  4233. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
  4234. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
  4235. } else {
  4236. offset0 = BNX2_L2CTX_TYPE;
  4237. offset1 = BNX2_L2CTX_CMD_TYPE;
  4238. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
  4239. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
  4240. }
  4241. val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
  4242. bnx2_ctx_wr(bp, cid_addr, offset0, val);
  4243. val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
  4244. bnx2_ctx_wr(bp, cid_addr, offset1, val);
  4245. val = (u64) txr->tx_desc_mapping >> 32;
  4246. bnx2_ctx_wr(bp, cid_addr, offset2, val);
  4247. val = (u64) txr->tx_desc_mapping & 0xffffffff;
  4248. bnx2_ctx_wr(bp, cid_addr, offset3, val);
  4249. }
  4250. static void
  4251. bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
  4252. {
  4253. struct bnx2_tx_bd *txbd;
  4254. u32 cid = TX_CID;
  4255. struct bnx2_napi *bnapi;
  4256. struct bnx2_tx_ring_info *txr;
  4257. bnapi = &bp->bnx2_napi[ring_num];
  4258. txr = &bnapi->tx_ring;
  4259. if (ring_num == 0)
  4260. cid = TX_CID;
  4261. else
  4262. cid = TX_TSS_CID + ring_num - 1;
  4263. bp->tx_wake_thresh = bp->tx_ring_size / 2;
  4264. txbd = &txr->tx_desc_ring[BNX2_MAX_TX_DESC_CNT];
  4265. txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
  4266. txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
  4267. txr->tx_prod = 0;
  4268. txr->tx_prod_bseq = 0;
  4269. txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
  4270. txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
  4271. bnx2_init_tx_context(bp, cid, txr);
  4272. }
  4273. static void
  4274. bnx2_init_rxbd_rings(struct bnx2_rx_bd *rx_ring[], dma_addr_t dma[],
  4275. u32 buf_size, int num_rings)
  4276. {
  4277. int i;
  4278. struct bnx2_rx_bd *rxbd;
  4279. for (i = 0; i < num_rings; i++) {
  4280. int j;
  4281. rxbd = &rx_ring[i][0];
  4282. for (j = 0; j < BNX2_MAX_RX_DESC_CNT; j++, rxbd++) {
  4283. rxbd->rx_bd_len = buf_size;
  4284. rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
  4285. }
  4286. if (i == (num_rings - 1))
  4287. j = 0;
  4288. else
  4289. j = i + 1;
  4290. rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
  4291. rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
  4292. }
  4293. }
  4294. static void
  4295. bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
  4296. {
  4297. int i;
  4298. u16 prod, ring_prod;
  4299. u32 cid, rx_cid_addr, val;
  4300. struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
  4301. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4302. if (ring_num == 0)
  4303. cid = RX_CID;
  4304. else
  4305. cid = RX_RSS_CID + ring_num - 1;
  4306. rx_cid_addr = GET_CID_ADDR(cid);
  4307. bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
  4308. bp->rx_buf_use_size, bp->rx_max_ring);
  4309. bnx2_init_rx_context(bp, cid);
  4310. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  4311. val = BNX2_RD(bp, BNX2_MQ_MAP_L2_5);
  4312. BNX2_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
  4313. }
  4314. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
  4315. if (bp->rx_pg_ring_size) {
  4316. bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
  4317. rxr->rx_pg_desc_mapping,
  4318. PAGE_SIZE, bp->rx_max_pg_ring);
  4319. val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
  4320. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
  4321. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
  4322. BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
  4323. val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
  4324. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
  4325. val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
  4326. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
  4327. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  4328. BNX2_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
  4329. }
  4330. val = (u64) rxr->rx_desc_mapping[0] >> 32;
  4331. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
  4332. val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
  4333. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
  4334. ring_prod = prod = rxr->rx_pg_prod;
  4335. for (i = 0; i < bp->rx_pg_ring_size; i++) {
  4336. if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4337. netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
  4338. ring_num, i, bp->rx_pg_ring_size);
  4339. break;
  4340. }
  4341. prod = BNX2_NEXT_RX_BD(prod);
  4342. ring_prod = BNX2_RX_PG_RING_IDX(prod);
  4343. }
  4344. rxr->rx_pg_prod = prod;
  4345. ring_prod = prod = rxr->rx_prod;
  4346. for (i = 0; i < bp->rx_ring_size; i++) {
  4347. if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4348. netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
  4349. ring_num, i, bp->rx_ring_size);
  4350. break;
  4351. }
  4352. prod = BNX2_NEXT_RX_BD(prod);
  4353. ring_prod = BNX2_RX_RING_IDX(prod);
  4354. }
  4355. rxr->rx_prod = prod;
  4356. rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
  4357. rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
  4358. rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
  4359. BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  4360. BNX2_WR16(bp, rxr->rx_bidx_addr, prod);
  4361. BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  4362. }
  4363. static void
  4364. bnx2_init_all_rings(struct bnx2 *bp)
  4365. {
  4366. int i;
  4367. u32 val;
  4368. bnx2_clear_ring_states(bp);
  4369. BNX2_WR(bp, BNX2_TSCH_TSS_CFG, 0);
  4370. for (i = 0; i < bp->num_tx_rings; i++)
  4371. bnx2_init_tx_ring(bp, i);
  4372. if (bp->num_tx_rings > 1)
  4373. BNX2_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
  4374. (TX_TSS_CID << 7));
  4375. BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
  4376. bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
  4377. for (i = 0; i < bp->num_rx_rings; i++)
  4378. bnx2_init_rx_ring(bp, i);
  4379. if (bp->num_rx_rings > 1) {
  4380. u32 tbl_32 = 0;
  4381. for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
  4382. int shift = (i % 8) << 2;
  4383. tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
  4384. if ((i % 8) == 7) {
  4385. BNX2_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
  4386. BNX2_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
  4387. BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
  4388. BNX2_RLUP_RSS_COMMAND_WRITE |
  4389. BNX2_RLUP_RSS_COMMAND_HASH_MASK);
  4390. tbl_32 = 0;
  4391. }
  4392. }
  4393. val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
  4394. BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
  4395. BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
  4396. }
  4397. }
  4398. static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
  4399. {
  4400. u32 max, num_rings = 1;
  4401. while (ring_size > BNX2_MAX_RX_DESC_CNT) {
  4402. ring_size -= BNX2_MAX_RX_DESC_CNT;
  4403. num_rings++;
  4404. }
  4405. /* round to next power of 2 */
  4406. max = max_size;
  4407. while ((max & num_rings) == 0)
  4408. max >>= 1;
  4409. if (num_rings != max)
  4410. max <<= 1;
  4411. return max;
  4412. }
  4413. static void
  4414. bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
  4415. {
  4416. u32 rx_size, rx_space, jumbo_size;
  4417. /* 8 for CRC and VLAN */
  4418. rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
  4419. rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
  4420. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4421. bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
  4422. bp->rx_pg_ring_size = 0;
  4423. bp->rx_max_pg_ring = 0;
  4424. bp->rx_max_pg_ring_idx = 0;
  4425. if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
  4426. int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
  4427. jumbo_size = size * pages;
  4428. if (jumbo_size > BNX2_MAX_TOTAL_RX_PG_DESC_CNT)
  4429. jumbo_size = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
  4430. bp->rx_pg_ring_size = jumbo_size;
  4431. bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
  4432. BNX2_MAX_RX_PG_RINGS);
  4433. bp->rx_max_pg_ring_idx =
  4434. (bp->rx_max_pg_ring * BNX2_RX_DESC_CNT) - 1;
  4435. rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
  4436. bp->rx_copy_thresh = 0;
  4437. }
  4438. bp->rx_buf_use_size = rx_size;
  4439. /* hw alignment + build_skb() overhead*/
  4440. bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
  4441. NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4442. bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
  4443. bp->rx_ring_size = size;
  4444. bp->rx_max_ring = bnx2_find_max_ring(size, BNX2_MAX_RX_RINGS);
  4445. bp->rx_max_ring_idx = (bp->rx_max_ring * BNX2_RX_DESC_CNT) - 1;
  4446. }
  4447. static void
  4448. bnx2_free_tx_skbs(struct bnx2 *bp)
  4449. {
  4450. int i;
  4451. for (i = 0; i < bp->num_tx_rings; i++) {
  4452. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4453. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4454. int j;
  4455. if (!txr->tx_buf_ring)
  4456. continue;
  4457. for (j = 0; j < BNX2_TX_DESC_CNT; ) {
  4458. struct bnx2_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
  4459. struct sk_buff *skb = tx_buf->skb;
  4460. int k, last;
  4461. if (!skb) {
  4462. j = BNX2_NEXT_TX_BD(j);
  4463. continue;
  4464. }
  4465. dma_unmap_single(&bp->pdev->dev,
  4466. dma_unmap_addr(tx_buf, mapping),
  4467. skb_headlen(skb),
  4468. PCI_DMA_TODEVICE);
  4469. tx_buf->skb = NULL;
  4470. last = tx_buf->nr_frags;
  4471. j = BNX2_NEXT_TX_BD(j);
  4472. for (k = 0; k < last; k++, j = BNX2_NEXT_TX_BD(j)) {
  4473. tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(j)];
  4474. dma_unmap_page(&bp->pdev->dev,
  4475. dma_unmap_addr(tx_buf, mapping),
  4476. skb_frag_size(&skb_shinfo(skb)->frags[k]),
  4477. PCI_DMA_TODEVICE);
  4478. }
  4479. dev_kfree_skb(skb);
  4480. }
  4481. netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
  4482. }
  4483. }
  4484. static void
  4485. bnx2_free_rx_skbs(struct bnx2 *bp)
  4486. {
  4487. int i;
  4488. for (i = 0; i < bp->num_rx_rings; i++) {
  4489. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4490. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4491. int j;
  4492. if (!rxr->rx_buf_ring)
  4493. return;
  4494. for (j = 0; j < bp->rx_max_ring_idx; j++) {
  4495. struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[j];
  4496. u8 *data = rx_buf->data;
  4497. if (!data)
  4498. continue;
  4499. dma_unmap_single(&bp->pdev->dev,
  4500. dma_unmap_addr(rx_buf, mapping),
  4501. bp->rx_buf_use_size,
  4502. PCI_DMA_FROMDEVICE);
  4503. rx_buf->data = NULL;
  4504. kfree(data);
  4505. }
  4506. for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
  4507. bnx2_free_rx_page(bp, rxr, j);
  4508. }
  4509. }
  4510. static void
  4511. bnx2_free_skbs(struct bnx2 *bp)
  4512. {
  4513. bnx2_free_tx_skbs(bp);
  4514. bnx2_free_rx_skbs(bp);
  4515. }
  4516. static int
  4517. bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
  4518. {
  4519. int rc;
  4520. rc = bnx2_reset_chip(bp, reset_code);
  4521. bnx2_free_skbs(bp);
  4522. if (rc)
  4523. return rc;
  4524. if ((rc = bnx2_init_chip(bp)) != 0)
  4525. return rc;
  4526. bnx2_init_all_rings(bp);
  4527. return 0;
  4528. }
  4529. static int
  4530. bnx2_init_nic(struct bnx2 *bp, int reset_phy)
  4531. {
  4532. int rc;
  4533. if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
  4534. return rc;
  4535. spin_lock_bh(&bp->phy_lock);
  4536. bnx2_init_phy(bp, reset_phy);
  4537. bnx2_set_link(bp);
  4538. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4539. bnx2_remote_phy_event(bp);
  4540. spin_unlock_bh(&bp->phy_lock);
  4541. return 0;
  4542. }
  4543. static int
  4544. bnx2_shutdown_chip(struct bnx2 *bp)
  4545. {
  4546. u32 reset_code;
  4547. if (bp->flags & BNX2_FLAG_NO_WOL)
  4548. reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
  4549. else if (bp->wol)
  4550. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  4551. else
  4552. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  4553. return bnx2_reset_chip(bp, reset_code);
  4554. }
  4555. static int
  4556. bnx2_test_registers(struct bnx2 *bp)
  4557. {
  4558. int ret;
  4559. int i, is_5709;
  4560. static const struct {
  4561. u16 offset;
  4562. u16 flags;
  4563. #define BNX2_FL_NOT_5709 1
  4564. u32 rw_mask;
  4565. u32 ro_mask;
  4566. } reg_tbl[] = {
  4567. { 0x006c, 0, 0x00000000, 0x0000003f },
  4568. { 0x0090, 0, 0xffffffff, 0x00000000 },
  4569. { 0x0094, 0, 0x00000000, 0x00000000 },
  4570. { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
  4571. { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4572. { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4573. { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
  4574. { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
  4575. { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4576. { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
  4577. { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4578. { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4579. { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4580. { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4581. { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4582. { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4583. { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4584. { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4585. { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4586. { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
  4587. { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
  4588. { 0x1000, 0, 0x00000000, 0x00000001 },
  4589. { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
  4590. { 0x1408, 0, 0x01c00800, 0x00000000 },
  4591. { 0x149c, 0, 0x8000ffff, 0x00000000 },
  4592. { 0x14a8, 0, 0x00000000, 0x000001ff },
  4593. { 0x14ac, 0, 0x0fffffff, 0x10000000 },
  4594. { 0x14b0, 0, 0x00000002, 0x00000001 },
  4595. { 0x14b8, 0, 0x00000000, 0x00000000 },
  4596. { 0x14c0, 0, 0x00000000, 0x00000009 },
  4597. { 0x14c4, 0, 0x00003fff, 0x00000000 },
  4598. { 0x14cc, 0, 0x00000000, 0x00000001 },
  4599. { 0x14d0, 0, 0xffffffff, 0x00000000 },
  4600. { 0x1800, 0, 0x00000000, 0x00000001 },
  4601. { 0x1804, 0, 0x00000000, 0x00000003 },
  4602. { 0x2800, 0, 0x00000000, 0x00000001 },
  4603. { 0x2804, 0, 0x00000000, 0x00003f01 },
  4604. { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
  4605. { 0x2810, 0, 0xffff0000, 0x00000000 },
  4606. { 0x2814, 0, 0xffff0000, 0x00000000 },
  4607. { 0x2818, 0, 0xffff0000, 0x00000000 },
  4608. { 0x281c, 0, 0xffff0000, 0x00000000 },
  4609. { 0x2834, 0, 0xffffffff, 0x00000000 },
  4610. { 0x2840, 0, 0x00000000, 0xffffffff },
  4611. { 0x2844, 0, 0x00000000, 0xffffffff },
  4612. { 0x2848, 0, 0xffffffff, 0x00000000 },
  4613. { 0x284c, 0, 0xf800f800, 0x07ff07ff },
  4614. { 0x2c00, 0, 0x00000000, 0x00000011 },
  4615. { 0x2c04, 0, 0x00000000, 0x00030007 },
  4616. { 0x3c00, 0, 0x00000000, 0x00000001 },
  4617. { 0x3c04, 0, 0x00000000, 0x00070000 },
  4618. { 0x3c08, 0, 0x00007f71, 0x07f00000 },
  4619. { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
  4620. { 0x3c10, 0, 0xffffffff, 0x00000000 },
  4621. { 0x3c14, 0, 0x00000000, 0xffffffff },
  4622. { 0x3c18, 0, 0x00000000, 0xffffffff },
  4623. { 0x3c1c, 0, 0xfffff000, 0x00000000 },
  4624. { 0x3c20, 0, 0xffffff00, 0x00000000 },
  4625. { 0x5004, 0, 0x00000000, 0x0000007f },
  4626. { 0x5008, 0, 0x0f0007ff, 0x00000000 },
  4627. { 0x5c00, 0, 0x00000000, 0x00000001 },
  4628. { 0x5c04, 0, 0x00000000, 0x0003000f },
  4629. { 0x5c08, 0, 0x00000003, 0x00000000 },
  4630. { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
  4631. { 0x5c10, 0, 0x00000000, 0xffffffff },
  4632. { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
  4633. { 0x5c84, 0, 0x00000000, 0x0000f333 },
  4634. { 0x5c88, 0, 0x00000000, 0x00077373 },
  4635. { 0x5c8c, 0, 0x00000000, 0x0007f737 },
  4636. { 0x6808, 0, 0x0000ff7f, 0x00000000 },
  4637. { 0x680c, 0, 0xffffffff, 0x00000000 },
  4638. { 0x6810, 0, 0xffffffff, 0x00000000 },
  4639. { 0x6814, 0, 0xffffffff, 0x00000000 },
  4640. { 0x6818, 0, 0xffffffff, 0x00000000 },
  4641. { 0x681c, 0, 0xffffffff, 0x00000000 },
  4642. { 0x6820, 0, 0x00ff00ff, 0x00000000 },
  4643. { 0x6824, 0, 0x00ff00ff, 0x00000000 },
  4644. { 0x6828, 0, 0x00ff00ff, 0x00000000 },
  4645. { 0x682c, 0, 0x03ff03ff, 0x00000000 },
  4646. { 0x6830, 0, 0x03ff03ff, 0x00000000 },
  4647. { 0x6834, 0, 0x03ff03ff, 0x00000000 },
  4648. { 0x6838, 0, 0x03ff03ff, 0x00000000 },
  4649. { 0x683c, 0, 0x0000ffff, 0x00000000 },
  4650. { 0x6840, 0, 0x00000ff0, 0x00000000 },
  4651. { 0x6844, 0, 0x00ffff00, 0x00000000 },
  4652. { 0x684c, 0, 0xffffffff, 0x00000000 },
  4653. { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
  4654. { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
  4655. { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
  4656. { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
  4657. { 0x6908, 0, 0x00000000, 0x0001ff0f },
  4658. { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
  4659. { 0xffff, 0, 0x00000000, 0x00000000 },
  4660. };
  4661. ret = 0;
  4662. is_5709 = 0;
  4663. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  4664. is_5709 = 1;
  4665. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  4666. u32 offset, rw_mask, ro_mask, save_val, val;
  4667. u16 flags = reg_tbl[i].flags;
  4668. if (is_5709 && (flags & BNX2_FL_NOT_5709))
  4669. continue;
  4670. offset = (u32) reg_tbl[i].offset;
  4671. rw_mask = reg_tbl[i].rw_mask;
  4672. ro_mask = reg_tbl[i].ro_mask;
  4673. save_val = readl(bp->regview + offset);
  4674. writel(0, bp->regview + offset);
  4675. val = readl(bp->regview + offset);
  4676. if ((val & rw_mask) != 0) {
  4677. goto reg_test_err;
  4678. }
  4679. if ((val & ro_mask) != (save_val & ro_mask)) {
  4680. goto reg_test_err;
  4681. }
  4682. writel(0xffffffff, bp->regview + offset);
  4683. val = readl(bp->regview + offset);
  4684. if ((val & rw_mask) != rw_mask) {
  4685. goto reg_test_err;
  4686. }
  4687. if ((val & ro_mask) != (save_val & ro_mask)) {
  4688. goto reg_test_err;
  4689. }
  4690. writel(save_val, bp->regview + offset);
  4691. continue;
  4692. reg_test_err:
  4693. writel(save_val, bp->regview + offset);
  4694. ret = -ENODEV;
  4695. break;
  4696. }
  4697. return ret;
  4698. }
  4699. static int
  4700. bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
  4701. {
  4702. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
  4703. 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
  4704. int i;
  4705. for (i = 0; i < sizeof(test_pattern) / 4; i++) {
  4706. u32 offset;
  4707. for (offset = 0; offset < size; offset += 4) {
  4708. bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
  4709. if (bnx2_reg_rd_ind(bp, start + offset) !=
  4710. test_pattern[i]) {
  4711. return -ENODEV;
  4712. }
  4713. }
  4714. }
  4715. return 0;
  4716. }
  4717. static int
  4718. bnx2_test_memory(struct bnx2 *bp)
  4719. {
  4720. int ret = 0;
  4721. int i;
  4722. static struct mem_entry {
  4723. u32 offset;
  4724. u32 len;
  4725. } mem_tbl_5706[] = {
  4726. { 0x60000, 0x4000 },
  4727. { 0xa0000, 0x3000 },
  4728. { 0xe0000, 0x4000 },
  4729. { 0x120000, 0x4000 },
  4730. { 0x1a0000, 0x4000 },
  4731. { 0x160000, 0x4000 },
  4732. { 0xffffffff, 0 },
  4733. },
  4734. mem_tbl_5709[] = {
  4735. { 0x60000, 0x4000 },
  4736. { 0xa0000, 0x3000 },
  4737. { 0xe0000, 0x4000 },
  4738. { 0x120000, 0x4000 },
  4739. { 0x1a0000, 0x4000 },
  4740. { 0xffffffff, 0 },
  4741. };
  4742. struct mem_entry *mem_tbl;
  4743. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  4744. mem_tbl = mem_tbl_5709;
  4745. else
  4746. mem_tbl = mem_tbl_5706;
  4747. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  4748. if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
  4749. mem_tbl[i].len)) != 0) {
  4750. return ret;
  4751. }
  4752. }
  4753. return ret;
  4754. }
  4755. #define BNX2_MAC_LOOPBACK 0
  4756. #define BNX2_PHY_LOOPBACK 1
  4757. static int
  4758. bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
  4759. {
  4760. unsigned int pkt_size, num_pkts, i;
  4761. struct sk_buff *skb;
  4762. u8 *data;
  4763. unsigned char *packet;
  4764. u16 rx_start_idx, rx_idx;
  4765. dma_addr_t map;
  4766. struct bnx2_tx_bd *txbd;
  4767. struct bnx2_sw_bd *rx_buf;
  4768. struct l2_fhdr *rx_hdr;
  4769. int ret = -ENODEV;
  4770. struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
  4771. struct bnx2_tx_ring_info *txr;
  4772. struct bnx2_rx_ring_info *rxr;
  4773. tx_napi = bnapi;
  4774. txr = &tx_napi->tx_ring;
  4775. rxr = &bnapi->rx_ring;
  4776. if (loopback_mode == BNX2_MAC_LOOPBACK) {
  4777. bp->loopback = MAC_LOOPBACK;
  4778. bnx2_set_mac_loopback(bp);
  4779. }
  4780. else if (loopback_mode == BNX2_PHY_LOOPBACK) {
  4781. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4782. return 0;
  4783. bp->loopback = PHY_LOOPBACK;
  4784. bnx2_set_phy_loopback(bp);
  4785. }
  4786. else
  4787. return -EINVAL;
  4788. pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
  4789. skb = netdev_alloc_skb(bp->dev, pkt_size);
  4790. if (!skb)
  4791. return -ENOMEM;
  4792. packet = skb_put(skb, pkt_size);
  4793. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  4794. memset(packet + ETH_ALEN, 0x0, 8);
  4795. for (i = 14; i < pkt_size; i++)
  4796. packet[i] = (unsigned char) (i & 0xff);
  4797. map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
  4798. PCI_DMA_TODEVICE);
  4799. if (dma_mapping_error(&bp->pdev->dev, map)) {
  4800. dev_kfree_skb(skb);
  4801. return -EIO;
  4802. }
  4803. BNX2_WR(bp, BNX2_HC_COMMAND,
  4804. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4805. BNX2_RD(bp, BNX2_HC_COMMAND);
  4806. udelay(5);
  4807. rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
  4808. num_pkts = 0;
  4809. txbd = &txr->tx_desc_ring[BNX2_TX_RING_IDX(txr->tx_prod)];
  4810. txbd->tx_bd_haddr_hi = (u64) map >> 32;
  4811. txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
  4812. txbd->tx_bd_mss_nbytes = pkt_size;
  4813. txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
  4814. num_pkts++;
  4815. txr->tx_prod = BNX2_NEXT_TX_BD(txr->tx_prod);
  4816. txr->tx_prod_bseq += pkt_size;
  4817. BNX2_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
  4818. BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  4819. udelay(100);
  4820. BNX2_WR(bp, BNX2_HC_COMMAND,
  4821. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4822. BNX2_RD(bp, BNX2_HC_COMMAND);
  4823. udelay(5);
  4824. dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
  4825. dev_kfree_skb(skb);
  4826. if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
  4827. goto loopback_test_done;
  4828. rx_idx = bnx2_get_hw_rx_cons(bnapi);
  4829. if (rx_idx != rx_start_idx + num_pkts) {
  4830. goto loopback_test_done;
  4831. }
  4832. rx_buf = &rxr->rx_buf_ring[rx_start_idx];
  4833. data = rx_buf->data;
  4834. rx_hdr = get_l2_fhdr(data);
  4835. data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
  4836. dma_sync_single_for_cpu(&bp->pdev->dev,
  4837. dma_unmap_addr(rx_buf, mapping),
  4838. bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
  4839. if (rx_hdr->l2_fhdr_status &
  4840. (L2_FHDR_ERRORS_BAD_CRC |
  4841. L2_FHDR_ERRORS_PHY_DECODE |
  4842. L2_FHDR_ERRORS_ALIGNMENT |
  4843. L2_FHDR_ERRORS_TOO_SHORT |
  4844. L2_FHDR_ERRORS_GIANT_FRAME)) {
  4845. goto loopback_test_done;
  4846. }
  4847. if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
  4848. goto loopback_test_done;
  4849. }
  4850. for (i = 14; i < pkt_size; i++) {
  4851. if (*(data + i) != (unsigned char) (i & 0xff)) {
  4852. goto loopback_test_done;
  4853. }
  4854. }
  4855. ret = 0;
  4856. loopback_test_done:
  4857. bp->loopback = 0;
  4858. return ret;
  4859. }
  4860. #define BNX2_MAC_LOOPBACK_FAILED 1
  4861. #define BNX2_PHY_LOOPBACK_FAILED 2
  4862. #define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
  4863. BNX2_PHY_LOOPBACK_FAILED)
  4864. static int
  4865. bnx2_test_loopback(struct bnx2 *bp)
  4866. {
  4867. int rc = 0;
  4868. if (!netif_running(bp->dev))
  4869. return BNX2_LOOPBACK_FAILED;
  4870. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  4871. spin_lock_bh(&bp->phy_lock);
  4872. bnx2_init_phy(bp, 1);
  4873. spin_unlock_bh(&bp->phy_lock);
  4874. if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
  4875. rc |= BNX2_MAC_LOOPBACK_FAILED;
  4876. if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
  4877. rc |= BNX2_PHY_LOOPBACK_FAILED;
  4878. return rc;
  4879. }
  4880. #define NVRAM_SIZE 0x200
  4881. #define CRC32_RESIDUAL 0xdebb20e3
  4882. static int
  4883. bnx2_test_nvram(struct bnx2 *bp)
  4884. {
  4885. __be32 buf[NVRAM_SIZE / 4];
  4886. u8 *data = (u8 *) buf;
  4887. int rc = 0;
  4888. u32 magic, csum;
  4889. if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
  4890. goto test_nvram_done;
  4891. magic = be32_to_cpu(buf[0]);
  4892. if (magic != 0x669955aa) {
  4893. rc = -ENODEV;
  4894. goto test_nvram_done;
  4895. }
  4896. if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
  4897. goto test_nvram_done;
  4898. csum = ether_crc_le(0x100, data);
  4899. if (csum != CRC32_RESIDUAL) {
  4900. rc = -ENODEV;
  4901. goto test_nvram_done;
  4902. }
  4903. csum = ether_crc_le(0x100, data + 0x100);
  4904. if (csum != CRC32_RESIDUAL) {
  4905. rc = -ENODEV;
  4906. }
  4907. test_nvram_done:
  4908. return rc;
  4909. }
  4910. static int
  4911. bnx2_test_link(struct bnx2 *bp)
  4912. {
  4913. u32 bmsr;
  4914. if (!netif_running(bp->dev))
  4915. return -ENODEV;
  4916. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  4917. if (bp->link_up)
  4918. return 0;
  4919. return -ENODEV;
  4920. }
  4921. spin_lock_bh(&bp->phy_lock);
  4922. bnx2_enable_bmsr1(bp);
  4923. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4924. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4925. bnx2_disable_bmsr1(bp);
  4926. spin_unlock_bh(&bp->phy_lock);
  4927. if (bmsr & BMSR_LSTATUS) {
  4928. return 0;
  4929. }
  4930. return -ENODEV;
  4931. }
  4932. static int
  4933. bnx2_test_intr(struct bnx2 *bp)
  4934. {
  4935. int i;
  4936. u16 status_idx;
  4937. if (!netif_running(bp->dev))
  4938. return -ENODEV;
  4939. status_idx = BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
  4940. /* This register is not touched during run-time. */
  4941. BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  4942. BNX2_RD(bp, BNX2_HC_COMMAND);
  4943. for (i = 0; i < 10; i++) {
  4944. if ((BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
  4945. status_idx) {
  4946. break;
  4947. }
  4948. msleep_interruptible(10);
  4949. }
  4950. if (i < 10)
  4951. return 0;
  4952. return -ENODEV;
  4953. }
  4954. /* Determining link for parallel detection. */
  4955. static int
  4956. bnx2_5706_serdes_has_link(struct bnx2 *bp)
  4957. {
  4958. u32 mode_ctl, an_dbg, exp;
  4959. if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
  4960. return 0;
  4961. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
  4962. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
  4963. if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
  4964. return 0;
  4965. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4966. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4967. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4968. if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
  4969. return 0;
  4970. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
  4971. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4972. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4973. if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
  4974. return 0;
  4975. return 1;
  4976. }
  4977. static void
  4978. bnx2_5706_serdes_timer(struct bnx2 *bp)
  4979. {
  4980. int check_link = 1;
  4981. spin_lock(&bp->phy_lock);
  4982. if (bp->serdes_an_pending) {
  4983. bp->serdes_an_pending--;
  4984. check_link = 0;
  4985. } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4986. u32 bmcr;
  4987. bp->current_interval = BNX2_TIMER_INTERVAL;
  4988. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4989. if (bmcr & BMCR_ANENABLE) {
  4990. if (bnx2_5706_serdes_has_link(bp)) {
  4991. bmcr &= ~BMCR_ANENABLE;
  4992. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4993. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4994. bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
  4995. }
  4996. }
  4997. }
  4998. else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
  4999. (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
  5000. u32 phy2;
  5001. bnx2_write_phy(bp, 0x17, 0x0f01);
  5002. bnx2_read_phy(bp, 0x15, &phy2);
  5003. if (phy2 & 0x20) {
  5004. u32 bmcr;
  5005. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5006. bmcr |= BMCR_ANENABLE;
  5007. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  5008. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  5009. }
  5010. } else
  5011. bp->current_interval = BNX2_TIMER_INTERVAL;
  5012. if (check_link) {
  5013. u32 val;
  5014. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  5015. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  5016. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  5017. if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
  5018. if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
  5019. bnx2_5706s_force_link_dn(bp, 1);
  5020. bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
  5021. } else
  5022. bnx2_set_link(bp);
  5023. } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
  5024. bnx2_set_link(bp);
  5025. }
  5026. spin_unlock(&bp->phy_lock);
  5027. }
  5028. static void
  5029. bnx2_5708_serdes_timer(struct bnx2 *bp)
  5030. {
  5031. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  5032. return;
  5033. if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
  5034. bp->serdes_an_pending = 0;
  5035. return;
  5036. }
  5037. spin_lock(&bp->phy_lock);
  5038. if (bp->serdes_an_pending)
  5039. bp->serdes_an_pending--;
  5040. else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  5041. u32 bmcr;
  5042. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5043. if (bmcr & BMCR_ANENABLE) {
  5044. bnx2_enable_forced_2g5(bp);
  5045. bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
  5046. } else {
  5047. bnx2_disable_forced_2g5(bp);
  5048. bp->serdes_an_pending = 2;
  5049. bp->current_interval = BNX2_TIMER_INTERVAL;
  5050. }
  5051. } else
  5052. bp->current_interval = BNX2_TIMER_INTERVAL;
  5053. spin_unlock(&bp->phy_lock);
  5054. }
  5055. static void
  5056. bnx2_timer(struct timer_list *t)
  5057. {
  5058. struct bnx2 *bp = from_timer(bp, t, timer);
  5059. if (!netif_running(bp->dev))
  5060. return;
  5061. if (atomic_read(&bp->intr_sem) != 0)
  5062. goto bnx2_restart_timer;
  5063. if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
  5064. BNX2_FLAG_USING_MSI)
  5065. bnx2_chk_missed_msi(bp);
  5066. bnx2_send_heart_beat(bp);
  5067. bp->stats_blk->stat_FwRxDrop =
  5068. bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
  5069. /* workaround occasional corrupted counters */
  5070. if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
  5071. BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
  5072. BNX2_HC_COMMAND_STATS_NOW);
  5073. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5074. if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
  5075. bnx2_5706_serdes_timer(bp);
  5076. else
  5077. bnx2_5708_serdes_timer(bp);
  5078. }
  5079. bnx2_restart_timer:
  5080. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5081. }
  5082. static int
  5083. bnx2_request_irq(struct bnx2 *bp)
  5084. {
  5085. unsigned long flags;
  5086. struct bnx2_irq *irq;
  5087. int rc = 0, i;
  5088. if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
  5089. flags = 0;
  5090. else
  5091. flags = IRQF_SHARED;
  5092. for (i = 0; i < bp->irq_nvecs; i++) {
  5093. irq = &bp->irq_tbl[i];
  5094. rc = request_irq(irq->vector, irq->handler, flags, irq->name,
  5095. &bp->bnx2_napi[i]);
  5096. if (rc)
  5097. break;
  5098. irq->requested = 1;
  5099. }
  5100. return rc;
  5101. }
  5102. static void
  5103. __bnx2_free_irq(struct bnx2 *bp)
  5104. {
  5105. struct bnx2_irq *irq;
  5106. int i;
  5107. for (i = 0; i < bp->irq_nvecs; i++) {
  5108. irq = &bp->irq_tbl[i];
  5109. if (irq->requested)
  5110. free_irq(irq->vector, &bp->bnx2_napi[i]);
  5111. irq->requested = 0;
  5112. }
  5113. }
  5114. static void
  5115. bnx2_free_irq(struct bnx2 *bp)
  5116. {
  5117. __bnx2_free_irq(bp);
  5118. if (bp->flags & BNX2_FLAG_USING_MSI)
  5119. pci_disable_msi(bp->pdev);
  5120. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5121. pci_disable_msix(bp->pdev);
  5122. bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
  5123. }
  5124. static void
  5125. bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
  5126. {
  5127. int i, total_vecs;
  5128. struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
  5129. struct net_device *dev = bp->dev;
  5130. const int len = sizeof(bp->irq_tbl[0].name);
  5131. bnx2_setup_msix_tbl(bp);
  5132. BNX2_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
  5133. BNX2_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
  5134. BNX2_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
  5135. /* Need to flush the previous three writes to ensure MSI-X
  5136. * is setup properly */
  5137. BNX2_RD(bp, BNX2_PCI_MSIX_CONTROL);
  5138. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  5139. msix_ent[i].entry = i;
  5140. msix_ent[i].vector = 0;
  5141. }
  5142. total_vecs = msix_vecs;
  5143. #ifdef BCM_CNIC
  5144. total_vecs++;
  5145. #endif
  5146. total_vecs = pci_enable_msix_range(bp->pdev, msix_ent,
  5147. BNX2_MIN_MSIX_VEC, total_vecs);
  5148. if (total_vecs < 0)
  5149. return;
  5150. msix_vecs = total_vecs;
  5151. #ifdef BCM_CNIC
  5152. msix_vecs--;
  5153. #endif
  5154. bp->irq_nvecs = msix_vecs;
  5155. bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
  5156. for (i = 0; i < total_vecs; i++) {
  5157. bp->irq_tbl[i].vector = msix_ent[i].vector;
  5158. snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
  5159. bp->irq_tbl[i].handler = bnx2_msi_1shot;
  5160. }
  5161. }
  5162. static int
  5163. bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
  5164. {
  5165. int cpus = netif_get_num_default_rss_queues();
  5166. int msix_vecs;
  5167. if (!bp->num_req_rx_rings)
  5168. msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
  5169. else if (!bp->num_req_tx_rings)
  5170. msix_vecs = max(cpus, bp->num_req_rx_rings);
  5171. else
  5172. msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
  5173. msix_vecs = min(msix_vecs, RX_MAX_RINGS);
  5174. bp->irq_tbl[0].handler = bnx2_interrupt;
  5175. strcpy(bp->irq_tbl[0].name, bp->dev->name);
  5176. bp->irq_nvecs = 1;
  5177. bp->irq_tbl[0].vector = bp->pdev->irq;
  5178. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
  5179. bnx2_enable_msix(bp, msix_vecs);
  5180. if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
  5181. !(bp->flags & BNX2_FLAG_USING_MSIX)) {
  5182. if (pci_enable_msi(bp->pdev) == 0) {
  5183. bp->flags |= BNX2_FLAG_USING_MSI;
  5184. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  5185. bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
  5186. bp->irq_tbl[0].handler = bnx2_msi_1shot;
  5187. } else
  5188. bp->irq_tbl[0].handler = bnx2_msi;
  5189. bp->irq_tbl[0].vector = bp->pdev->irq;
  5190. }
  5191. }
  5192. if (!bp->num_req_tx_rings)
  5193. bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
  5194. else
  5195. bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
  5196. if (!bp->num_req_rx_rings)
  5197. bp->num_rx_rings = bp->irq_nvecs;
  5198. else
  5199. bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
  5200. netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
  5201. return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
  5202. }
  5203. /* Called with rtnl_lock */
  5204. static int
  5205. bnx2_open(struct net_device *dev)
  5206. {
  5207. struct bnx2 *bp = netdev_priv(dev);
  5208. int rc;
  5209. rc = bnx2_request_firmware(bp);
  5210. if (rc < 0)
  5211. goto out;
  5212. netif_carrier_off(dev);
  5213. bnx2_disable_int(bp);
  5214. rc = bnx2_setup_int_mode(bp, disable_msi);
  5215. if (rc)
  5216. goto open_err;
  5217. bnx2_init_napi(bp);
  5218. bnx2_napi_enable(bp);
  5219. rc = bnx2_alloc_mem(bp);
  5220. if (rc)
  5221. goto open_err;
  5222. rc = bnx2_request_irq(bp);
  5223. if (rc)
  5224. goto open_err;
  5225. rc = bnx2_init_nic(bp, 1);
  5226. if (rc)
  5227. goto open_err;
  5228. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5229. atomic_set(&bp->intr_sem, 0);
  5230. memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
  5231. bnx2_enable_int(bp);
  5232. if (bp->flags & BNX2_FLAG_USING_MSI) {
  5233. /* Test MSI to make sure it is working
  5234. * If MSI test fails, go back to INTx mode
  5235. */
  5236. if (bnx2_test_intr(bp) != 0) {
  5237. netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
  5238. bnx2_disable_int(bp);
  5239. bnx2_free_irq(bp);
  5240. bnx2_setup_int_mode(bp, 1);
  5241. rc = bnx2_init_nic(bp, 0);
  5242. if (!rc)
  5243. rc = bnx2_request_irq(bp);
  5244. if (rc) {
  5245. del_timer_sync(&bp->timer);
  5246. goto open_err;
  5247. }
  5248. bnx2_enable_int(bp);
  5249. }
  5250. }
  5251. if (bp->flags & BNX2_FLAG_USING_MSI)
  5252. netdev_info(dev, "using MSI\n");
  5253. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5254. netdev_info(dev, "using MSIX\n");
  5255. netif_tx_start_all_queues(dev);
  5256. out:
  5257. return rc;
  5258. open_err:
  5259. bnx2_napi_disable(bp);
  5260. bnx2_free_skbs(bp);
  5261. bnx2_free_irq(bp);
  5262. bnx2_free_mem(bp);
  5263. bnx2_del_napi(bp);
  5264. bnx2_release_firmware(bp);
  5265. goto out;
  5266. }
  5267. static void
  5268. bnx2_reset_task(struct work_struct *work)
  5269. {
  5270. struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
  5271. int rc;
  5272. u16 pcicmd;
  5273. rtnl_lock();
  5274. if (!netif_running(bp->dev)) {
  5275. rtnl_unlock();
  5276. return;
  5277. }
  5278. bnx2_netif_stop(bp, true);
  5279. pci_read_config_word(bp->pdev, PCI_COMMAND, &pcicmd);
  5280. if (!(pcicmd & PCI_COMMAND_MEMORY)) {
  5281. /* in case PCI block has reset */
  5282. pci_restore_state(bp->pdev);
  5283. pci_save_state(bp->pdev);
  5284. }
  5285. rc = bnx2_init_nic(bp, 1);
  5286. if (rc) {
  5287. netdev_err(bp->dev, "failed to reset NIC, closing\n");
  5288. bnx2_napi_enable(bp);
  5289. dev_close(bp->dev);
  5290. rtnl_unlock();
  5291. return;
  5292. }
  5293. atomic_set(&bp->intr_sem, 1);
  5294. bnx2_netif_start(bp, true);
  5295. rtnl_unlock();
  5296. }
  5297. #define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
  5298. static void
  5299. bnx2_dump_ftq(struct bnx2 *bp)
  5300. {
  5301. int i;
  5302. u32 reg, bdidx, cid, valid;
  5303. struct net_device *dev = bp->dev;
  5304. static const struct ftq_reg {
  5305. char *name;
  5306. u32 off;
  5307. } ftq_arr[] = {
  5308. BNX2_FTQ_ENTRY(RV2P_P),
  5309. BNX2_FTQ_ENTRY(RV2P_T),
  5310. BNX2_FTQ_ENTRY(RV2P_M),
  5311. BNX2_FTQ_ENTRY(TBDR_),
  5312. BNX2_FTQ_ENTRY(TDMA_),
  5313. BNX2_FTQ_ENTRY(TXP_),
  5314. BNX2_FTQ_ENTRY(TXP_),
  5315. BNX2_FTQ_ENTRY(TPAT_),
  5316. BNX2_FTQ_ENTRY(RXP_C),
  5317. BNX2_FTQ_ENTRY(RXP_),
  5318. BNX2_FTQ_ENTRY(COM_COMXQ_),
  5319. BNX2_FTQ_ENTRY(COM_COMTQ_),
  5320. BNX2_FTQ_ENTRY(COM_COMQ_),
  5321. BNX2_FTQ_ENTRY(CP_CPQ_),
  5322. };
  5323. netdev_err(dev, "<--- start FTQ dump --->\n");
  5324. for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
  5325. netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
  5326. bnx2_reg_rd_ind(bp, ftq_arr[i].off));
  5327. netdev_err(dev, "CPU states:\n");
  5328. for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
  5329. netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
  5330. reg, bnx2_reg_rd_ind(bp, reg),
  5331. bnx2_reg_rd_ind(bp, reg + 4),
  5332. bnx2_reg_rd_ind(bp, reg + 8),
  5333. bnx2_reg_rd_ind(bp, reg + 0x1c),
  5334. bnx2_reg_rd_ind(bp, reg + 0x1c),
  5335. bnx2_reg_rd_ind(bp, reg + 0x20));
  5336. netdev_err(dev, "<--- end FTQ dump --->\n");
  5337. netdev_err(dev, "<--- start TBDC dump --->\n");
  5338. netdev_err(dev, "TBDC free cnt: %ld\n",
  5339. BNX2_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
  5340. netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
  5341. for (i = 0; i < 0x20; i++) {
  5342. int j = 0;
  5343. BNX2_WR(bp, BNX2_TBDC_BD_ADDR, i);
  5344. BNX2_WR(bp, BNX2_TBDC_CAM_OPCODE,
  5345. BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
  5346. BNX2_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
  5347. while ((BNX2_RD(bp, BNX2_TBDC_COMMAND) &
  5348. BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
  5349. j++;
  5350. cid = BNX2_RD(bp, BNX2_TBDC_CID);
  5351. bdidx = BNX2_RD(bp, BNX2_TBDC_BIDX);
  5352. valid = BNX2_RD(bp, BNX2_TBDC_CAM_OPCODE);
  5353. netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
  5354. i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
  5355. bdidx >> 24, (valid >> 8) & 0x0ff);
  5356. }
  5357. netdev_err(dev, "<--- end TBDC dump --->\n");
  5358. }
  5359. static void
  5360. bnx2_dump_state(struct bnx2 *bp)
  5361. {
  5362. struct net_device *dev = bp->dev;
  5363. u32 val1, val2;
  5364. pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
  5365. netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
  5366. atomic_read(&bp->intr_sem), val1);
  5367. pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
  5368. pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
  5369. netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
  5370. netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
  5371. BNX2_RD(bp, BNX2_EMAC_TX_STATUS),
  5372. BNX2_RD(bp, BNX2_EMAC_RX_STATUS));
  5373. netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
  5374. BNX2_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
  5375. netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
  5376. BNX2_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
  5377. if (bp->flags & BNX2_FLAG_USING_MSIX)
  5378. netdev_err(dev, "DEBUG: PBA[%08x]\n",
  5379. BNX2_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
  5380. }
  5381. static void
  5382. bnx2_tx_timeout(struct net_device *dev)
  5383. {
  5384. struct bnx2 *bp = netdev_priv(dev);
  5385. bnx2_dump_ftq(bp);
  5386. bnx2_dump_state(bp);
  5387. bnx2_dump_mcp_state(bp);
  5388. /* This allows the netif to be shutdown gracefully before resetting */
  5389. schedule_work(&bp->reset_task);
  5390. }
  5391. /* Called with netif_tx_lock.
  5392. * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
  5393. * netif_wake_queue().
  5394. */
  5395. static netdev_tx_t
  5396. bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5397. {
  5398. struct bnx2 *bp = netdev_priv(dev);
  5399. dma_addr_t mapping;
  5400. struct bnx2_tx_bd *txbd;
  5401. struct bnx2_sw_tx_bd *tx_buf;
  5402. u32 len, vlan_tag_flags, last_frag, mss;
  5403. u16 prod, ring_prod;
  5404. int i;
  5405. struct bnx2_napi *bnapi;
  5406. struct bnx2_tx_ring_info *txr;
  5407. struct netdev_queue *txq;
  5408. /* Determine which tx ring we will be placed on */
  5409. i = skb_get_queue_mapping(skb);
  5410. bnapi = &bp->bnx2_napi[i];
  5411. txr = &bnapi->tx_ring;
  5412. txq = netdev_get_tx_queue(dev, i);
  5413. if (unlikely(bnx2_tx_avail(bp, txr) <
  5414. (skb_shinfo(skb)->nr_frags + 1))) {
  5415. netif_tx_stop_queue(txq);
  5416. netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
  5417. return NETDEV_TX_BUSY;
  5418. }
  5419. len = skb_headlen(skb);
  5420. prod = txr->tx_prod;
  5421. ring_prod = BNX2_TX_RING_IDX(prod);
  5422. vlan_tag_flags = 0;
  5423. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5424. vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
  5425. }
  5426. if (skb_vlan_tag_present(skb)) {
  5427. vlan_tag_flags |=
  5428. (TX_BD_FLAGS_VLAN_TAG | (skb_vlan_tag_get(skb) << 16));
  5429. }
  5430. if ((mss = skb_shinfo(skb)->gso_size)) {
  5431. u32 tcp_opt_len;
  5432. struct iphdr *iph;
  5433. vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
  5434. tcp_opt_len = tcp_optlen(skb);
  5435. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  5436. u32 tcp_off = skb_transport_offset(skb) -
  5437. sizeof(struct ipv6hdr) - ETH_HLEN;
  5438. vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
  5439. TX_BD_FLAGS_SW_FLAGS;
  5440. if (likely(tcp_off == 0))
  5441. vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
  5442. else {
  5443. tcp_off >>= 3;
  5444. vlan_tag_flags |= ((tcp_off & 0x3) <<
  5445. TX_BD_FLAGS_TCP6_OFF0_SHL) |
  5446. ((tcp_off & 0x10) <<
  5447. TX_BD_FLAGS_TCP6_OFF4_SHL);
  5448. mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
  5449. }
  5450. } else {
  5451. iph = ip_hdr(skb);
  5452. if (tcp_opt_len || (iph->ihl > 5)) {
  5453. vlan_tag_flags |= ((iph->ihl - 5) +
  5454. (tcp_opt_len >> 2)) << 8;
  5455. }
  5456. }
  5457. } else
  5458. mss = 0;
  5459. mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
  5460. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  5461. dev_kfree_skb_any(skb);
  5462. return NETDEV_TX_OK;
  5463. }
  5464. tx_buf = &txr->tx_buf_ring[ring_prod];
  5465. tx_buf->skb = skb;
  5466. dma_unmap_addr_set(tx_buf, mapping, mapping);
  5467. txbd = &txr->tx_desc_ring[ring_prod];
  5468. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5469. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5470. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5471. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
  5472. last_frag = skb_shinfo(skb)->nr_frags;
  5473. tx_buf->nr_frags = last_frag;
  5474. tx_buf->is_gso = skb_is_gso(skb);
  5475. for (i = 0; i < last_frag; i++) {
  5476. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5477. prod = BNX2_NEXT_TX_BD(prod);
  5478. ring_prod = BNX2_TX_RING_IDX(prod);
  5479. txbd = &txr->tx_desc_ring[ring_prod];
  5480. len = skb_frag_size(frag);
  5481. mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
  5482. DMA_TO_DEVICE);
  5483. if (dma_mapping_error(&bp->pdev->dev, mapping))
  5484. goto dma_error;
  5485. dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
  5486. mapping);
  5487. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5488. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5489. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5490. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
  5491. }
  5492. txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
  5493. /* Sync BD data before updating TX mailbox */
  5494. wmb();
  5495. netdev_tx_sent_queue(txq, skb->len);
  5496. prod = BNX2_NEXT_TX_BD(prod);
  5497. txr->tx_prod_bseq += skb->len;
  5498. BNX2_WR16(bp, txr->tx_bidx_addr, prod);
  5499. BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  5500. mmiowb();
  5501. txr->tx_prod = prod;
  5502. if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
  5503. netif_tx_stop_queue(txq);
  5504. /* netif_tx_stop_queue() must be done before checking
  5505. * tx index in bnx2_tx_avail() below, because in
  5506. * bnx2_tx_int(), we update tx index before checking for
  5507. * netif_tx_queue_stopped().
  5508. */
  5509. smp_mb();
  5510. if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
  5511. netif_tx_wake_queue(txq);
  5512. }
  5513. return NETDEV_TX_OK;
  5514. dma_error:
  5515. /* save value of frag that failed */
  5516. last_frag = i;
  5517. /* start back at beginning and unmap skb */
  5518. prod = txr->tx_prod;
  5519. ring_prod = BNX2_TX_RING_IDX(prod);
  5520. tx_buf = &txr->tx_buf_ring[ring_prod];
  5521. tx_buf->skb = NULL;
  5522. dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  5523. skb_headlen(skb), PCI_DMA_TODEVICE);
  5524. /* unmap remaining mapped pages */
  5525. for (i = 0; i < last_frag; i++) {
  5526. prod = BNX2_NEXT_TX_BD(prod);
  5527. ring_prod = BNX2_TX_RING_IDX(prod);
  5528. tx_buf = &txr->tx_buf_ring[ring_prod];
  5529. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  5530. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5531. PCI_DMA_TODEVICE);
  5532. }
  5533. dev_kfree_skb_any(skb);
  5534. return NETDEV_TX_OK;
  5535. }
  5536. /* Called with rtnl_lock */
  5537. static int
  5538. bnx2_close(struct net_device *dev)
  5539. {
  5540. struct bnx2 *bp = netdev_priv(dev);
  5541. bnx2_disable_int_sync(bp);
  5542. bnx2_napi_disable(bp);
  5543. netif_tx_disable(dev);
  5544. del_timer_sync(&bp->timer);
  5545. bnx2_shutdown_chip(bp);
  5546. bnx2_free_irq(bp);
  5547. bnx2_free_skbs(bp);
  5548. bnx2_free_mem(bp);
  5549. bnx2_del_napi(bp);
  5550. bp->link_up = 0;
  5551. netif_carrier_off(bp->dev);
  5552. return 0;
  5553. }
  5554. static void
  5555. bnx2_save_stats(struct bnx2 *bp)
  5556. {
  5557. u32 *hw_stats = (u32 *) bp->stats_blk;
  5558. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  5559. int i;
  5560. /* The 1st 10 counters are 64-bit counters */
  5561. for (i = 0; i < 20; i += 2) {
  5562. u32 hi;
  5563. u64 lo;
  5564. hi = temp_stats[i] + hw_stats[i];
  5565. lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
  5566. if (lo > 0xffffffff)
  5567. hi++;
  5568. temp_stats[i] = hi;
  5569. temp_stats[i + 1] = lo & 0xffffffff;
  5570. }
  5571. for ( ; i < sizeof(struct statistics_block) / 4; i++)
  5572. temp_stats[i] += hw_stats[i];
  5573. }
  5574. #define GET_64BIT_NET_STATS64(ctr) \
  5575. (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
  5576. #define GET_64BIT_NET_STATS(ctr) \
  5577. GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
  5578. GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
  5579. #define GET_32BIT_NET_STATS(ctr) \
  5580. (unsigned long) (bp->stats_blk->ctr + \
  5581. bp->temp_stats_blk->ctr)
  5582. static void
  5583. bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
  5584. {
  5585. struct bnx2 *bp = netdev_priv(dev);
  5586. if (!bp->stats_blk)
  5587. return;
  5588. net_stats->rx_packets =
  5589. GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
  5590. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
  5591. GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
  5592. net_stats->tx_packets =
  5593. GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
  5594. GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
  5595. GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
  5596. net_stats->rx_bytes =
  5597. GET_64BIT_NET_STATS(stat_IfHCInOctets);
  5598. net_stats->tx_bytes =
  5599. GET_64BIT_NET_STATS(stat_IfHCOutOctets);
  5600. net_stats->multicast =
  5601. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
  5602. net_stats->collisions =
  5603. GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
  5604. net_stats->rx_length_errors =
  5605. GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
  5606. GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
  5607. net_stats->rx_over_errors =
  5608. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5609. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
  5610. net_stats->rx_frame_errors =
  5611. GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
  5612. net_stats->rx_crc_errors =
  5613. GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
  5614. net_stats->rx_errors = net_stats->rx_length_errors +
  5615. net_stats->rx_over_errors + net_stats->rx_frame_errors +
  5616. net_stats->rx_crc_errors;
  5617. net_stats->tx_aborted_errors =
  5618. GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
  5619. GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
  5620. if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
  5621. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
  5622. net_stats->tx_carrier_errors = 0;
  5623. else {
  5624. net_stats->tx_carrier_errors =
  5625. GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
  5626. }
  5627. net_stats->tx_errors =
  5628. GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
  5629. net_stats->tx_aborted_errors +
  5630. net_stats->tx_carrier_errors;
  5631. net_stats->rx_missed_errors =
  5632. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5633. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
  5634. GET_32BIT_NET_STATS(stat_FwRxDrop);
  5635. }
  5636. /* All ethtool functions called with rtnl_lock */
  5637. static int
  5638. bnx2_get_link_ksettings(struct net_device *dev,
  5639. struct ethtool_link_ksettings *cmd)
  5640. {
  5641. struct bnx2 *bp = netdev_priv(dev);
  5642. int support_serdes = 0, support_copper = 0;
  5643. u32 supported, advertising;
  5644. supported = SUPPORTED_Autoneg;
  5645. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5646. support_serdes = 1;
  5647. support_copper = 1;
  5648. } else if (bp->phy_port == PORT_FIBRE)
  5649. support_serdes = 1;
  5650. else
  5651. support_copper = 1;
  5652. if (support_serdes) {
  5653. supported |= SUPPORTED_1000baseT_Full |
  5654. SUPPORTED_FIBRE;
  5655. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  5656. supported |= SUPPORTED_2500baseX_Full;
  5657. }
  5658. if (support_copper) {
  5659. supported |= SUPPORTED_10baseT_Half |
  5660. SUPPORTED_10baseT_Full |
  5661. SUPPORTED_100baseT_Half |
  5662. SUPPORTED_100baseT_Full |
  5663. SUPPORTED_1000baseT_Full |
  5664. SUPPORTED_TP;
  5665. }
  5666. spin_lock_bh(&bp->phy_lock);
  5667. cmd->base.port = bp->phy_port;
  5668. advertising = bp->advertising;
  5669. if (bp->autoneg & AUTONEG_SPEED) {
  5670. cmd->base.autoneg = AUTONEG_ENABLE;
  5671. } else {
  5672. cmd->base.autoneg = AUTONEG_DISABLE;
  5673. }
  5674. if (netif_carrier_ok(dev)) {
  5675. cmd->base.speed = bp->line_speed;
  5676. cmd->base.duplex = bp->duplex;
  5677. if (!(bp->phy_flags & BNX2_PHY_FLAG_SERDES)) {
  5678. if (bp->phy_flags & BNX2_PHY_FLAG_MDIX)
  5679. cmd->base.eth_tp_mdix = ETH_TP_MDI_X;
  5680. else
  5681. cmd->base.eth_tp_mdix = ETH_TP_MDI;
  5682. }
  5683. }
  5684. else {
  5685. cmd->base.speed = SPEED_UNKNOWN;
  5686. cmd->base.duplex = DUPLEX_UNKNOWN;
  5687. }
  5688. spin_unlock_bh(&bp->phy_lock);
  5689. cmd->base.phy_address = bp->phy_addr;
  5690. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  5691. supported);
  5692. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  5693. advertising);
  5694. return 0;
  5695. }
  5696. static int
  5697. bnx2_set_link_ksettings(struct net_device *dev,
  5698. const struct ethtool_link_ksettings *cmd)
  5699. {
  5700. struct bnx2 *bp = netdev_priv(dev);
  5701. u8 autoneg = bp->autoneg;
  5702. u8 req_duplex = bp->req_duplex;
  5703. u16 req_line_speed = bp->req_line_speed;
  5704. u32 advertising = bp->advertising;
  5705. int err = -EINVAL;
  5706. spin_lock_bh(&bp->phy_lock);
  5707. if (cmd->base.port != PORT_TP && cmd->base.port != PORT_FIBRE)
  5708. goto err_out_unlock;
  5709. if (cmd->base.port != bp->phy_port &&
  5710. !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
  5711. goto err_out_unlock;
  5712. /* If device is down, we can store the settings only if the user
  5713. * is setting the currently active port.
  5714. */
  5715. if (!netif_running(dev) && cmd->base.port != bp->phy_port)
  5716. goto err_out_unlock;
  5717. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  5718. autoneg |= AUTONEG_SPEED;
  5719. ethtool_convert_link_mode_to_legacy_u32(
  5720. &advertising, cmd->link_modes.advertising);
  5721. if (cmd->base.port == PORT_TP) {
  5722. advertising &= ETHTOOL_ALL_COPPER_SPEED;
  5723. if (!advertising)
  5724. advertising = ETHTOOL_ALL_COPPER_SPEED;
  5725. } else {
  5726. advertising &= ETHTOOL_ALL_FIBRE_SPEED;
  5727. if (!advertising)
  5728. advertising = ETHTOOL_ALL_FIBRE_SPEED;
  5729. }
  5730. advertising |= ADVERTISED_Autoneg;
  5731. }
  5732. else {
  5733. u32 speed = cmd->base.speed;
  5734. if (cmd->base.port == PORT_FIBRE) {
  5735. if ((speed != SPEED_1000 &&
  5736. speed != SPEED_2500) ||
  5737. (cmd->base.duplex != DUPLEX_FULL))
  5738. goto err_out_unlock;
  5739. if (speed == SPEED_2500 &&
  5740. !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  5741. goto err_out_unlock;
  5742. } else if (speed == SPEED_1000 || speed == SPEED_2500)
  5743. goto err_out_unlock;
  5744. autoneg &= ~AUTONEG_SPEED;
  5745. req_line_speed = speed;
  5746. req_duplex = cmd->base.duplex;
  5747. advertising = 0;
  5748. }
  5749. bp->autoneg = autoneg;
  5750. bp->advertising = advertising;
  5751. bp->req_line_speed = req_line_speed;
  5752. bp->req_duplex = req_duplex;
  5753. err = 0;
  5754. /* If device is down, the new settings will be picked up when it is
  5755. * brought up.
  5756. */
  5757. if (netif_running(dev))
  5758. err = bnx2_setup_phy(bp, cmd->base.port);
  5759. err_out_unlock:
  5760. spin_unlock_bh(&bp->phy_lock);
  5761. return err;
  5762. }
  5763. static void
  5764. bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5765. {
  5766. struct bnx2 *bp = netdev_priv(dev);
  5767. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  5768. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  5769. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  5770. strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
  5771. }
  5772. #define BNX2_REGDUMP_LEN (32 * 1024)
  5773. static int
  5774. bnx2_get_regs_len(struct net_device *dev)
  5775. {
  5776. return BNX2_REGDUMP_LEN;
  5777. }
  5778. static void
  5779. bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
  5780. {
  5781. u32 *p = _p, i, offset;
  5782. u8 *orig_p = _p;
  5783. struct bnx2 *bp = netdev_priv(dev);
  5784. static const u32 reg_boundaries[] = {
  5785. 0x0000, 0x0098, 0x0400, 0x045c,
  5786. 0x0800, 0x0880, 0x0c00, 0x0c10,
  5787. 0x0c30, 0x0d08, 0x1000, 0x101c,
  5788. 0x1040, 0x1048, 0x1080, 0x10a4,
  5789. 0x1400, 0x1490, 0x1498, 0x14f0,
  5790. 0x1500, 0x155c, 0x1580, 0x15dc,
  5791. 0x1600, 0x1658, 0x1680, 0x16d8,
  5792. 0x1800, 0x1820, 0x1840, 0x1854,
  5793. 0x1880, 0x1894, 0x1900, 0x1984,
  5794. 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
  5795. 0x1c80, 0x1c94, 0x1d00, 0x1d84,
  5796. 0x2000, 0x2030, 0x23c0, 0x2400,
  5797. 0x2800, 0x2820, 0x2830, 0x2850,
  5798. 0x2b40, 0x2c10, 0x2fc0, 0x3058,
  5799. 0x3c00, 0x3c94, 0x4000, 0x4010,
  5800. 0x4080, 0x4090, 0x43c0, 0x4458,
  5801. 0x4c00, 0x4c18, 0x4c40, 0x4c54,
  5802. 0x4fc0, 0x5010, 0x53c0, 0x5444,
  5803. 0x5c00, 0x5c18, 0x5c80, 0x5c90,
  5804. 0x5fc0, 0x6000, 0x6400, 0x6428,
  5805. 0x6800, 0x6848, 0x684c, 0x6860,
  5806. 0x6888, 0x6910, 0x8000
  5807. };
  5808. regs->version = 0;
  5809. memset(p, 0, BNX2_REGDUMP_LEN);
  5810. if (!netif_running(bp->dev))
  5811. return;
  5812. i = 0;
  5813. offset = reg_boundaries[0];
  5814. p += offset;
  5815. while (offset < BNX2_REGDUMP_LEN) {
  5816. *p++ = BNX2_RD(bp, offset);
  5817. offset += 4;
  5818. if (offset == reg_boundaries[i + 1]) {
  5819. offset = reg_boundaries[i + 2];
  5820. p = (u32 *) (orig_p + offset);
  5821. i += 2;
  5822. }
  5823. }
  5824. }
  5825. static void
  5826. bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5827. {
  5828. struct bnx2 *bp = netdev_priv(dev);
  5829. if (bp->flags & BNX2_FLAG_NO_WOL) {
  5830. wol->supported = 0;
  5831. wol->wolopts = 0;
  5832. }
  5833. else {
  5834. wol->supported = WAKE_MAGIC;
  5835. if (bp->wol)
  5836. wol->wolopts = WAKE_MAGIC;
  5837. else
  5838. wol->wolopts = 0;
  5839. }
  5840. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5841. }
  5842. static int
  5843. bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5844. {
  5845. struct bnx2 *bp = netdev_priv(dev);
  5846. if (wol->wolopts & ~WAKE_MAGIC)
  5847. return -EINVAL;
  5848. if (wol->wolopts & WAKE_MAGIC) {
  5849. if (bp->flags & BNX2_FLAG_NO_WOL)
  5850. return -EINVAL;
  5851. bp->wol = 1;
  5852. }
  5853. else {
  5854. bp->wol = 0;
  5855. }
  5856. device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
  5857. return 0;
  5858. }
  5859. static int
  5860. bnx2_nway_reset(struct net_device *dev)
  5861. {
  5862. struct bnx2 *bp = netdev_priv(dev);
  5863. u32 bmcr;
  5864. if (!netif_running(dev))
  5865. return -EAGAIN;
  5866. if (!(bp->autoneg & AUTONEG_SPEED)) {
  5867. return -EINVAL;
  5868. }
  5869. spin_lock_bh(&bp->phy_lock);
  5870. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5871. int rc;
  5872. rc = bnx2_setup_remote_phy(bp, bp->phy_port);
  5873. spin_unlock_bh(&bp->phy_lock);
  5874. return rc;
  5875. }
  5876. /* Force a link down visible on the other side */
  5877. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5878. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  5879. spin_unlock_bh(&bp->phy_lock);
  5880. msleep(20);
  5881. spin_lock_bh(&bp->phy_lock);
  5882. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  5883. bp->serdes_an_pending = 1;
  5884. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5885. }
  5886. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5887. bmcr &= ~BMCR_LOOPBACK;
  5888. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
  5889. spin_unlock_bh(&bp->phy_lock);
  5890. return 0;
  5891. }
  5892. static u32
  5893. bnx2_get_link(struct net_device *dev)
  5894. {
  5895. struct bnx2 *bp = netdev_priv(dev);
  5896. return bp->link_up;
  5897. }
  5898. static int
  5899. bnx2_get_eeprom_len(struct net_device *dev)
  5900. {
  5901. struct bnx2 *bp = netdev_priv(dev);
  5902. if (!bp->flash_info)
  5903. return 0;
  5904. return (int) bp->flash_size;
  5905. }
  5906. static int
  5907. bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5908. u8 *eebuf)
  5909. {
  5910. struct bnx2 *bp = netdev_priv(dev);
  5911. int rc;
  5912. /* parameters already validated in ethtool_get_eeprom */
  5913. rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  5914. return rc;
  5915. }
  5916. static int
  5917. bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5918. u8 *eebuf)
  5919. {
  5920. struct bnx2 *bp = netdev_priv(dev);
  5921. int rc;
  5922. /* parameters already validated in ethtool_set_eeprom */
  5923. rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  5924. return rc;
  5925. }
  5926. static int
  5927. bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5928. {
  5929. struct bnx2 *bp = netdev_priv(dev);
  5930. memset(coal, 0, sizeof(struct ethtool_coalesce));
  5931. coal->rx_coalesce_usecs = bp->rx_ticks;
  5932. coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
  5933. coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
  5934. coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
  5935. coal->tx_coalesce_usecs = bp->tx_ticks;
  5936. coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
  5937. coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
  5938. coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
  5939. coal->stats_block_coalesce_usecs = bp->stats_ticks;
  5940. return 0;
  5941. }
  5942. static int
  5943. bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5944. {
  5945. struct bnx2 *bp = netdev_priv(dev);
  5946. bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
  5947. if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
  5948. bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
  5949. if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
  5950. bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
  5951. if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
  5952. bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
  5953. if (bp->rx_quick_cons_trip_int > 0xff)
  5954. bp->rx_quick_cons_trip_int = 0xff;
  5955. bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
  5956. if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
  5957. bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
  5958. if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
  5959. bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
  5960. if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
  5961. bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
  5962. if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
  5963. 0xff;
  5964. bp->stats_ticks = coal->stats_block_coalesce_usecs;
  5965. if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
  5966. if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
  5967. bp->stats_ticks = USEC_PER_SEC;
  5968. }
  5969. if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
  5970. bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5971. bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5972. if (netif_running(bp->dev)) {
  5973. bnx2_netif_stop(bp, true);
  5974. bnx2_init_nic(bp, 0);
  5975. bnx2_netif_start(bp, true);
  5976. }
  5977. return 0;
  5978. }
  5979. static void
  5980. bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5981. {
  5982. struct bnx2 *bp = netdev_priv(dev);
  5983. ering->rx_max_pending = BNX2_MAX_TOTAL_RX_DESC_CNT;
  5984. ering->rx_jumbo_max_pending = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
  5985. ering->rx_pending = bp->rx_ring_size;
  5986. ering->rx_jumbo_pending = bp->rx_pg_ring_size;
  5987. ering->tx_max_pending = BNX2_MAX_TX_DESC_CNT;
  5988. ering->tx_pending = bp->tx_ring_size;
  5989. }
  5990. static int
  5991. bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
  5992. {
  5993. if (netif_running(bp->dev)) {
  5994. /* Reset will erase chipset stats; save them */
  5995. bnx2_save_stats(bp);
  5996. bnx2_netif_stop(bp, true);
  5997. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
  5998. if (reset_irq) {
  5999. bnx2_free_irq(bp);
  6000. bnx2_del_napi(bp);
  6001. } else {
  6002. __bnx2_free_irq(bp);
  6003. }
  6004. bnx2_free_skbs(bp);
  6005. bnx2_free_mem(bp);
  6006. }
  6007. bnx2_set_rx_ring_size(bp, rx);
  6008. bp->tx_ring_size = tx;
  6009. if (netif_running(bp->dev)) {
  6010. int rc = 0;
  6011. if (reset_irq) {
  6012. rc = bnx2_setup_int_mode(bp, disable_msi);
  6013. bnx2_init_napi(bp);
  6014. }
  6015. if (!rc)
  6016. rc = bnx2_alloc_mem(bp);
  6017. if (!rc)
  6018. rc = bnx2_request_irq(bp);
  6019. if (!rc)
  6020. rc = bnx2_init_nic(bp, 0);
  6021. if (rc) {
  6022. bnx2_napi_enable(bp);
  6023. dev_close(bp->dev);
  6024. return rc;
  6025. }
  6026. #ifdef BCM_CNIC
  6027. mutex_lock(&bp->cnic_lock);
  6028. /* Let cnic know about the new status block. */
  6029. if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
  6030. bnx2_setup_cnic_irq_info(bp);
  6031. mutex_unlock(&bp->cnic_lock);
  6032. #endif
  6033. bnx2_netif_start(bp, true);
  6034. }
  6035. return 0;
  6036. }
  6037. static int
  6038. bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6039. {
  6040. struct bnx2 *bp = netdev_priv(dev);
  6041. int rc;
  6042. if ((ering->rx_pending > BNX2_MAX_TOTAL_RX_DESC_CNT) ||
  6043. (ering->tx_pending > BNX2_MAX_TX_DESC_CNT) ||
  6044. (ering->tx_pending <= MAX_SKB_FRAGS)) {
  6045. return -EINVAL;
  6046. }
  6047. rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
  6048. false);
  6049. return rc;
  6050. }
  6051. static void
  6052. bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6053. {
  6054. struct bnx2 *bp = netdev_priv(dev);
  6055. epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
  6056. epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
  6057. epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
  6058. }
  6059. static int
  6060. bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6061. {
  6062. struct bnx2 *bp = netdev_priv(dev);
  6063. bp->req_flow_ctrl = 0;
  6064. if (epause->rx_pause)
  6065. bp->req_flow_ctrl |= FLOW_CTRL_RX;
  6066. if (epause->tx_pause)
  6067. bp->req_flow_ctrl |= FLOW_CTRL_TX;
  6068. if (epause->autoneg) {
  6069. bp->autoneg |= AUTONEG_FLOW_CTRL;
  6070. }
  6071. else {
  6072. bp->autoneg &= ~AUTONEG_FLOW_CTRL;
  6073. }
  6074. if (netif_running(dev)) {
  6075. spin_lock_bh(&bp->phy_lock);
  6076. bnx2_setup_phy(bp, bp->phy_port);
  6077. spin_unlock_bh(&bp->phy_lock);
  6078. }
  6079. return 0;
  6080. }
  6081. static struct {
  6082. char string[ETH_GSTRING_LEN];
  6083. } bnx2_stats_str_arr[] = {
  6084. { "rx_bytes" },
  6085. { "rx_error_bytes" },
  6086. { "tx_bytes" },
  6087. { "tx_error_bytes" },
  6088. { "rx_ucast_packets" },
  6089. { "rx_mcast_packets" },
  6090. { "rx_bcast_packets" },
  6091. { "tx_ucast_packets" },
  6092. { "tx_mcast_packets" },
  6093. { "tx_bcast_packets" },
  6094. { "tx_mac_errors" },
  6095. { "tx_carrier_errors" },
  6096. { "rx_crc_errors" },
  6097. { "rx_align_errors" },
  6098. { "tx_single_collisions" },
  6099. { "tx_multi_collisions" },
  6100. { "tx_deferred" },
  6101. { "tx_excess_collisions" },
  6102. { "tx_late_collisions" },
  6103. { "tx_total_collisions" },
  6104. { "rx_fragments" },
  6105. { "rx_jabbers" },
  6106. { "rx_undersize_packets" },
  6107. { "rx_oversize_packets" },
  6108. { "rx_64_byte_packets" },
  6109. { "rx_65_to_127_byte_packets" },
  6110. { "rx_128_to_255_byte_packets" },
  6111. { "rx_256_to_511_byte_packets" },
  6112. { "rx_512_to_1023_byte_packets" },
  6113. { "rx_1024_to_1522_byte_packets" },
  6114. { "rx_1523_to_9022_byte_packets" },
  6115. { "tx_64_byte_packets" },
  6116. { "tx_65_to_127_byte_packets" },
  6117. { "tx_128_to_255_byte_packets" },
  6118. { "tx_256_to_511_byte_packets" },
  6119. { "tx_512_to_1023_byte_packets" },
  6120. { "tx_1024_to_1522_byte_packets" },
  6121. { "tx_1523_to_9022_byte_packets" },
  6122. { "rx_xon_frames" },
  6123. { "rx_xoff_frames" },
  6124. { "tx_xon_frames" },
  6125. { "tx_xoff_frames" },
  6126. { "rx_mac_ctrl_frames" },
  6127. { "rx_filtered_packets" },
  6128. { "rx_ftq_discards" },
  6129. { "rx_discards" },
  6130. { "rx_fw_discards" },
  6131. };
  6132. #define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
  6133. #define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
  6134. static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
  6135. STATS_OFFSET32(stat_IfHCInOctets_hi),
  6136. STATS_OFFSET32(stat_IfHCInBadOctets_hi),
  6137. STATS_OFFSET32(stat_IfHCOutOctets_hi),
  6138. STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
  6139. STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
  6140. STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
  6141. STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
  6142. STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
  6143. STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
  6144. STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
  6145. STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
  6146. STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
  6147. STATS_OFFSET32(stat_Dot3StatsFCSErrors),
  6148. STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
  6149. STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
  6150. STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
  6151. STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
  6152. STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
  6153. STATS_OFFSET32(stat_Dot3StatsLateCollisions),
  6154. STATS_OFFSET32(stat_EtherStatsCollisions),
  6155. STATS_OFFSET32(stat_EtherStatsFragments),
  6156. STATS_OFFSET32(stat_EtherStatsJabbers),
  6157. STATS_OFFSET32(stat_EtherStatsUndersizePkts),
  6158. STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
  6159. STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
  6160. STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
  6161. STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
  6162. STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
  6163. STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
  6164. STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
  6165. STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
  6166. STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
  6167. STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
  6168. STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
  6169. STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
  6170. STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
  6171. STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
  6172. STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
  6173. STATS_OFFSET32(stat_XonPauseFramesReceived),
  6174. STATS_OFFSET32(stat_XoffPauseFramesReceived),
  6175. STATS_OFFSET32(stat_OutXonSent),
  6176. STATS_OFFSET32(stat_OutXoffSent),
  6177. STATS_OFFSET32(stat_MacControlFramesReceived),
  6178. STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
  6179. STATS_OFFSET32(stat_IfInFTQDiscards),
  6180. STATS_OFFSET32(stat_IfInMBUFDiscards),
  6181. STATS_OFFSET32(stat_FwRxDrop),
  6182. };
  6183. /* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
  6184. * skipped because of errata.
  6185. */
  6186. static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
  6187. 8,0,8,8,8,8,8,8,8,8,
  6188. 4,0,4,4,4,4,4,4,4,4,
  6189. 4,4,4,4,4,4,4,4,4,4,
  6190. 4,4,4,4,4,4,4,4,4,4,
  6191. 4,4,4,4,4,4,4,
  6192. };
  6193. static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
  6194. 8,0,8,8,8,8,8,8,8,8,
  6195. 4,4,4,4,4,4,4,4,4,4,
  6196. 4,4,4,4,4,4,4,4,4,4,
  6197. 4,4,4,4,4,4,4,4,4,4,
  6198. 4,4,4,4,4,4,4,
  6199. };
  6200. #define BNX2_NUM_TESTS 6
  6201. static struct {
  6202. char string[ETH_GSTRING_LEN];
  6203. } bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
  6204. { "register_test (offline)" },
  6205. { "memory_test (offline)" },
  6206. { "loopback_test (offline)" },
  6207. { "nvram_test (online)" },
  6208. { "interrupt_test (online)" },
  6209. { "link_test (online)" },
  6210. };
  6211. static int
  6212. bnx2_get_sset_count(struct net_device *dev, int sset)
  6213. {
  6214. switch (sset) {
  6215. case ETH_SS_TEST:
  6216. return BNX2_NUM_TESTS;
  6217. case ETH_SS_STATS:
  6218. return BNX2_NUM_STATS;
  6219. default:
  6220. return -EOPNOTSUPP;
  6221. }
  6222. }
  6223. static void
  6224. bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
  6225. {
  6226. struct bnx2 *bp = netdev_priv(dev);
  6227. memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
  6228. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6229. int i;
  6230. bnx2_netif_stop(bp, true);
  6231. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
  6232. bnx2_free_skbs(bp);
  6233. if (bnx2_test_registers(bp) != 0) {
  6234. buf[0] = 1;
  6235. etest->flags |= ETH_TEST_FL_FAILED;
  6236. }
  6237. if (bnx2_test_memory(bp) != 0) {
  6238. buf[1] = 1;
  6239. etest->flags |= ETH_TEST_FL_FAILED;
  6240. }
  6241. if ((buf[2] = bnx2_test_loopback(bp)) != 0)
  6242. etest->flags |= ETH_TEST_FL_FAILED;
  6243. if (!netif_running(bp->dev))
  6244. bnx2_shutdown_chip(bp);
  6245. else {
  6246. bnx2_init_nic(bp, 1);
  6247. bnx2_netif_start(bp, true);
  6248. }
  6249. /* wait for link up */
  6250. for (i = 0; i < 7; i++) {
  6251. if (bp->link_up)
  6252. break;
  6253. msleep_interruptible(1000);
  6254. }
  6255. }
  6256. if (bnx2_test_nvram(bp) != 0) {
  6257. buf[3] = 1;
  6258. etest->flags |= ETH_TEST_FL_FAILED;
  6259. }
  6260. if (bnx2_test_intr(bp) != 0) {
  6261. buf[4] = 1;
  6262. etest->flags |= ETH_TEST_FL_FAILED;
  6263. }
  6264. if (bnx2_test_link(bp) != 0) {
  6265. buf[5] = 1;
  6266. etest->flags |= ETH_TEST_FL_FAILED;
  6267. }
  6268. }
  6269. static void
  6270. bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  6271. {
  6272. switch (stringset) {
  6273. case ETH_SS_STATS:
  6274. memcpy(buf, bnx2_stats_str_arr,
  6275. sizeof(bnx2_stats_str_arr));
  6276. break;
  6277. case ETH_SS_TEST:
  6278. memcpy(buf, bnx2_tests_str_arr,
  6279. sizeof(bnx2_tests_str_arr));
  6280. break;
  6281. }
  6282. }
  6283. static void
  6284. bnx2_get_ethtool_stats(struct net_device *dev,
  6285. struct ethtool_stats *stats, u64 *buf)
  6286. {
  6287. struct bnx2 *bp = netdev_priv(dev);
  6288. int i;
  6289. u32 *hw_stats = (u32 *) bp->stats_blk;
  6290. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  6291. u8 *stats_len_arr = NULL;
  6292. if (!hw_stats) {
  6293. memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
  6294. return;
  6295. }
  6296. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
  6297. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) ||
  6298. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A2) ||
  6299. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
  6300. stats_len_arr = bnx2_5706_stats_len_arr;
  6301. else
  6302. stats_len_arr = bnx2_5708_stats_len_arr;
  6303. for (i = 0; i < BNX2_NUM_STATS; i++) {
  6304. unsigned long offset;
  6305. if (stats_len_arr[i] == 0) {
  6306. /* skip this counter */
  6307. buf[i] = 0;
  6308. continue;
  6309. }
  6310. offset = bnx2_stats_offset_arr[i];
  6311. if (stats_len_arr[i] == 4) {
  6312. /* 4-byte counter */
  6313. buf[i] = (u64) *(hw_stats + offset) +
  6314. *(temp_stats + offset);
  6315. continue;
  6316. }
  6317. /* 8-byte counter */
  6318. buf[i] = (((u64) *(hw_stats + offset)) << 32) +
  6319. *(hw_stats + offset + 1) +
  6320. (((u64) *(temp_stats + offset)) << 32) +
  6321. *(temp_stats + offset + 1);
  6322. }
  6323. }
  6324. static int
  6325. bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
  6326. {
  6327. struct bnx2 *bp = netdev_priv(dev);
  6328. switch (state) {
  6329. case ETHTOOL_ID_ACTIVE:
  6330. bp->leds_save = BNX2_RD(bp, BNX2_MISC_CFG);
  6331. BNX2_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
  6332. return 1; /* cycle on/off once per second */
  6333. case ETHTOOL_ID_ON:
  6334. BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
  6335. BNX2_EMAC_LED_1000MB_OVERRIDE |
  6336. BNX2_EMAC_LED_100MB_OVERRIDE |
  6337. BNX2_EMAC_LED_10MB_OVERRIDE |
  6338. BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
  6339. BNX2_EMAC_LED_TRAFFIC);
  6340. break;
  6341. case ETHTOOL_ID_OFF:
  6342. BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
  6343. break;
  6344. case ETHTOOL_ID_INACTIVE:
  6345. BNX2_WR(bp, BNX2_EMAC_LED, 0);
  6346. BNX2_WR(bp, BNX2_MISC_CFG, bp->leds_save);
  6347. break;
  6348. }
  6349. return 0;
  6350. }
  6351. static int
  6352. bnx2_set_features(struct net_device *dev, netdev_features_t features)
  6353. {
  6354. struct bnx2 *bp = netdev_priv(dev);
  6355. /* TSO with VLAN tag won't work with current firmware */
  6356. if (features & NETIF_F_HW_VLAN_CTAG_TX)
  6357. dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
  6358. else
  6359. dev->vlan_features &= ~NETIF_F_ALL_TSO;
  6360. if ((!!(features & NETIF_F_HW_VLAN_CTAG_RX) !=
  6361. !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
  6362. netif_running(dev)) {
  6363. bnx2_netif_stop(bp, false);
  6364. dev->features = features;
  6365. bnx2_set_rx_mode(dev);
  6366. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
  6367. bnx2_netif_start(bp, false);
  6368. return 1;
  6369. }
  6370. return 0;
  6371. }
  6372. static void bnx2_get_channels(struct net_device *dev,
  6373. struct ethtool_channels *channels)
  6374. {
  6375. struct bnx2 *bp = netdev_priv(dev);
  6376. u32 max_rx_rings = 1;
  6377. u32 max_tx_rings = 1;
  6378. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
  6379. max_rx_rings = RX_MAX_RINGS;
  6380. max_tx_rings = TX_MAX_RINGS;
  6381. }
  6382. channels->max_rx = max_rx_rings;
  6383. channels->max_tx = max_tx_rings;
  6384. channels->max_other = 0;
  6385. channels->max_combined = 0;
  6386. channels->rx_count = bp->num_rx_rings;
  6387. channels->tx_count = bp->num_tx_rings;
  6388. channels->other_count = 0;
  6389. channels->combined_count = 0;
  6390. }
  6391. static int bnx2_set_channels(struct net_device *dev,
  6392. struct ethtool_channels *channels)
  6393. {
  6394. struct bnx2 *bp = netdev_priv(dev);
  6395. u32 max_rx_rings = 1;
  6396. u32 max_tx_rings = 1;
  6397. int rc = 0;
  6398. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
  6399. max_rx_rings = RX_MAX_RINGS;
  6400. max_tx_rings = TX_MAX_RINGS;
  6401. }
  6402. if (channels->rx_count > max_rx_rings ||
  6403. channels->tx_count > max_tx_rings)
  6404. return -EINVAL;
  6405. bp->num_req_rx_rings = channels->rx_count;
  6406. bp->num_req_tx_rings = channels->tx_count;
  6407. if (netif_running(dev))
  6408. rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
  6409. bp->tx_ring_size, true);
  6410. return rc;
  6411. }
  6412. static const struct ethtool_ops bnx2_ethtool_ops = {
  6413. .get_drvinfo = bnx2_get_drvinfo,
  6414. .get_regs_len = bnx2_get_regs_len,
  6415. .get_regs = bnx2_get_regs,
  6416. .get_wol = bnx2_get_wol,
  6417. .set_wol = bnx2_set_wol,
  6418. .nway_reset = bnx2_nway_reset,
  6419. .get_link = bnx2_get_link,
  6420. .get_eeprom_len = bnx2_get_eeprom_len,
  6421. .get_eeprom = bnx2_get_eeprom,
  6422. .set_eeprom = bnx2_set_eeprom,
  6423. .get_coalesce = bnx2_get_coalesce,
  6424. .set_coalesce = bnx2_set_coalesce,
  6425. .get_ringparam = bnx2_get_ringparam,
  6426. .set_ringparam = bnx2_set_ringparam,
  6427. .get_pauseparam = bnx2_get_pauseparam,
  6428. .set_pauseparam = bnx2_set_pauseparam,
  6429. .self_test = bnx2_self_test,
  6430. .get_strings = bnx2_get_strings,
  6431. .set_phys_id = bnx2_set_phys_id,
  6432. .get_ethtool_stats = bnx2_get_ethtool_stats,
  6433. .get_sset_count = bnx2_get_sset_count,
  6434. .get_channels = bnx2_get_channels,
  6435. .set_channels = bnx2_set_channels,
  6436. .get_link_ksettings = bnx2_get_link_ksettings,
  6437. .set_link_ksettings = bnx2_set_link_ksettings,
  6438. };
  6439. /* Called with rtnl_lock */
  6440. static int
  6441. bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6442. {
  6443. struct mii_ioctl_data *data = if_mii(ifr);
  6444. struct bnx2 *bp = netdev_priv(dev);
  6445. int err;
  6446. switch(cmd) {
  6447. case SIOCGMIIPHY:
  6448. data->phy_id = bp->phy_addr;
  6449. /* fallthru */
  6450. case SIOCGMIIREG: {
  6451. u32 mii_regval;
  6452. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6453. return -EOPNOTSUPP;
  6454. if (!netif_running(dev))
  6455. return -EAGAIN;
  6456. spin_lock_bh(&bp->phy_lock);
  6457. err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
  6458. spin_unlock_bh(&bp->phy_lock);
  6459. data->val_out = mii_regval;
  6460. return err;
  6461. }
  6462. case SIOCSMIIREG:
  6463. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6464. return -EOPNOTSUPP;
  6465. if (!netif_running(dev))
  6466. return -EAGAIN;
  6467. spin_lock_bh(&bp->phy_lock);
  6468. err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
  6469. spin_unlock_bh(&bp->phy_lock);
  6470. return err;
  6471. default:
  6472. /* do nothing */
  6473. break;
  6474. }
  6475. return -EOPNOTSUPP;
  6476. }
  6477. /* Called with rtnl_lock */
  6478. static int
  6479. bnx2_change_mac_addr(struct net_device *dev, void *p)
  6480. {
  6481. struct sockaddr *addr = p;
  6482. struct bnx2 *bp = netdev_priv(dev);
  6483. if (!is_valid_ether_addr(addr->sa_data))
  6484. return -EADDRNOTAVAIL;
  6485. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6486. if (netif_running(dev))
  6487. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  6488. return 0;
  6489. }
  6490. /* Called with rtnl_lock */
  6491. static int
  6492. bnx2_change_mtu(struct net_device *dev, int new_mtu)
  6493. {
  6494. struct bnx2 *bp = netdev_priv(dev);
  6495. dev->mtu = new_mtu;
  6496. return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
  6497. false);
  6498. }
  6499. #ifdef CONFIG_NET_POLL_CONTROLLER
  6500. static void
  6501. poll_bnx2(struct net_device *dev)
  6502. {
  6503. struct bnx2 *bp = netdev_priv(dev);
  6504. int i;
  6505. for (i = 0; i < bp->irq_nvecs; i++) {
  6506. struct bnx2_irq *irq = &bp->irq_tbl[i];
  6507. disable_irq(irq->vector);
  6508. irq->handler(irq->vector, &bp->bnx2_napi[i]);
  6509. enable_irq(irq->vector);
  6510. }
  6511. }
  6512. #endif
  6513. static void
  6514. bnx2_get_5709_media(struct bnx2 *bp)
  6515. {
  6516. u32 val = BNX2_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
  6517. u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
  6518. u32 strap;
  6519. if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
  6520. return;
  6521. else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
  6522. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6523. return;
  6524. }
  6525. if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
  6526. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
  6527. else
  6528. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
  6529. if (bp->func == 0) {
  6530. switch (strap) {
  6531. case 0x4:
  6532. case 0x5:
  6533. case 0x6:
  6534. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6535. return;
  6536. }
  6537. } else {
  6538. switch (strap) {
  6539. case 0x1:
  6540. case 0x2:
  6541. case 0x4:
  6542. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6543. return;
  6544. }
  6545. }
  6546. }
  6547. static void
  6548. bnx2_get_pci_speed(struct bnx2 *bp)
  6549. {
  6550. u32 reg;
  6551. reg = BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS);
  6552. if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
  6553. u32 clkreg;
  6554. bp->flags |= BNX2_FLAG_PCIX;
  6555. clkreg = BNX2_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
  6556. clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
  6557. switch (clkreg) {
  6558. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
  6559. bp->bus_speed_mhz = 133;
  6560. break;
  6561. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
  6562. bp->bus_speed_mhz = 100;
  6563. break;
  6564. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
  6565. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
  6566. bp->bus_speed_mhz = 66;
  6567. break;
  6568. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
  6569. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
  6570. bp->bus_speed_mhz = 50;
  6571. break;
  6572. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
  6573. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
  6574. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
  6575. bp->bus_speed_mhz = 33;
  6576. break;
  6577. }
  6578. }
  6579. else {
  6580. if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
  6581. bp->bus_speed_mhz = 66;
  6582. else
  6583. bp->bus_speed_mhz = 33;
  6584. }
  6585. if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
  6586. bp->flags |= BNX2_FLAG_PCI_32BIT;
  6587. }
  6588. static void
  6589. bnx2_read_vpd_fw_ver(struct bnx2 *bp)
  6590. {
  6591. int rc, i, j;
  6592. u8 *data;
  6593. unsigned int block_end, rosize, len;
  6594. #define BNX2_VPD_NVRAM_OFFSET 0x300
  6595. #define BNX2_VPD_LEN 128
  6596. #define BNX2_MAX_VER_SLEN 30
  6597. data = kmalloc(256, GFP_KERNEL);
  6598. if (!data)
  6599. return;
  6600. rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
  6601. BNX2_VPD_LEN);
  6602. if (rc)
  6603. goto vpd_done;
  6604. for (i = 0; i < BNX2_VPD_LEN; i += 4) {
  6605. data[i] = data[i + BNX2_VPD_LEN + 3];
  6606. data[i + 1] = data[i + BNX2_VPD_LEN + 2];
  6607. data[i + 2] = data[i + BNX2_VPD_LEN + 1];
  6608. data[i + 3] = data[i + BNX2_VPD_LEN];
  6609. }
  6610. i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
  6611. if (i < 0)
  6612. goto vpd_done;
  6613. rosize = pci_vpd_lrdt_size(&data[i]);
  6614. i += PCI_VPD_LRDT_TAG_SIZE;
  6615. block_end = i + rosize;
  6616. if (block_end > BNX2_VPD_LEN)
  6617. goto vpd_done;
  6618. j = pci_vpd_find_info_keyword(data, i, rosize,
  6619. PCI_VPD_RO_KEYWORD_MFR_ID);
  6620. if (j < 0)
  6621. goto vpd_done;
  6622. len = pci_vpd_info_field_size(&data[j]);
  6623. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6624. if (j + len > block_end || len != 4 ||
  6625. memcmp(&data[j], "1028", 4))
  6626. goto vpd_done;
  6627. j = pci_vpd_find_info_keyword(data, i, rosize,
  6628. PCI_VPD_RO_KEYWORD_VENDOR0);
  6629. if (j < 0)
  6630. goto vpd_done;
  6631. len = pci_vpd_info_field_size(&data[j]);
  6632. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6633. if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
  6634. goto vpd_done;
  6635. memcpy(bp->fw_version, &data[j], len);
  6636. bp->fw_version[len] = ' ';
  6637. vpd_done:
  6638. kfree(data);
  6639. }
  6640. static int
  6641. bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
  6642. {
  6643. struct bnx2 *bp;
  6644. int rc, i, j;
  6645. u32 reg;
  6646. u64 dma_mask, persist_dma_mask;
  6647. int err;
  6648. SET_NETDEV_DEV(dev, &pdev->dev);
  6649. bp = netdev_priv(dev);
  6650. bp->flags = 0;
  6651. bp->phy_flags = 0;
  6652. bp->temp_stats_blk =
  6653. kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
  6654. if (!bp->temp_stats_blk) {
  6655. rc = -ENOMEM;
  6656. goto err_out;
  6657. }
  6658. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  6659. rc = pci_enable_device(pdev);
  6660. if (rc) {
  6661. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  6662. goto err_out;
  6663. }
  6664. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  6665. dev_err(&pdev->dev,
  6666. "Cannot find PCI device base address, aborting\n");
  6667. rc = -ENODEV;
  6668. goto err_out_disable;
  6669. }
  6670. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  6671. if (rc) {
  6672. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  6673. goto err_out_disable;
  6674. }
  6675. pci_set_master(pdev);
  6676. bp->pm_cap = pdev->pm_cap;
  6677. if (bp->pm_cap == 0) {
  6678. dev_err(&pdev->dev,
  6679. "Cannot find power management capability, aborting\n");
  6680. rc = -EIO;
  6681. goto err_out_release;
  6682. }
  6683. bp->dev = dev;
  6684. bp->pdev = pdev;
  6685. spin_lock_init(&bp->phy_lock);
  6686. spin_lock_init(&bp->indirect_lock);
  6687. #ifdef BCM_CNIC
  6688. mutex_init(&bp->cnic_lock);
  6689. #endif
  6690. INIT_WORK(&bp->reset_task, bnx2_reset_task);
  6691. bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
  6692. TX_MAX_TSS_RINGS + 1));
  6693. if (!bp->regview) {
  6694. dev_err(&pdev->dev, "Cannot map register space, aborting\n");
  6695. rc = -ENOMEM;
  6696. goto err_out_release;
  6697. }
  6698. /* Configure byte swap and enable write to the reg_window registers.
  6699. * Rely on CPU to do target byte swapping on big endian systems
  6700. * The chip's target access swapping will not swap all accesses
  6701. */
  6702. BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG,
  6703. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  6704. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
  6705. bp->chip_id = BNX2_RD(bp, BNX2_MISC_ID);
  6706. if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
  6707. if (!pci_is_pcie(pdev)) {
  6708. dev_err(&pdev->dev, "Not PCIE, aborting\n");
  6709. rc = -EIO;
  6710. goto err_out_unmap;
  6711. }
  6712. bp->flags |= BNX2_FLAG_PCIE;
  6713. if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
  6714. bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
  6715. /* AER (Advanced Error Reporting) hooks */
  6716. err = pci_enable_pcie_error_reporting(pdev);
  6717. if (!err)
  6718. bp->flags |= BNX2_FLAG_AER_ENABLED;
  6719. } else {
  6720. bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
  6721. if (bp->pcix_cap == 0) {
  6722. dev_err(&pdev->dev,
  6723. "Cannot find PCIX capability, aborting\n");
  6724. rc = -EIO;
  6725. goto err_out_unmap;
  6726. }
  6727. bp->flags |= BNX2_FLAG_BROKEN_STATS;
  6728. }
  6729. if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
  6730. BNX2_CHIP_REV(bp) != BNX2_CHIP_REV_Ax) {
  6731. if (pdev->msix_cap)
  6732. bp->flags |= BNX2_FLAG_MSIX_CAP;
  6733. }
  6734. if (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0 &&
  6735. BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A1) {
  6736. if (pdev->msi_cap)
  6737. bp->flags |= BNX2_FLAG_MSI_CAP;
  6738. }
  6739. /* 5708 cannot support DMA addresses > 40-bit. */
  6740. if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
  6741. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  6742. else
  6743. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  6744. /* Configure DMA attributes. */
  6745. if (pci_set_dma_mask(pdev, dma_mask) == 0) {
  6746. dev->features |= NETIF_F_HIGHDMA;
  6747. rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
  6748. if (rc) {
  6749. dev_err(&pdev->dev,
  6750. "pci_set_consistent_dma_mask failed, aborting\n");
  6751. goto err_out_unmap;
  6752. }
  6753. } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  6754. dev_err(&pdev->dev, "System does not support DMA, aborting\n");
  6755. goto err_out_unmap;
  6756. }
  6757. if (!(bp->flags & BNX2_FLAG_PCIE))
  6758. bnx2_get_pci_speed(bp);
  6759. /* 5706A0 may falsely detect SERR and PERR. */
  6760. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  6761. reg = BNX2_RD(bp, PCI_COMMAND);
  6762. reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  6763. BNX2_WR(bp, PCI_COMMAND, reg);
  6764. } else if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) &&
  6765. !(bp->flags & BNX2_FLAG_PCIX)) {
  6766. dev_err(&pdev->dev,
  6767. "5706 A1 can only be used in a PCIX bus, aborting\n");
  6768. goto err_out_unmap;
  6769. }
  6770. bnx2_init_nvram(bp);
  6771. reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
  6772. if (bnx2_reg_rd_ind(bp, BNX2_MCP_TOE_ID) & BNX2_MCP_TOE_ID_FUNCTION_ID)
  6773. bp->func = 1;
  6774. if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
  6775. BNX2_SHM_HDR_SIGNATURE_SIG) {
  6776. u32 off = bp->func << 2;
  6777. bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
  6778. } else
  6779. bp->shmem_base = HOST_VIEW_SHMEM_BASE;
  6780. /* Get the permanent MAC address. First we need to make sure the
  6781. * firmware is actually running.
  6782. */
  6783. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
  6784. if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
  6785. BNX2_DEV_INFO_SIGNATURE_MAGIC) {
  6786. dev_err(&pdev->dev, "Firmware not running, aborting\n");
  6787. rc = -ENODEV;
  6788. goto err_out_unmap;
  6789. }
  6790. bnx2_read_vpd_fw_ver(bp);
  6791. j = strlen(bp->fw_version);
  6792. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
  6793. for (i = 0; i < 3 && j < 24; i++) {
  6794. u8 num, k, skip0;
  6795. if (i == 0) {
  6796. bp->fw_version[j++] = 'b';
  6797. bp->fw_version[j++] = 'c';
  6798. bp->fw_version[j++] = ' ';
  6799. }
  6800. num = (u8) (reg >> (24 - (i * 8)));
  6801. for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
  6802. if (num >= k || !skip0 || k == 1) {
  6803. bp->fw_version[j++] = (num / k) + '0';
  6804. skip0 = 0;
  6805. }
  6806. }
  6807. if (i != 2)
  6808. bp->fw_version[j++] = '.';
  6809. }
  6810. reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
  6811. if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
  6812. bp->wol = 1;
  6813. if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
  6814. bp->flags |= BNX2_FLAG_ASF_ENABLE;
  6815. for (i = 0; i < 30; i++) {
  6816. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6817. if (reg & BNX2_CONDITION_MFW_RUN_MASK)
  6818. break;
  6819. msleep(10);
  6820. }
  6821. }
  6822. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6823. reg &= BNX2_CONDITION_MFW_RUN_MASK;
  6824. if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
  6825. reg != BNX2_CONDITION_MFW_RUN_NONE) {
  6826. u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
  6827. if (j < 32)
  6828. bp->fw_version[j++] = ' ';
  6829. for (i = 0; i < 3 && j < 28; i++) {
  6830. reg = bnx2_reg_rd_ind(bp, addr + i * 4);
  6831. reg = be32_to_cpu(reg);
  6832. memcpy(&bp->fw_version[j], &reg, 4);
  6833. j += 4;
  6834. }
  6835. }
  6836. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
  6837. bp->mac_addr[0] = (u8) (reg >> 8);
  6838. bp->mac_addr[1] = (u8) reg;
  6839. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
  6840. bp->mac_addr[2] = (u8) (reg >> 24);
  6841. bp->mac_addr[3] = (u8) (reg >> 16);
  6842. bp->mac_addr[4] = (u8) (reg >> 8);
  6843. bp->mac_addr[5] = (u8) reg;
  6844. bp->tx_ring_size = BNX2_MAX_TX_DESC_CNT;
  6845. bnx2_set_rx_ring_size(bp, 255);
  6846. bp->tx_quick_cons_trip_int = 2;
  6847. bp->tx_quick_cons_trip = 20;
  6848. bp->tx_ticks_int = 18;
  6849. bp->tx_ticks = 80;
  6850. bp->rx_quick_cons_trip_int = 2;
  6851. bp->rx_quick_cons_trip = 12;
  6852. bp->rx_ticks_int = 18;
  6853. bp->rx_ticks = 18;
  6854. bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  6855. bp->current_interval = BNX2_TIMER_INTERVAL;
  6856. bp->phy_addr = 1;
  6857. /* allocate stats_blk */
  6858. rc = bnx2_alloc_stats_blk(dev);
  6859. if (rc)
  6860. goto err_out_unmap;
  6861. /* Disable WOL support if we are running on a SERDES chip. */
  6862. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  6863. bnx2_get_5709_media(bp);
  6864. else if (BNX2_CHIP_BOND(bp) & BNX2_CHIP_BOND_SERDES_BIT)
  6865. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6866. bp->phy_port = PORT_TP;
  6867. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  6868. bp->phy_port = PORT_FIBRE;
  6869. reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  6870. if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
  6871. bp->flags |= BNX2_FLAG_NO_WOL;
  6872. bp->wol = 0;
  6873. }
  6874. if (BNX2_CHIP(bp) == BNX2_CHIP_5706) {
  6875. /* Don't do parallel detect on this board because of
  6876. * some board problems. The link will not go down
  6877. * if we do parallel detect.
  6878. */
  6879. if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  6880. pdev->subsystem_device == 0x310c)
  6881. bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
  6882. } else {
  6883. bp->phy_addr = 2;
  6884. if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
  6885. bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
  6886. }
  6887. } else if (BNX2_CHIP(bp) == BNX2_CHIP_5706 ||
  6888. BNX2_CHIP(bp) == BNX2_CHIP_5708)
  6889. bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
  6890. else if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
  6891. (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax ||
  6892. BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Bx))
  6893. bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
  6894. bnx2_init_fw_cap(bp);
  6895. if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
  6896. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
  6897. (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1) ||
  6898. !(BNX2_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
  6899. bp->flags |= BNX2_FLAG_NO_WOL;
  6900. bp->wol = 0;
  6901. }
  6902. if (bp->flags & BNX2_FLAG_NO_WOL)
  6903. device_set_wakeup_capable(&bp->pdev->dev, false);
  6904. else
  6905. device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
  6906. if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
  6907. bp->tx_quick_cons_trip_int =
  6908. bp->tx_quick_cons_trip;
  6909. bp->tx_ticks_int = bp->tx_ticks;
  6910. bp->rx_quick_cons_trip_int =
  6911. bp->rx_quick_cons_trip;
  6912. bp->rx_ticks_int = bp->rx_ticks;
  6913. bp->comp_prod_trip_int = bp->comp_prod_trip;
  6914. bp->com_ticks_int = bp->com_ticks;
  6915. bp->cmd_ticks_int = bp->cmd_ticks;
  6916. }
  6917. /* Disable MSI on 5706 if AMD 8132 bridge is found.
  6918. *
  6919. * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
  6920. * with byte enables disabled on the unused 32-bit word. This is legal
  6921. * but causes problems on the AMD 8132 which will eventually stop
  6922. * responding after a while.
  6923. *
  6924. * AMD believes this incompatibility is unique to the 5706, and
  6925. * prefers to locally disable MSI rather than globally disabling it.
  6926. */
  6927. if (BNX2_CHIP(bp) == BNX2_CHIP_5706 && disable_msi == 0) {
  6928. struct pci_dev *amd_8132 = NULL;
  6929. while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
  6930. PCI_DEVICE_ID_AMD_8132_BRIDGE,
  6931. amd_8132))) {
  6932. if (amd_8132->revision >= 0x10 &&
  6933. amd_8132->revision <= 0x13) {
  6934. disable_msi = 1;
  6935. pci_dev_put(amd_8132);
  6936. break;
  6937. }
  6938. }
  6939. }
  6940. bnx2_set_default_link(bp);
  6941. bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  6942. timer_setup(&bp->timer, bnx2_timer, 0);
  6943. bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
  6944. #ifdef BCM_CNIC
  6945. if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
  6946. bp->cnic_eth_dev.max_iscsi_conn =
  6947. (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
  6948. BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
  6949. bp->cnic_probe = bnx2_cnic_probe;
  6950. #endif
  6951. pci_save_state(pdev);
  6952. return 0;
  6953. err_out_unmap:
  6954. if (bp->flags & BNX2_FLAG_AER_ENABLED) {
  6955. pci_disable_pcie_error_reporting(pdev);
  6956. bp->flags &= ~BNX2_FLAG_AER_ENABLED;
  6957. }
  6958. pci_iounmap(pdev, bp->regview);
  6959. bp->regview = NULL;
  6960. err_out_release:
  6961. pci_release_regions(pdev);
  6962. err_out_disable:
  6963. pci_disable_device(pdev);
  6964. err_out:
  6965. kfree(bp->temp_stats_blk);
  6966. return rc;
  6967. }
  6968. static char *
  6969. bnx2_bus_string(struct bnx2 *bp, char *str)
  6970. {
  6971. char *s = str;
  6972. if (bp->flags & BNX2_FLAG_PCIE) {
  6973. s += sprintf(s, "PCI Express");
  6974. } else {
  6975. s += sprintf(s, "PCI");
  6976. if (bp->flags & BNX2_FLAG_PCIX)
  6977. s += sprintf(s, "-X");
  6978. if (bp->flags & BNX2_FLAG_PCI_32BIT)
  6979. s += sprintf(s, " 32-bit");
  6980. else
  6981. s += sprintf(s, " 64-bit");
  6982. s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
  6983. }
  6984. return str;
  6985. }
  6986. static void
  6987. bnx2_del_napi(struct bnx2 *bp)
  6988. {
  6989. int i;
  6990. for (i = 0; i < bp->irq_nvecs; i++)
  6991. netif_napi_del(&bp->bnx2_napi[i].napi);
  6992. }
  6993. static void
  6994. bnx2_init_napi(struct bnx2 *bp)
  6995. {
  6996. int i;
  6997. for (i = 0; i < bp->irq_nvecs; i++) {
  6998. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  6999. int (*poll)(struct napi_struct *, int);
  7000. if (i == 0)
  7001. poll = bnx2_poll;
  7002. else
  7003. poll = bnx2_poll_msix;
  7004. netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
  7005. bnapi->bp = bp;
  7006. }
  7007. }
  7008. static const struct net_device_ops bnx2_netdev_ops = {
  7009. .ndo_open = bnx2_open,
  7010. .ndo_start_xmit = bnx2_start_xmit,
  7011. .ndo_stop = bnx2_close,
  7012. .ndo_get_stats64 = bnx2_get_stats64,
  7013. .ndo_set_rx_mode = bnx2_set_rx_mode,
  7014. .ndo_do_ioctl = bnx2_ioctl,
  7015. .ndo_validate_addr = eth_validate_addr,
  7016. .ndo_set_mac_address = bnx2_change_mac_addr,
  7017. .ndo_change_mtu = bnx2_change_mtu,
  7018. .ndo_set_features = bnx2_set_features,
  7019. .ndo_tx_timeout = bnx2_tx_timeout,
  7020. #ifdef CONFIG_NET_POLL_CONTROLLER
  7021. .ndo_poll_controller = poll_bnx2,
  7022. #endif
  7023. };
  7024. static int
  7025. bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  7026. {
  7027. static int version_printed = 0;
  7028. struct net_device *dev;
  7029. struct bnx2 *bp;
  7030. int rc;
  7031. char str[40];
  7032. if (version_printed++ == 0)
  7033. pr_info("%s", version);
  7034. /* dev zeroed in init_etherdev */
  7035. dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
  7036. if (!dev)
  7037. return -ENOMEM;
  7038. rc = bnx2_init_board(pdev, dev);
  7039. if (rc < 0)
  7040. goto err_free;
  7041. dev->netdev_ops = &bnx2_netdev_ops;
  7042. dev->watchdog_timeo = TX_TIMEOUT;
  7043. dev->ethtool_ops = &bnx2_ethtool_ops;
  7044. bp = netdev_priv(dev);
  7045. pci_set_drvdata(pdev, dev);
  7046. /*
  7047. * In-flight DMA from 1st kernel could continue going in kdump kernel.
  7048. * New io-page table has been created before bnx2 does reset at open stage.
  7049. * We have to wait for the in-flight DMA to complete to avoid it look up
  7050. * into the newly created io-page table.
  7051. */
  7052. if (is_kdump_kernel())
  7053. bnx2_wait_dma_complete(bp);
  7054. memcpy(dev->dev_addr, bp->mac_addr, ETH_ALEN);
  7055. dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
  7056. NETIF_F_TSO | NETIF_F_TSO_ECN |
  7057. NETIF_F_RXHASH | NETIF_F_RXCSUM;
  7058. if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
  7059. dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
  7060. dev->vlan_features = dev->hw_features;
  7061. dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
  7062. dev->features |= dev->hw_features;
  7063. dev->priv_flags |= IFF_UNICAST_FLT;
  7064. dev->min_mtu = MIN_ETHERNET_PACKET_SIZE;
  7065. dev->max_mtu = MAX_ETHERNET_JUMBO_PACKET_SIZE;
  7066. if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  7067. dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
  7068. if ((rc = register_netdev(dev))) {
  7069. dev_err(&pdev->dev, "Cannot register net device\n");
  7070. goto error;
  7071. }
  7072. netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
  7073. "node addr %pM\n", board_info[ent->driver_data].name,
  7074. ((BNX2_CHIP_ID(bp) & 0xf000) >> 12) + 'A',
  7075. ((BNX2_CHIP_ID(bp) & 0x0ff0) >> 4),
  7076. bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
  7077. pdev->irq, dev->dev_addr);
  7078. return 0;
  7079. error:
  7080. pci_iounmap(pdev, bp->regview);
  7081. pci_release_regions(pdev);
  7082. pci_disable_device(pdev);
  7083. err_free:
  7084. bnx2_free_stats_blk(dev);
  7085. free_netdev(dev);
  7086. return rc;
  7087. }
  7088. static void
  7089. bnx2_remove_one(struct pci_dev *pdev)
  7090. {
  7091. struct net_device *dev = pci_get_drvdata(pdev);
  7092. struct bnx2 *bp = netdev_priv(dev);
  7093. unregister_netdev(dev);
  7094. del_timer_sync(&bp->timer);
  7095. cancel_work_sync(&bp->reset_task);
  7096. pci_iounmap(bp->pdev, bp->regview);
  7097. bnx2_free_stats_blk(dev);
  7098. kfree(bp->temp_stats_blk);
  7099. if (bp->flags & BNX2_FLAG_AER_ENABLED) {
  7100. pci_disable_pcie_error_reporting(pdev);
  7101. bp->flags &= ~BNX2_FLAG_AER_ENABLED;
  7102. }
  7103. bnx2_release_firmware(bp);
  7104. free_netdev(dev);
  7105. pci_release_regions(pdev);
  7106. pci_disable_device(pdev);
  7107. }
  7108. #ifdef CONFIG_PM_SLEEP
  7109. static int
  7110. bnx2_suspend(struct device *device)
  7111. {
  7112. struct pci_dev *pdev = to_pci_dev(device);
  7113. struct net_device *dev = pci_get_drvdata(pdev);
  7114. struct bnx2 *bp = netdev_priv(dev);
  7115. if (netif_running(dev)) {
  7116. cancel_work_sync(&bp->reset_task);
  7117. bnx2_netif_stop(bp, true);
  7118. netif_device_detach(dev);
  7119. del_timer_sync(&bp->timer);
  7120. bnx2_shutdown_chip(bp);
  7121. __bnx2_free_irq(bp);
  7122. bnx2_free_skbs(bp);
  7123. }
  7124. bnx2_setup_wol(bp);
  7125. return 0;
  7126. }
  7127. static int
  7128. bnx2_resume(struct device *device)
  7129. {
  7130. struct pci_dev *pdev = to_pci_dev(device);
  7131. struct net_device *dev = pci_get_drvdata(pdev);
  7132. struct bnx2 *bp = netdev_priv(dev);
  7133. if (!netif_running(dev))
  7134. return 0;
  7135. bnx2_set_power_state(bp, PCI_D0);
  7136. netif_device_attach(dev);
  7137. bnx2_request_irq(bp);
  7138. bnx2_init_nic(bp, 1);
  7139. bnx2_netif_start(bp, true);
  7140. return 0;
  7141. }
  7142. static SIMPLE_DEV_PM_OPS(bnx2_pm_ops, bnx2_suspend, bnx2_resume);
  7143. #define BNX2_PM_OPS (&bnx2_pm_ops)
  7144. #else
  7145. #define BNX2_PM_OPS NULL
  7146. #endif /* CONFIG_PM_SLEEP */
  7147. /**
  7148. * bnx2_io_error_detected - called when PCI error is detected
  7149. * @pdev: Pointer to PCI device
  7150. * @state: The current pci connection state
  7151. *
  7152. * This function is called after a PCI bus error affecting
  7153. * this device has been detected.
  7154. */
  7155. static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
  7156. pci_channel_state_t state)
  7157. {
  7158. struct net_device *dev = pci_get_drvdata(pdev);
  7159. struct bnx2 *bp = netdev_priv(dev);
  7160. rtnl_lock();
  7161. netif_device_detach(dev);
  7162. if (state == pci_channel_io_perm_failure) {
  7163. rtnl_unlock();
  7164. return PCI_ERS_RESULT_DISCONNECT;
  7165. }
  7166. if (netif_running(dev)) {
  7167. bnx2_netif_stop(bp, true);
  7168. del_timer_sync(&bp->timer);
  7169. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  7170. }
  7171. pci_disable_device(pdev);
  7172. rtnl_unlock();
  7173. /* Request a slot slot reset. */
  7174. return PCI_ERS_RESULT_NEED_RESET;
  7175. }
  7176. /**
  7177. * bnx2_io_slot_reset - called after the pci bus has been reset.
  7178. * @pdev: Pointer to PCI device
  7179. *
  7180. * Restart the card from scratch, as if from a cold-boot.
  7181. */
  7182. static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
  7183. {
  7184. struct net_device *dev = pci_get_drvdata(pdev);
  7185. struct bnx2 *bp = netdev_priv(dev);
  7186. pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
  7187. int err = 0;
  7188. rtnl_lock();
  7189. if (pci_enable_device(pdev)) {
  7190. dev_err(&pdev->dev,
  7191. "Cannot re-enable PCI device after reset\n");
  7192. } else {
  7193. pci_set_master(pdev);
  7194. pci_restore_state(pdev);
  7195. pci_save_state(pdev);
  7196. if (netif_running(dev))
  7197. err = bnx2_init_nic(bp, 1);
  7198. if (!err)
  7199. result = PCI_ERS_RESULT_RECOVERED;
  7200. }
  7201. if (result != PCI_ERS_RESULT_RECOVERED && netif_running(dev)) {
  7202. bnx2_napi_enable(bp);
  7203. dev_close(dev);
  7204. }
  7205. rtnl_unlock();
  7206. if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
  7207. return result;
  7208. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  7209. if (err) {
  7210. dev_err(&pdev->dev,
  7211. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
  7212. err); /* non-fatal, continue */
  7213. }
  7214. return result;
  7215. }
  7216. /**
  7217. * bnx2_io_resume - called when traffic can start flowing again.
  7218. * @pdev: Pointer to PCI device
  7219. *
  7220. * This callback is called when the error recovery driver tells us that
  7221. * its OK to resume normal operation.
  7222. */
  7223. static void bnx2_io_resume(struct pci_dev *pdev)
  7224. {
  7225. struct net_device *dev = pci_get_drvdata(pdev);
  7226. struct bnx2 *bp = netdev_priv(dev);
  7227. rtnl_lock();
  7228. if (netif_running(dev))
  7229. bnx2_netif_start(bp, true);
  7230. netif_device_attach(dev);
  7231. rtnl_unlock();
  7232. }
  7233. static void bnx2_shutdown(struct pci_dev *pdev)
  7234. {
  7235. struct net_device *dev = pci_get_drvdata(pdev);
  7236. struct bnx2 *bp;
  7237. if (!dev)
  7238. return;
  7239. bp = netdev_priv(dev);
  7240. if (!bp)
  7241. return;
  7242. rtnl_lock();
  7243. if (netif_running(dev))
  7244. dev_close(bp->dev);
  7245. if (system_state == SYSTEM_POWER_OFF)
  7246. bnx2_set_power_state(bp, PCI_D3hot);
  7247. rtnl_unlock();
  7248. }
  7249. static const struct pci_error_handlers bnx2_err_handler = {
  7250. .error_detected = bnx2_io_error_detected,
  7251. .slot_reset = bnx2_io_slot_reset,
  7252. .resume = bnx2_io_resume,
  7253. };
  7254. static struct pci_driver bnx2_pci_driver = {
  7255. .name = DRV_MODULE_NAME,
  7256. .id_table = bnx2_pci_tbl,
  7257. .probe = bnx2_init_one,
  7258. .remove = bnx2_remove_one,
  7259. .driver.pm = BNX2_PM_OPS,
  7260. .err_handler = &bnx2_err_handler,
  7261. .shutdown = bnx2_shutdown,
  7262. };
  7263. module_pci_driver(bnx2_pci_driver);