ena_regs_defs.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /*
  2. * Copyright 2015 - 2016 Amazon.com, Inc. or its affiliates.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef _ENA_REGS_H_
  33. #define _ENA_REGS_H_
  34. enum ena_regs_reset_reason_types {
  35. ENA_REGS_RESET_NORMAL = 0,
  36. ENA_REGS_RESET_KEEP_ALIVE_TO = 1,
  37. ENA_REGS_RESET_ADMIN_TO = 2,
  38. ENA_REGS_RESET_MISS_TX_CMPL = 3,
  39. ENA_REGS_RESET_INV_RX_REQ_ID = 4,
  40. ENA_REGS_RESET_INV_TX_REQ_ID = 5,
  41. ENA_REGS_RESET_TOO_MANY_RX_DESCS = 6,
  42. ENA_REGS_RESET_INIT_ERR = 7,
  43. ENA_REGS_RESET_DRIVER_INVALID_STATE = 8,
  44. ENA_REGS_RESET_OS_TRIGGER = 9,
  45. ENA_REGS_RESET_OS_NETDEV_WD = 10,
  46. ENA_REGS_RESET_SHUTDOWN = 11,
  47. ENA_REGS_RESET_USER_TRIGGER = 12,
  48. ENA_REGS_RESET_GENERIC = 13,
  49. ENA_REGS_RESET_MISS_INTERRUPT = 14,
  50. };
  51. /* ena_registers offsets */
  52. /* 0 base */
  53. #define ENA_REGS_VERSION_OFF 0x0
  54. #define ENA_REGS_CONTROLLER_VERSION_OFF 0x4
  55. #define ENA_REGS_CAPS_OFF 0x8
  56. #define ENA_REGS_CAPS_EXT_OFF 0xc
  57. #define ENA_REGS_AQ_BASE_LO_OFF 0x10
  58. #define ENA_REGS_AQ_BASE_HI_OFF 0x14
  59. #define ENA_REGS_AQ_CAPS_OFF 0x18
  60. #define ENA_REGS_ACQ_BASE_LO_OFF 0x20
  61. #define ENA_REGS_ACQ_BASE_HI_OFF 0x24
  62. #define ENA_REGS_ACQ_CAPS_OFF 0x28
  63. #define ENA_REGS_AQ_DB_OFF 0x2c
  64. #define ENA_REGS_ACQ_TAIL_OFF 0x30
  65. #define ENA_REGS_AENQ_CAPS_OFF 0x34
  66. #define ENA_REGS_AENQ_BASE_LO_OFF 0x38
  67. #define ENA_REGS_AENQ_BASE_HI_OFF 0x3c
  68. #define ENA_REGS_AENQ_HEAD_DB_OFF 0x40
  69. #define ENA_REGS_AENQ_TAIL_OFF 0x44
  70. #define ENA_REGS_INTR_MASK_OFF 0x4c
  71. #define ENA_REGS_DEV_CTL_OFF 0x54
  72. #define ENA_REGS_DEV_STS_OFF 0x58
  73. #define ENA_REGS_MMIO_REG_READ_OFF 0x5c
  74. #define ENA_REGS_MMIO_RESP_LO_OFF 0x60
  75. #define ENA_REGS_MMIO_RESP_HI_OFF 0x64
  76. #define ENA_REGS_RSS_IND_ENTRY_UPDATE_OFF 0x68
  77. /* version register */
  78. #define ENA_REGS_VERSION_MINOR_VERSION_MASK 0xff
  79. #define ENA_REGS_VERSION_MAJOR_VERSION_SHIFT 8
  80. #define ENA_REGS_VERSION_MAJOR_VERSION_MASK 0xff00
  81. /* controller_version register */
  82. #define ENA_REGS_CONTROLLER_VERSION_SUBMINOR_VERSION_MASK 0xff
  83. #define ENA_REGS_CONTROLLER_VERSION_MINOR_VERSION_SHIFT 8
  84. #define ENA_REGS_CONTROLLER_VERSION_MINOR_VERSION_MASK 0xff00
  85. #define ENA_REGS_CONTROLLER_VERSION_MAJOR_VERSION_SHIFT 16
  86. #define ENA_REGS_CONTROLLER_VERSION_MAJOR_VERSION_MASK 0xff0000
  87. #define ENA_REGS_CONTROLLER_VERSION_IMPL_ID_SHIFT 24
  88. #define ENA_REGS_CONTROLLER_VERSION_IMPL_ID_MASK 0xff000000
  89. /* caps register */
  90. #define ENA_REGS_CAPS_CONTIGUOUS_QUEUE_REQUIRED_MASK 0x1
  91. #define ENA_REGS_CAPS_RESET_TIMEOUT_SHIFT 1
  92. #define ENA_REGS_CAPS_RESET_TIMEOUT_MASK 0x3e
  93. #define ENA_REGS_CAPS_DMA_ADDR_WIDTH_SHIFT 8
  94. #define ENA_REGS_CAPS_DMA_ADDR_WIDTH_MASK 0xff00
  95. #define ENA_REGS_CAPS_ADMIN_CMD_TO_SHIFT 16
  96. #define ENA_REGS_CAPS_ADMIN_CMD_TO_MASK 0xf0000
  97. /* aq_caps register */
  98. #define ENA_REGS_AQ_CAPS_AQ_DEPTH_MASK 0xffff
  99. #define ENA_REGS_AQ_CAPS_AQ_ENTRY_SIZE_SHIFT 16
  100. #define ENA_REGS_AQ_CAPS_AQ_ENTRY_SIZE_MASK 0xffff0000
  101. /* acq_caps register */
  102. #define ENA_REGS_ACQ_CAPS_ACQ_DEPTH_MASK 0xffff
  103. #define ENA_REGS_ACQ_CAPS_ACQ_ENTRY_SIZE_SHIFT 16
  104. #define ENA_REGS_ACQ_CAPS_ACQ_ENTRY_SIZE_MASK 0xffff0000
  105. /* aenq_caps register */
  106. #define ENA_REGS_AENQ_CAPS_AENQ_DEPTH_MASK 0xffff
  107. #define ENA_REGS_AENQ_CAPS_AENQ_ENTRY_SIZE_SHIFT 16
  108. #define ENA_REGS_AENQ_CAPS_AENQ_ENTRY_SIZE_MASK 0xffff0000
  109. /* dev_ctl register */
  110. #define ENA_REGS_DEV_CTL_DEV_RESET_MASK 0x1
  111. #define ENA_REGS_DEV_CTL_AQ_RESTART_SHIFT 1
  112. #define ENA_REGS_DEV_CTL_AQ_RESTART_MASK 0x2
  113. #define ENA_REGS_DEV_CTL_QUIESCENT_SHIFT 2
  114. #define ENA_REGS_DEV_CTL_QUIESCENT_MASK 0x4
  115. #define ENA_REGS_DEV_CTL_IO_RESUME_SHIFT 3
  116. #define ENA_REGS_DEV_CTL_IO_RESUME_MASK 0x8
  117. #define ENA_REGS_DEV_CTL_RESET_REASON_SHIFT 28
  118. #define ENA_REGS_DEV_CTL_RESET_REASON_MASK 0xf0000000
  119. /* dev_sts register */
  120. #define ENA_REGS_DEV_STS_READY_MASK 0x1
  121. #define ENA_REGS_DEV_STS_AQ_RESTART_IN_PROGRESS_SHIFT 1
  122. #define ENA_REGS_DEV_STS_AQ_RESTART_IN_PROGRESS_MASK 0x2
  123. #define ENA_REGS_DEV_STS_AQ_RESTART_FINISHED_SHIFT 2
  124. #define ENA_REGS_DEV_STS_AQ_RESTART_FINISHED_MASK 0x4
  125. #define ENA_REGS_DEV_STS_RESET_IN_PROGRESS_SHIFT 3
  126. #define ENA_REGS_DEV_STS_RESET_IN_PROGRESS_MASK 0x8
  127. #define ENA_REGS_DEV_STS_RESET_FINISHED_SHIFT 4
  128. #define ENA_REGS_DEV_STS_RESET_FINISHED_MASK 0x10
  129. #define ENA_REGS_DEV_STS_FATAL_ERROR_SHIFT 5
  130. #define ENA_REGS_DEV_STS_FATAL_ERROR_MASK 0x20
  131. #define ENA_REGS_DEV_STS_QUIESCENT_STATE_IN_PROGRESS_SHIFT 6
  132. #define ENA_REGS_DEV_STS_QUIESCENT_STATE_IN_PROGRESS_MASK 0x40
  133. #define ENA_REGS_DEV_STS_QUIESCENT_STATE_ACHIEVED_SHIFT 7
  134. #define ENA_REGS_DEV_STS_QUIESCENT_STATE_ACHIEVED_MASK 0x80
  135. /* mmio_reg_read register */
  136. #define ENA_REGS_MMIO_REG_READ_REQ_ID_MASK 0xffff
  137. #define ENA_REGS_MMIO_REG_READ_REG_OFF_SHIFT 16
  138. #define ENA_REGS_MMIO_REG_READ_REG_OFF_MASK 0xffff0000
  139. /* rss_ind_entry_update register */
  140. #define ENA_REGS_RSS_IND_ENTRY_UPDATE_INDEX_MASK 0xffff
  141. #define ENA_REGS_RSS_IND_ENTRY_UPDATE_CQ_IDX_SHIFT 16
  142. #define ENA_REGS_RSS_IND_ENTRY_UPDATE_CQ_IDX_MASK 0xffff0000
  143. #endif /*_ENA_REGS_H_ */