bcm_sf2.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/phy.h>
  17. #include <linux/phy_fixed.h>
  18. #include <linux/phylink.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_net.h>
  24. #include <linux/of_mdio.h>
  25. #include <net/dsa.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_bridge.h>
  28. #include <linux/brcmphy.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/platform_data/b53.h>
  31. #include "bcm_sf2.h"
  32. #include "bcm_sf2_regs.h"
  33. #include "b53/b53_priv.h"
  34. #include "b53/b53_regs.h"
  35. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  36. {
  37. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  38. unsigned int i;
  39. u32 reg, offset;
  40. /* Enable the port memories */
  41. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  42. reg &= ~P_TXQ_PSM_VDD(port);
  43. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  44. /* Enable forwarding */
  45. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  46. /* Enable IMP port in dumb mode */
  47. reg = core_readl(priv, CORE_SWITCH_CTRL);
  48. reg |= MII_DUMB_FWDG_EN;
  49. core_writel(priv, reg, CORE_SWITCH_CTRL);
  50. /* Configure Traffic Class to QoS mapping, allow each priority to map
  51. * to a different queue number
  52. */
  53. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  54. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  55. reg |= i << (PRT_TO_QID_SHIFT * i);
  56. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  57. b53_brcm_hdr_setup(ds, port);
  58. if (port == 8) {
  59. if (priv->type == BCM7445_DEVICE_ID)
  60. offset = CORE_STS_OVERRIDE_IMP;
  61. else
  62. offset = CORE_STS_OVERRIDE_IMP2;
  63. /* Force link status for IMP port */
  64. reg = core_readl(priv, offset);
  65. reg |= (MII_SW_OR | LINK_STS);
  66. reg &= ~GMII_SPEED_UP_2G;
  67. core_writel(priv, reg, offset);
  68. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  69. reg = core_readl(priv, CORE_IMP_CTL);
  70. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  71. reg &= ~(RX_DIS | TX_DIS);
  72. core_writel(priv, reg, CORE_IMP_CTL);
  73. } else {
  74. reg = core_readl(priv, CORE_G_PCTL_PORT(port));
  75. reg &= ~(RX_DIS | TX_DIS);
  76. core_writel(priv, reg, CORE_G_PCTL_PORT(port));
  77. }
  78. }
  79. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  80. {
  81. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  82. u32 reg;
  83. reg = reg_readl(priv, REG_SPHY_CNTRL);
  84. if (enable) {
  85. reg |= PHY_RESET;
  86. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
  87. reg_writel(priv, reg, REG_SPHY_CNTRL);
  88. udelay(21);
  89. reg = reg_readl(priv, REG_SPHY_CNTRL);
  90. reg &= ~PHY_RESET;
  91. } else {
  92. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  93. reg_writel(priv, reg, REG_SPHY_CNTRL);
  94. mdelay(1);
  95. reg |= CK25_DIS;
  96. }
  97. reg_writel(priv, reg, REG_SPHY_CNTRL);
  98. /* Use PHY-driven LED signaling */
  99. if (!enable) {
  100. reg = reg_readl(priv, REG_LED_CNTRL(0));
  101. reg |= SPDLNK_SRC_SEL;
  102. reg_writel(priv, reg, REG_LED_CNTRL(0));
  103. }
  104. }
  105. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  106. int port)
  107. {
  108. unsigned int off;
  109. switch (port) {
  110. case 7:
  111. off = P7_IRQ_OFF;
  112. break;
  113. case 0:
  114. /* Port 0 interrupts are located on the first bank */
  115. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  116. return;
  117. default:
  118. off = P_IRQ_OFF(port);
  119. break;
  120. }
  121. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  122. }
  123. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  124. int port)
  125. {
  126. unsigned int off;
  127. switch (port) {
  128. case 7:
  129. off = P7_IRQ_OFF;
  130. break;
  131. case 0:
  132. /* Port 0 interrupts are located on the first bank */
  133. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  134. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  135. return;
  136. default:
  137. off = P_IRQ_OFF(port);
  138. break;
  139. }
  140. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  141. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  142. }
  143. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  144. struct phy_device *phy)
  145. {
  146. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  147. unsigned int i;
  148. u32 reg;
  149. /* Clear the memory power down */
  150. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  151. reg &= ~P_TXQ_PSM_VDD(port);
  152. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  153. /* Enable learning */
  154. reg = core_readl(priv, CORE_DIS_LEARN);
  155. reg &= ~BIT(port);
  156. core_writel(priv, reg, CORE_DIS_LEARN);
  157. /* Enable Broadcom tags for that port if requested */
  158. if (priv->brcm_tag_mask & BIT(port))
  159. b53_brcm_hdr_setup(ds, port);
  160. /* Configure Traffic Class to QoS mapping, allow each priority to map
  161. * to a different queue number
  162. */
  163. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  164. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  165. reg |= i << (PRT_TO_QID_SHIFT * i);
  166. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  167. /* Re-enable the GPHY and re-apply workarounds */
  168. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  169. bcm_sf2_gphy_enable_set(ds, true);
  170. if (phy) {
  171. /* if phy_stop() has been called before, phy
  172. * will be in halted state, and phy_start()
  173. * will call resume.
  174. *
  175. * the resume path does not configure back
  176. * autoneg settings, and since we hard reset
  177. * the phy manually here, we need to reset the
  178. * state machine also.
  179. */
  180. phy->state = PHY_READY;
  181. phy_init_hw(phy);
  182. }
  183. }
  184. /* Enable MoCA port interrupts to get notified */
  185. if (port == priv->moca_port)
  186. bcm_sf2_port_intr_enable(priv, port);
  187. /* Set per-queue pause threshold to 32 */
  188. core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
  189. /* Set ACB threshold to 24 */
  190. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
  191. reg = acb_readl(priv, ACB_QUEUE_CFG(port *
  192. SF2_NUM_EGRESS_QUEUES + i));
  193. reg &= ~XOFF_THRESHOLD_MASK;
  194. reg |= 24;
  195. acb_writel(priv, reg, ACB_QUEUE_CFG(port *
  196. SF2_NUM_EGRESS_QUEUES + i));
  197. }
  198. return b53_enable_port(ds, port, phy);
  199. }
  200. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  201. struct phy_device *phy)
  202. {
  203. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  204. u32 reg;
  205. /* Disable learning while in WoL mode */
  206. if (priv->wol_ports_mask & (1 << port)) {
  207. reg = core_readl(priv, CORE_DIS_LEARN);
  208. reg |= BIT(port);
  209. core_writel(priv, reg, CORE_DIS_LEARN);
  210. return;
  211. }
  212. if (port == priv->moca_port)
  213. bcm_sf2_port_intr_disable(priv, port);
  214. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  215. bcm_sf2_gphy_enable_set(ds, false);
  216. b53_disable_port(ds, port, phy);
  217. /* Power down the port memory */
  218. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  219. reg |= P_TXQ_PSM_VDD(port);
  220. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  221. }
  222. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  223. int regnum, u16 val)
  224. {
  225. int ret = 0;
  226. u32 reg;
  227. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  228. reg |= MDIO_MASTER_SEL;
  229. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  230. /* Page << 8 | offset */
  231. reg = 0x70;
  232. reg <<= 2;
  233. core_writel(priv, addr, reg);
  234. /* Page << 8 | offset */
  235. reg = 0x80 << 8 | regnum << 1;
  236. reg <<= 2;
  237. if (op)
  238. ret = core_readl(priv, reg);
  239. else
  240. core_writel(priv, val, reg);
  241. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  242. reg &= ~MDIO_MASTER_SEL;
  243. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  244. return ret & 0xffff;
  245. }
  246. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  247. {
  248. struct bcm_sf2_priv *priv = bus->priv;
  249. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  250. * them to our master MDIO bus controller
  251. */
  252. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  253. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  254. else
  255. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  256. }
  257. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  258. u16 val)
  259. {
  260. struct bcm_sf2_priv *priv = bus->priv;
  261. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  262. * send them to our master MDIO bus controller
  263. */
  264. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  265. return bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  266. else
  267. return mdiobus_write_nested(priv->master_mii_bus, addr,
  268. regnum, val);
  269. }
  270. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  271. {
  272. struct dsa_switch *ds = dev_id;
  273. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  274. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  275. ~priv->irq0_mask;
  276. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  277. return IRQ_HANDLED;
  278. }
  279. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  280. {
  281. struct dsa_switch *ds = dev_id;
  282. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  283. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  284. ~priv->irq1_mask;
  285. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  286. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF)) {
  287. priv->port_sts[7].link = true;
  288. dsa_port_phylink_mac_change(ds, 7, true);
  289. }
  290. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF)) {
  291. priv->port_sts[7].link = false;
  292. dsa_port_phylink_mac_change(ds, 7, false);
  293. }
  294. return IRQ_HANDLED;
  295. }
  296. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  297. {
  298. unsigned int timeout = 1000;
  299. u32 reg;
  300. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  301. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  302. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  303. do {
  304. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  305. if (!(reg & SOFTWARE_RESET))
  306. break;
  307. usleep_range(1000, 2000);
  308. } while (timeout-- > 0);
  309. if (timeout == 0)
  310. return -ETIMEDOUT;
  311. return 0;
  312. }
  313. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  314. {
  315. intrl2_0_mask_set(priv, 0xffffffff);
  316. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  317. intrl2_1_mask_set(priv, 0xffffffff);
  318. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  319. }
  320. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  321. struct device_node *dn)
  322. {
  323. struct device_node *port;
  324. int mode;
  325. unsigned int port_num;
  326. priv->moca_port = -1;
  327. for_each_available_child_of_node(dn, port) {
  328. if (of_property_read_u32(port, "reg", &port_num))
  329. continue;
  330. /* Internal PHYs get assigned a specific 'phy-mode' property
  331. * value: "internal" to help flag them before MDIO probing
  332. * has completed, since they might be turned off at that
  333. * time
  334. */
  335. mode = of_get_phy_mode(port);
  336. if (mode < 0)
  337. continue;
  338. if (mode == PHY_INTERFACE_MODE_INTERNAL)
  339. priv->int_phy_mask |= 1 << port_num;
  340. if (mode == PHY_INTERFACE_MODE_MOCA)
  341. priv->moca_port = port_num;
  342. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  343. priv->brcm_tag_mask |= 1 << port_num;
  344. }
  345. }
  346. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  347. {
  348. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  349. struct device_node *dn;
  350. static int index;
  351. int err;
  352. /* Find our integrated MDIO bus node */
  353. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  354. priv->master_mii_bus = of_mdio_find_bus(dn);
  355. if (!priv->master_mii_bus)
  356. return -EPROBE_DEFER;
  357. get_device(&priv->master_mii_bus->dev);
  358. priv->master_mii_dn = dn;
  359. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  360. if (!priv->slave_mii_bus)
  361. return -ENOMEM;
  362. priv->slave_mii_bus->priv = priv;
  363. priv->slave_mii_bus->name = "sf2 slave mii";
  364. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  365. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  366. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  367. index++);
  368. priv->slave_mii_bus->dev.of_node = dn;
  369. /* Include the pseudo-PHY address to divert reads towards our
  370. * workaround. This is only required for 7445D0, since 7445E0
  371. * disconnects the internal switch pseudo-PHY such that we can use the
  372. * regular SWITCH_MDIO master controller instead.
  373. *
  374. * Here we flag the pseudo PHY as needing special treatment and would
  375. * otherwise make all other PHY read/writes go to the master MDIO bus
  376. * controller that comes with this switch backed by the "mdio-unimac"
  377. * driver.
  378. */
  379. if (of_machine_is_compatible("brcm,bcm7445d0"))
  380. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  381. else
  382. priv->indir_phy_mask = 0;
  383. ds->phys_mii_mask = priv->indir_phy_mask;
  384. ds->slave_mii_bus = priv->slave_mii_bus;
  385. priv->slave_mii_bus->parent = ds->dev->parent;
  386. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  387. err = mdiobus_register(priv->slave_mii_bus);
  388. if (err && dn)
  389. of_node_put(dn);
  390. return err;
  391. }
  392. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  393. {
  394. mdiobus_unregister(priv->slave_mii_bus);
  395. if (priv->master_mii_dn)
  396. of_node_put(priv->master_mii_dn);
  397. }
  398. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  399. {
  400. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  401. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  402. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  403. * the REG_PHY_REVISION register layout is.
  404. */
  405. return priv->hw_params.gphy_rev;
  406. }
  407. static void bcm_sf2_sw_validate(struct dsa_switch *ds, int port,
  408. unsigned long *supported,
  409. struct phylink_link_state *state)
  410. {
  411. __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
  412. if (!phy_interface_mode_is_rgmii(state->interface) &&
  413. state->interface != PHY_INTERFACE_MODE_MII &&
  414. state->interface != PHY_INTERFACE_MODE_REVMII &&
  415. state->interface != PHY_INTERFACE_MODE_GMII &&
  416. state->interface != PHY_INTERFACE_MODE_INTERNAL &&
  417. state->interface != PHY_INTERFACE_MODE_MOCA) {
  418. bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
  419. dev_err(ds->dev,
  420. "Unsupported interface: %d\n", state->interface);
  421. return;
  422. }
  423. /* Allow all the expected bits */
  424. phylink_set(mask, Autoneg);
  425. phylink_set_port_modes(mask);
  426. phylink_set(mask, Pause);
  427. phylink_set(mask, Asym_Pause);
  428. /* With the exclusion of MII and Reverse MII, we support Gigabit,
  429. * including Half duplex
  430. */
  431. if (state->interface != PHY_INTERFACE_MODE_MII &&
  432. state->interface != PHY_INTERFACE_MODE_REVMII) {
  433. phylink_set(mask, 1000baseT_Full);
  434. phylink_set(mask, 1000baseT_Half);
  435. }
  436. phylink_set(mask, 10baseT_Half);
  437. phylink_set(mask, 10baseT_Full);
  438. phylink_set(mask, 100baseT_Half);
  439. phylink_set(mask, 100baseT_Full);
  440. bitmap_and(supported, supported, mask,
  441. __ETHTOOL_LINK_MODE_MASK_NBITS);
  442. bitmap_and(state->advertising, state->advertising, mask,
  443. __ETHTOOL_LINK_MODE_MASK_NBITS);
  444. }
  445. static void bcm_sf2_sw_mac_config(struct dsa_switch *ds, int port,
  446. unsigned int mode,
  447. const struct phylink_link_state *state)
  448. {
  449. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  450. u32 id_mode_dis = 0, port_mode;
  451. u32 reg, offset;
  452. if (priv->type == BCM7445_DEVICE_ID)
  453. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  454. else
  455. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  456. switch (state->interface) {
  457. case PHY_INTERFACE_MODE_RGMII:
  458. id_mode_dis = 1;
  459. /* fallthrough */
  460. case PHY_INTERFACE_MODE_RGMII_TXID:
  461. port_mode = EXT_GPHY;
  462. break;
  463. case PHY_INTERFACE_MODE_MII:
  464. port_mode = EXT_EPHY;
  465. break;
  466. case PHY_INTERFACE_MODE_REVMII:
  467. port_mode = EXT_REVMII;
  468. break;
  469. default:
  470. /* all other PHYs: internal and MoCA */
  471. goto force_link;
  472. }
  473. /* Clear id_mode_dis bit, and the existing port mode, let
  474. * RGMII_MODE_EN bet set by mac_link_{up,down}
  475. */
  476. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  477. reg &= ~ID_MODE_DIS;
  478. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  479. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  480. reg |= port_mode;
  481. if (id_mode_dis)
  482. reg |= ID_MODE_DIS;
  483. if (state->pause & MLO_PAUSE_TXRX_MASK) {
  484. if (state->pause & MLO_PAUSE_TX)
  485. reg |= TX_PAUSE_EN;
  486. reg |= RX_PAUSE_EN;
  487. }
  488. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  489. force_link:
  490. /* Force link settings detected from the PHY */
  491. reg = SW_OVERRIDE;
  492. switch (state->speed) {
  493. case SPEED_1000:
  494. reg |= SPDSTS_1000 << SPEED_SHIFT;
  495. break;
  496. case SPEED_100:
  497. reg |= SPDSTS_100 << SPEED_SHIFT;
  498. break;
  499. }
  500. if (state->link)
  501. reg |= LINK_STS;
  502. if (state->duplex == DUPLEX_FULL)
  503. reg |= DUPLX_MODE;
  504. core_writel(priv, reg, offset);
  505. }
  506. static void bcm_sf2_sw_mac_link_set(struct dsa_switch *ds, int port,
  507. phy_interface_t interface, bool link)
  508. {
  509. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  510. u32 reg;
  511. if (!phy_interface_mode_is_rgmii(interface) &&
  512. interface != PHY_INTERFACE_MODE_MII &&
  513. interface != PHY_INTERFACE_MODE_REVMII)
  514. return;
  515. /* If the link is down, just disable the interface to conserve power */
  516. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  517. if (link)
  518. reg |= RGMII_MODE_EN;
  519. else
  520. reg &= ~RGMII_MODE_EN;
  521. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  522. }
  523. static void bcm_sf2_sw_mac_link_down(struct dsa_switch *ds, int port,
  524. unsigned int mode,
  525. phy_interface_t interface)
  526. {
  527. bcm_sf2_sw_mac_link_set(ds, port, interface, false);
  528. }
  529. static void bcm_sf2_sw_mac_link_up(struct dsa_switch *ds, int port,
  530. unsigned int mode,
  531. phy_interface_t interface,
  532. struct phy_device *phydev)
  533. {
  534. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  535. struct ethtool_eee *p = &priv->dev->ports[port].eee;
  536. bcm_sf2_sw_mac_link_set(ds, port, interface, true);
  537. if (mode == MLO_AN_PHY && phydev)
  538. p->eee_enabled = b53_eee_init(ds, port, phydev);
  539. }
  540. static void bcm_sf2_sw_fixed_state(struct dsa_switch *ds, int port,
  541. struct phylink_link_state *status)
  542. {
  543. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  544. status->link = false;
  545. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  546. * which means that we need to force the link at the port override
  547. * level to get the data to flow. We do use what the interrupt handler
  548. * did determine before.
  549. *
  550. * For the other ports, we just force the link status, since this is
  551. * a fixed PHY device.
  552. */
  553. if (port == priv->moca_port) {
  554. status->link = priv->port_sts[port].link;
  555. /* For MoCA interfaces, also force a link down notification
  556. * since some version of the user-space daemon (mocad) use
  557. * cmd->autoneg to force the link, which messes up the PHY
  558. * state machine and make it go in PHY_FORCING state instead.
  559. */
  560. if (!status->link)
  561. netif_carrier_off(ds->ports[port].slave);
  562. status->duplex = DUPLEX_FULL;
  563. } else {
  564. status->link = true;
  565. }
  566. }
  567. static void bcm_sf2_enable_acb(struct dsa_switch *ds)
  568. {
  569. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  570. u32 reg;
  571. /* Enable ACB globally */
  572. reg = acb_readl(priv, ACB_CONTROL);
  573. reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  574. acb_writel(priv, reg, ACB_CONTROL);
  575. reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  576. reg |= ACB_EN | ACB_ALGORITHM;
  577. acb_writel(priv, reg, ACB_CONTROL);
  578. }
  579. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  580. {
  581. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  582. unsigned int port;
  583. bcm_sf2_intr_disable(priv);
  584. /* Disable all ports physically present including the IMP
  585. * port, the other ones have already been disabled during
  586. * bcm_sf2_sw_setup
  587. */
  588. for (port = 0; port < ds->num_ports; port++) {
  589. if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
  590. bcm_sf2_port_disable(ds, port, NULL);
  591. }
  592. return 0;
  593. }
  594. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  595. {
  596. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  597. int ret;
  598. ret = bcm_sf2_sw_rst(priv);
  599. if (ret) {
  600. pr_err("%s: failed to software reset switch\n", __func__);
  601. return ret;
  602. }
  603. if (priv->hw_params.num_gphy == 1)
  604. bcm_sf2_gphy_enable_set(ds, true);
  605. ds->ops->setup(ds);
  606. return 0;
  607. }
  608. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  609. struct ethtool_wolinfo *wol)
  610. {
  611. struct net_device *p = ds->ports[port].cpu_dp->master;
  612. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  613. struct ethtool_wolinfo pwol = { };
  614. /* Get the parent device WoL settings */
  615. if (p->ethtool_ops->get_wol)
  616. p->ethtool_ops->get_wol(p, &pwol);
  617. /* Advertise the parent device supported settings */
  618. wol->supported = pwol.supported;
  619. memset(&wol->sopass, 0, sizeof(wol->sopass));
  620. if (pwol.wolopts & WAKE_MAGICSECURE)
  621. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  622. if (priv->wol_ports_mask & (1 << port))
  623. wol->wolopts = pwol.wolopts;
  624. else
  625. wol->wolopts = 0;
  626. }
  627. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  628. struct ethtool_wolinfo *wol)
  629. {
  630. struct net_device *p = ds->ports[port].cpu_dp->master;
  631. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  632. s8 cpu_port = ds->ports[port].cpu_dp->index;
  633. struct ethtool_wolinfo pwol = { };
  634. if (p->ethtool_ops->get_wol)
  635. p->ethtool_ops->get_wol(p, &pwol);
  636. if (wol->wolopts & ~pwol.supported)
  637. return -EINVAL;
  638. if (wol->wolopts)
  639. priv->wol_ports_mask |= (1 << port);
  640. else
  641. priv->wol_ports_mask &= ~(1 << port);
  642. /* If we have at least one port enabled, make sure the CPU port
  643. * is also enabled. If the CPU port is the last one enabled, we disable
  644. * it since this configuration does not make sense.
  645. */
  646. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  647. priv->wol_ports_mask |= (1 << cpu_port);
  648. else
  649. priv->wol_ports_mask &= ~(1 << cpu_port);
  650. return p->ethtool_ops->set_wol(p, wol);
  651. }
  652. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  653. {
  654. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  655. unsigned int port;
  656. /* Enable all valid ports and disable those unused */
  657. for (port = 0; port < priv->hw_params.num_ports; port++) {
  658. /* IMP port receives special treatment */
  659. if (dsa_is_user_port(ds, port))
  660. bcm_sf2_port_setup(ds, port, NULL);
  661. else if (dsa_is_cpu_port(ds, port))
  662. bcm_sf2_imp_setup(ds, port);
  663. else
  664. bcm_sf2_port_disable(ds, port, NULL);
  665. }
  666. b53_configure_vlan(ds);
  667. bcm_sf2_enable_acb(ds);
  668. return 0;
  669. }
  670. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  671. * register basis so we need to translate that into an address that the
  672. * bus-glue understands.
  673. */
  674. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  675. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  676. u8 *val)
  677. {
  678. struct bcm_sf2_priv *priv = dev->priv;
  679. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  680. return 0;
  681. }
  682. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  683. u16 *val)
  684. {
  685. struct bcm_sf2_priv *priv = dev->priv;
  686. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  687. return 0;
  688. }
  689. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  690. u32 *val)
  691. {
  692. struct bcm_sf2_priv *priv = dev->priv;
  693. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  694. return 0;
  695. }
  696. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  697. u64 *val)
  698. {
  699. struct bcm_sf2_priv *priv = dev->priv;
  700. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  701. return 0;
  702. }
  703. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  704. u8 value)
  705. {
  706. struct bcm_sf2_priv *priv = dev->priv;
  707. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  708. return 0;
  709. }
  710. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  711. u16 value)
  712. {
  713. struct bcm_sf2_priv *priv = dev->priv;
  714. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  715. return 0;
  716. }
  717. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  718. u32 value)
  719. {
  720. struct bcm_sf2_priv *priv = dev->priv;
  721. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  722. return 0;
  723. }
  724. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  725. u64 value)
  726. {
  727. struct bcm_sf2_priv *priv = dev->priv;
  728. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  729. return 0;
  730. }
  731. static const struct b53_io_ops bcm_sf2_io_ops = {
  732. .read8 = bcm_sf2_core_read8,
  733. .read16 = bcm_sf2_core_read16,
  734. .read32 = bcm_sf2_core_read32,
  735. .read48 = bcm_sf2_core_read64,
  736. .read64 = bcm_sf2_core_read64,
  737. .write8 = bcm_sf2_core_write8,
  738. .write16 = bcm_sf2_core_write16,
  739. .write32 = bcm_sf2_core_write32,
  740. .write48 = bcm_sf2_core_write64,
  741. .write64 = bcm_sf2_core_write64,
  742. };
  743. static const struct dsa_switch_ops bcm_sf2_ops = {
  744. .get_tag_protocol = b53_get_tag_protocol,
  745. .setup = bcm_sf2_sw_setup,
  746. .get_strings = b53_get_strings,
  747. .get_ethtool_stats = b53_get_ethtool_stats,
  748. .get_sset_count = b53_get_sset_count,
  749. .get_ethtool_phy_stats = b53_get_ethtool_phy_stats,
  750. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  751. .phylink_validate = bcm_sf2_sw_validate,
  752. .phylink_mac_config = bcm_sf2_sw_mac_config,
  753. .phylink_mac_link_down = bcm_sf2_sw_mac_link_down,
  754. .phylink_mac_link_up = bcm_sf2_sw_mac_link_up,
  755. .phylink_fixed_state = bcm_sf2_sw_fixed_state,
  756. .suspend = bcm_sf2_sw_suspend,
  757. .resume = bcm_sf2_sw_resume,
  758. .get_wol = bcm_sf2_sw_get_wol,
  759. .set_wol = bcm_sf2_sw_set_wol,
  760. .port_enable = bcm_sf2_port_setup,
  761. .port_disable = bcm_sf2_port_disable,
  762. .get_mac_eee = b53_get_mac_eee,
  763. .set_mac_eee = b53_set_mac_eee,
  764. .port_bridge_join = b53_br_join,
  765. .port_bridge_leave = b53_br_leave,
  766. .port_stp_state_set = b53_br_set_stp_state,
  767. .port_fast_age = b53_br_fast_age,
  768. .port_vlan_filtering = b53_vlan_filtering,
  769. .port_vlan_prepare = b53_vlan_prepare,
  770. .port_vlan_add = b53_vlan_add,
  771. .port_vlan_del = b53_vlan_del,
  772. .port_fdb_dump = b53_fdb_dump,
  773. .port_fdb_add = b53_fdb_add,
  774. .port_fdb_del = b53_fdb_del,
  775. .get_rxnfc = bcm_sf2_get_rxnfc,
  776. .set_rxnfc = bcm_sf2_set_rxnfc,
  777. .port_mirror_add = b53_mirror_add,
  778. .port_mirror_del = b53_mirror_del,
  779. };
  780. struct bcm_sf2_of_data {
  781. u32 type;
  782. const u16 *reg_offsets;
  783. unsigned int core_reg_align;
  784. unsigned int num_cfp_rules;
  785. };
  786. /* Register offsets for the SWITCH_REG_* block */
  787. static const u16 bcm_sf2_7445_reg_offsets[] = {
  788. [REG_SWITCH_CNTRL] = 0x00,
  789. [REG_SWITCH_STATUS] = 0x04,
  790. [REG_DIR_DATA_WRITE] = 0x08,
  791. [REG_DIR_DATA_READ] = 0x0C,
  792. [REG_SWITCH_REVISION] = 0x18,
  793. [REG_PHY_REVISION] = 0x1C,
  794. [REG_SPHY_CNTRL] = 0x2C,
  795. [REG_RGMII_0_CNTRL] = 0x34,
  796. [REG_RGMII_1_CNTRL] = 0x40,
  797. [REG_RGMII_2_CNTRL] = 0x4c,
  798. [REG_LED_0_CNTRL] = 0x90,
  799. [REG_LED_1_CNTRL] = 0x94,
  800. [REG_LED_2_CNTRL] = 0x98,
  801. };
  802. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  803. .type = BCM7445_DEVICE_ID,
  804. .core_reg_align = 0,
  805. .reg_offsets = bcm_sf2_7445_reg_offsets,
  806. .num_cfp_rules = 256,
  807. };
  808. static const u16 bcm_sf2_7278_reg_offsets[] = {
  809. [REG_SWITCH_CNTRL] = 0x00,
  810. [REG_SWITCH_STATUS] = 0x04,
  811. [REG_DIR_DATA_WRITE] = 0x08,
  812. [REG_DIR_DATA_READ] = 0x0c,
  813. [REG_SWITCH_REVISION] = 0x10,
  814. [REG_PHY_REVISION] = 0x14,
  815. [REG_SPHY_CNTRL] = 0x24,
  816. [REG_RGMII_0_CNTRL] = 0xe0,
  817. [REG_RGMII_1_CNTRL] = 0xec,
  818. [REG_RGMII_2_CNTRL] = 0xf8,
  819. [REG_LED_0_CNTRL] = 0x40,
  820. [REG_LED_1_CNTRL] = 0x4c,
  821. [REG_LED_2_CNTRL] = 0x58,
  822. };
  823. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  824. .type = BCM7278_DEVICE_ID,
  825. .core_reg_align = 1,
  826. .reg_offsets = bcm_sf2_7278_reg_offsets,
  827. .num_cfp_rules = 128,
  828. };
  829. static const struct of_device_id bcm_sf2_of_match[] = {
  830. { .compatible = "brcm,bcm7445-switch-v4.0",
  831. .data = &bcm_sf2_7445_data
  832. },
  833. { .compatible = "brcm,bcm7278-switch-v4.0",
  834. .data = &bcm_sf2_7278_data
  835. },
  836. { .compatible = "brcm,bcm7278-switch-v4.8",
  837. .data = &bcm_sf2_7278_data
  838. },
  839. { /* sentinel */ },
  840. };
  841. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  842. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  843. {
  844. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  845. struct device_node *dn = pdev->dev.of_node;
  846. const struct of_device_id *of_id = NULL;
  847. const struct bcm_sf2_of_data *data;
  848. struct b53_platform_data *pdata;
  849. struct dsa_switch_ops *ops;
  850. struct device_node *ports;
  851. struct bcm_sf2_priv *priv;
  852. struct b53_device *dev;
  853. struct dsa_switch *ds;
  854. void __iomem **base;
  855. struct resource *r;
  856. unsigned int i;
  857. u32 reg, rev;
  858. int ret;
  859. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  860. if (!priv)
  861. return -ENOMEM;
  862. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  863. if (!ops)
  864. return -ENOMEM;
  865. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  866. if (!dev)
  867. return -ENOMEM;
  868. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  869. if (!pdata)
  870. return -ENOMEM;
  871. of_id = of_match_node(bcm_sf2_of_match, dn);
  872. if (!of_id || !of_id->data)
  873. return -EINVAL;
  874. data = of_id->data;
  875. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  876. priv->type = data->type;
  877. priv->reg_offsets = data->reg_offsets;
  878. priv->core_reg_align = data->core_reg_align;
  879. priv->num_cfp_rules = data->num_cfp_rules;
  880. /* Auto-detection using standard registers will not work, so
  881. * provide an indication of what kind of device we are for
  882. * b53_common to work with
  883. */
  884. pdata->chip_id = priv->type;
  885. dev->pdata = pdata;
  886. priv->dev = dev;
  887. ds = dev->ds;
  888. ds->ops = &bcm_sf2_ops;
  889. /* Advertise the 8 egress queues */
  890. ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
  891. dev_set_drvdata(&pdev->dev, priv);
  892. spin_lock_init(&priv->indir_lock);
  893. mutex_init(&priv->stats_mutex);
  894. mutex_init(&priv->cfp.lock);
  895. /* CFP rule #0 cannot be used for specific classifications, flag it as
  896. * permanently used
  897. */
  898. set_bit(0, priv->cfp.used);
  899. set_bit(0, priv->cfp.unique);
  900. ports = of_find_node_by_name(dn, "ports");
  901. if (ports) {
  902. bcm_sf2_identify_ports(priv, ports);
  903. of_node_put(ports);
  904. }
  905. priv->irq0 = irq_of_parse_and_map(dn, 0);
  906. priv->irq1 = irq_of_parse_and_map(dn, 1);
  907. base = &priv->core;
  908. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  909. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  910. *base = devm_ioremap_resource(&pdev->dev, r);
  911. if (IS_ERR(*base)) {
  912. pr_err("unable to find register: %s\n", reg_names[i]);
  913. return PTR_ERR(*base);
  914. }
  915. base++;
  916. }
  917. ret = bcm_sf2_sw_rst(priv);
  918. if (ret) {
  919. pr_err("unable to software reset switch: %d\n", ret);
  920. return ret;
  921. }
  922. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  923. ret = bcm_sf2_mdio_register(ds);
  924. if (ret) {
  925. pr_err("failed to register MDIO bus\n");
  926. return ret;
  927. }
  928. bcm_sf2_gphy_enable_set(priv->dev->ds, false);
  929. ret = bcm_sf2_cfp_rst(priv);
  930. if (ret) {
  931. pr_err("failed to reset CFP\n");
  932. goto out_mdio;
  933. }
  934. /* Disable all interrupts and request them */
  935. bcm_sf2_intr_disable(priv);
  936. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  937. "switch_0", ds);
  938. if (ret < 0) {
  939. pr_err("failed to request switch_0 IRQ\n");
  940. goto out_mdio;
  941. }
  942. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  943. "switch_1", ds);
  944. if (ret < 0) {
  945. pr_err("failed to request switch_1 IRQ\n");
  946. goto out_mdio;
  947. }
  948. /* Reset the MIB counters */
  949. reg = core_readl(priv, CORE_GMNCFGCFG);
  950. reg |= RST_MIB_CNT;
  951. core_writel(priv, reg, CORE_GMNCFGCFG);
  952. reg &= ~RST_MIB_CNT;
  953. core_writel(priv, reg, CORE_GMNCFGCFG);
  954. /* Get the maximum number of ports for this switch */
  955. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  956. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  957. priv->hw_params.num_ports = DSA_MAX_PORTS;
  958. /* Assume a single GPHY setup if we can't read that property */
  959. if (of_property_read_u32(dn, "brcm,num-gphy",
  960. &priv->hw_params.num_gphy))
  961. priv->hw_params.num_gphy = 1;
  962. rev = reg_readl(priv, REG_SWITCH_REVISION);
  963. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  964. SWITCH_TOP_REV_MASK;
  965. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  966. rev = reg_readl(priv, REG_PHY_REVISION);
  967. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  968. ret = b53_switch_register(dev);
  969. if (ret)
  970. goto out_mdio;
  971. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  972. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  973. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  974. priv->core, priv->irq0, priv->irq1);
  975. return 0;
  976. out_mdio:
  977. bcm_sf2_mdio_unregister(priv);
  978. return ret;
  979. }
  980. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  981. {
  982. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  983. priv->wol_ports_mask = 0;
  984. dsa_unregister_switch(priv->dev->ds);
  985. /* Disable all ports and interrupts */
  986. bcm_sf2_sw_suspend(priv->dev->ds);
  987. bcm_sf2_mdio_unregister(priv);
  988. return 0;
  989. }
  990. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  991. {
  992. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  993. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  994. * successful MDIO bus scan to occur. If we did turn off the GPHY
  995. * before (e.g: port_disable), this will also power it back on.
  996. *
  997. * Do not rely on kexec_in_progress, just power the PHY on.
  998. */
  999. if (priv->hw_params.num_gphy == 1)
  1000. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  1001. }
  1002. #ifdef CONFIG_PM_SLEEP
  1003. static int bcm_sf2_suspend(struct device *dev)
  1004. {
  1005. struct platform_device *pdev = to_platform_device(dev);
  1006. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1007. return dsa_switch_suspend(priv->dev->ds);
  1008. }
  1009. static int bcm_sf2_resume(struct device *dev)
  1010. {
  1011. struct platform_device *pdev = to_platform_device(dev);
  1012. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1013. return dsa_switch_resume(priv->dev->ds);
  1014. }
  1015. #endif /* CONFIG_PM_SLEEP */
  1016. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  1017. bcm_sf2_suspend, bcm_sf2_resume);
  1018. static struct platform_driver bcm_sf2_driver = {
  1019. .probe = bcm_sf2_sw_probe,
  1020. .remove = bcm_sf2_sw_remove,
  1021. .shutdown = bcm_sf2_sw_shutdown,
  1022. .driver = {
  1023. .name = "brcm-sf2",
  1024. .of_match_table = bcm_sf2_of_match,
  1025. .pm = &bcm_sf2_pm_ops,
  1026. },
  1027. };
  1028. module_platform_driver(bcm_sf2_driver);
  1029. MODULE_AUTHOR("Broadcom Corporation");
  1030. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  1031. MODULE_LICENSE("GPL");
  1032. MODULE_ALIAS("platform:brcm-sf2");