sta2x11-mfd.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661
  1. /*
  2. * Copyright (c) 2009-2011 Wind River Systems, Inc.
  3. * Copyright (c) 2011 ST Microelectronics (Alessandro Rubini, Davide Ciminaghi)
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  12. * See the GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/errno.h>
  23. #include <linux/device.h>
  24. #include <linux/slab.h>
  25. #include <linux/list.h>
  26. #include <linux/io.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/mfd/core.h>
  32. #include <linux/mfd/sta2x11-mfd.h>
  33. #include <linux/regmap.h>
  34. #include <asm/sta2x11.h>
  35. static inline int __reg_within_range(unsigned int r,
  36. unsigned int start,
  37. unsigned int end)
  38. {
  39. return ((r >= start) && (r <= end));
  40. }
  41. /* This describes STA2X11 MFD chip for us, we may have several */
  42. struct sta2x11_mfd {
  43. struct sta2x11_instance *instance;
  44. struct regmap *regmap[sta2x11_n_mfd_plat_devs];
  45. spinlock_t lock[sta2x11_n_mfd_plat_devs];
  46. struct list_head list;
  47. void __iomem *regs[sta2x11_n_mfd_plat_devs];
  48. };
  49. static LIST_HEAD(sta2x11_mfd_list);
  50. /* Three functions to act on the list */
  51. static struct sta2x11_mfd *sta2x11_mfd_find(struct pci_dev *pdev)
  52. {
  53. struct sta2x11_instance *instance;
  54. struct sta2x11_mfd *mfd;
  55. if (!pdev && !list_empty(&sta2x11_mfd_list)) {
  56. pr_warn("%s: Unspecified device, using first instance\n",
  57. __func__);
  58. return list_entry(sta2x11_mfd_list.next,
  59. struct sta2x11_mfd, list);
  60. }
  61. instance = sta2x11_get_instance(pdev);
  62. if (!instance)
  63. return NULL;
  64. list_for_each_entry(mfd, &sta2x11_mfd_list, list) {
  65. if (mfd->instance == instance)
  66. return mfd;
  67. }
  68. return NULL;
  69. }
  70. static int sta2x11_mfd_add(struct pci_dev *pdev, gfp_t flags)
  71. {
  72. int i;
  73. struct sta2x11_mfd *mfd = sta2x11_mfd_find(pdev);
  74. struct sta2x11_instance *instance;
  75. if (mfd)
  76. return -EBUSY;
  77. instance = sta2x11_get_instance(pdev);
  78. if (!instance)
  79. return -EINVAL;
  80. mfd = kzalloc(sizeof(*mfd), flags);
  81. if (!mfd)
  82. return -ENOMEM;
  83. INIT_LIST_HEAD(&mfd->list);
  84. for (i = 0; i < ARRAY_SIZE(mfd->lock); i++)
  85. spin_lock_init(&mfd->lock[i]);
  86. mfd->instance = instance;
  87. list_add(&mfd->list, &sta2x11_mfd_list);
  88. return 0;
  89. }
  90. /* This function is exported and is not expected to fail */
  91. u32 __sta2x11_mfd_mask(struct pci_dev *pdev, u32 reg, u32 mask, u32 val,
  92. enum sta2x11_mfd_plat_dev index)
  93. {
  94. struct sta2x11_mfd *mfd = sta2x11_mfd_find(pdev);
  95. u32 r;
  96. unsigned long flags;
  97. void __iomem *regs;
  98. if (!mfd) {
  99. dev_warn(&pdev->dev, ": can't access sctl regs\n");
  100. return 0;
  101. }
  102. regs = mfd->regs[index];
  103. if (!regs) {
  104. dev_warn(&pdev->dev, ": system ctl not initialized\n");
  105. return 0;
  106. }
  107. spin_lock_irqsave(&mfd->lock[index], flags);
  108. r = readl(regs + reg);
  109. r &= ~mask;
  110. r |= val;
  111. if (mask)
  112. writel(r, regs + reg);
  113. spin_unlock_irqrestore(&mfd->lock[index], flags);
  114. return r;
  115. }
  116. EXPORT_SYMBOL(__sta2x11_mfd_mask);
  117. int sta2x11_mfd_get_regs_data(struct platform_device *dev,
  118. enum sta2x11_mfd_plat_dev index,
  119. void __iomem **regs,
  120. spinlock_t **lock)
  121. {
  122. struct pci_dev *pdev = *(struct pci_dev **)dev_get_platdata(&dev->dev);
  123. struct sta2x11_mfd *mfd;
  124. if (!pdev)
  125. return -ENODEV;
  126. mfd = sta2x11_mfd_find(pdev);
  127. if (!mfd)
  128. return -ENODEV;
  129. if (index >= sta2x11_n_mfd_plat_devs)
  130. return -ENODEV;
  131. *regs = mfd->regs[index];
  132. *lock = &mfd->lock[index];
  133. pr_debug("%s %d *regs = %p\n", __func__, __LINE__, *regs);
  134. return *regs ? 0 : -ENODEV;
  135. }
  136. EXPORT_SYMBOL(sta2x11_mfd_get_regs_data);
  137. /*
  138. * Special sta2x11-mfd regmap lock/unlock functions
  139. */
  140. static void sta2x11_regmap_lock(void *__lock)
  141. {
  142. spinlock_t *lock = __lock;
  143. spin_lock(lock);
  144. }
  145. static void sta2x11_regmap_unlock(void *__lock)
  146. {
  147. spinlock_t *lock = __lock;
  148. spin_unlock(lock);
  149. }
  150. /* OTP (one time programmable registers do not require locking */
  151. static void sta2x11_regmap_nolock(void *__lock)
  152. {
  153. }
  154. static const char *sta2x11_mfd_names[sta2x11_n_mfd_plat_devs] = {
  155. [sta2x11_sctl] = STA2X11_MFD_SCTL_NAME,
  156. [sta2x11_apbreg] = STA2X11_MFD_APBREG_NAME,
  157. [sta2x11_apb_soc_regs] = STA2X11_MFD_APB_SOC_REGS_NAME,
  158. [sta2x11_scr] = STA2X11_MFD_SCR_NAME,
  159. };
  160. static bool sta2x11_sctl_writeable_reg(struct device *dev, unsigned int reg)
  161. {
  162. return !__reg_within_range(reg, SCTL_SCPCIECSBRST, SCTL_SCRSTSTA);
  163. }
  164. static struct regmap_config sta2x11_sctl_regmap_config = {
  165. .reg_bits = 32,
  166. .reg_stride = 4,
  167. .val_bits = 32,
  168. .lock = sta2x11_regmap_lock,
  169. .unlock = sta2x11_regmap_unlock,
  170. .max_register = SCTL_SCRSTSTA,
  171. .writeable_reg = sta2x11_sctl_writeable_reg,
  172. };
  173. static bool sta2x11_scr_readable_reg(struct device *dev, unsigned int reg)
  174. {
  175. return (reg == STA2X11_SECR_CR) ||
  176. __reg_within_range(reg, STA2X11_SECR_FVR0, STA2X11_SECR_FVR1);
  177. }
  178. static bool sta2x11_scr_writeable_reg(struct device *dev, unsigned int reg)
  179. {
  180. return false;
  181. }
  182. static struct regmap_config sta2x11_scr_regmap_config = {
  183. .reg_bits = 32,
  184. .reg_stride = 4,
  185. .val_bits = 32,
  186. .lock = sta2x11_regmap_nolock,
  187. .unlock = sta2x11_regmap_nolock,
  188. .max_register = STA2X11_SECR_FVR1,
  189. .readable_reg = sta2x11_scr_readable_reg,
  190. .writeable_reg = sta2x11_scr_writeable_reg,
  191. };
  192. static bool sta2x11_apbreg_readable_reg(struct device *dev, unsigned int reg)
  193. {
  194. /* Two blocks (CAN and MLB, SARAC) 0x100 bytes apart */
  195. if (reg >= APBREG_BSR_SARAC)
  196. reg -= APBREG_BSR_SARAC;
  197. switch (reg) {
  198. case APBREG_BSR:
  199. case APBREG_PAER:
  200. case APBREG_PWAC:
  201. case APBREG_PRAC:
  202. case APBREG_PCG:
  203. case APBREG_PUR:
  204. case APBREG_EMU_PCG:
  205. return true;
  206. default:
  207. return false;
  208. }
  209. }
  210. static bool sta2x11_apbreg_writeable_reg(struct device *dev, unsigned int reg)
  211. {
  212. if (reg >= APBREG_BSR_SARAC)
  213. reg -= APBREG_BSR_SARAC;
  214. if (!sta2x11_apbreg_readable_reg(dev, reg))
  215. return false;
  216. return reg != APBREG_PAER;
  217. }
  218. static struct regmap_config sta2x11_apbreg_regmap_config = {
  219. .reg_bits = 32,
  220. .reg_stride = 4,
  221. .val_bits = 32,
  222. .lock = sta2x11_regmap_lock,
  223. .unlock = sta2x11_regmap_unlock,
  224. .max_register = APBREG_EMU_PCG_SARAC,
  225. .readable_reg = sta2x11_apbreg_readable_reg,
  226. .writeable_reg = sta2x11_apbreg_writeable_reg,
  227. };
  228. static bool sta2x11_apb_soc_regs_readable_reg(struct device *dev,
  229. unsigned int reg)
  230. {
  231. return reg <= PCIE_SoC_INT_ROUTER_STATUS3_REG ||
  232. __reg_within_range(reg, DMA_IP_CTRL_REG, SPARE3_RESERVED) ||
  233. __reg_within_range(reg, MASTER_LOCK_REG,
  234. SYSTEM_CONFIG_STATUS_REG) ||
  235. reg == MSP_CLK_CTRL_REG ||
  236. __reg_within_range(reg, COMPENSATION_REG1, TEST_CTL_REG);
  237. }
  238. static bool sta2x11_apb_soc_regs_writeable_reg(struct device *dev,
  239. unsigned int reg)
  240. {
  241. if (!sta2x11_apb_soc_regs_readable_reg(dev, reg))
  242. return false;
  243. switch (reg) {
  244. case PCIE_COMMON_CLOCK_CONFIG_0_4_0:
  245. case SYSTEM_CONFIG_STATUS_REG:
  246. case COMPENSATION_REG1:
  247. case PCIE_SoC_INT_ROUTER_STATUS0_REG...PCIE_SoC_INT_ROUTER_STATUS3_REG:
  248. case PCIE_PM_STATUS_0_PORT_0_4...PCIE_PM_STATUS_7_0_EP4:
  249. return false;
  250. default:
  251. return true;
  252. }
  253. }
  254. static struct regmap_config sta2x11_apb_soc_regs_regmap_config = {
  255. .reg_bits = 32,
  256. .reg_stride = 4,
  257. .val_bits = 32,
  258. .lock = sta2x11_regmap_lock,
  259. .unlock = sta2x11_regmap_unlock,
  260. .max_register = TEST_CTL_REG,
  261. .readable_reg = sta2x11_apb_soc_regs_readable_reg,
  262. .writeable_reg = sta2x11_apb_soc_regs_writeable_reg,
  263. };
  264. static struct regmap_config *
  265. sta2x11_mfd_regmap_configs[sta2x11_n_mfd_plat_devs] = {
  266. [sta2x11_sctl] = &sta2x11_sctl_regmap_config,
  267. [sta2x11_apbreg] = &sta2x11_apbreg_regmap_config,
  268. [sta2x11_apb_soc_regs] = &sta2x11_apb_soc_regs_regmap_config,
  269. [sta2x11_scr] = &sta2x11_scr_regmap_config,
  270. };
  271. /* Probe for the four platform devices */
  272. static int sta2x11_mfd_platform_probe(struct platform_device *dev,
  273. enum sta2x11_mfd_plat_dev index)
  274. {
  275. struct pci_dev **pdev;
  276. struct sta2x11_mfd *mfd;
  277. struct resource *res;
  278. const char *name = sta2x11_mfd_names[index];
  279. struct regmap_config *regmap_config = sta2x11_mfd_regmap_configs[index];
  280. pdev = dev_get_platdata(&dev->dev);
  281. mfd = sta2x11_mfd_find(*pdev);
  282. if (!mfd)
  283. return -ENODEV;
  284. if (!regmap_config)
  285. return -ENODEV;
  286. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  287. if (!res)
  288. return -ENOMEM;
  289. if (!request_mem_region(res->start, resource_size(res), name))
  290. return -EBUSY;
  291. mfd->regs[index] = ioremap(res->start, resource_size(res));
  292. if (!mfd->regs[index]) {
  293. release_mem_region(res->start, resource_size(res));
  294. return -ENOMEM;
  295. }
  296. regmap_config->lock_arg = &mfd->lock;
  297. /*
  298. No caching, registers could be reached both via regmap and via
  299. void __iomem *
  300. */
  301. regmap_config->cache_type = REGCACHE_NONE;
  302. mfd->regmap[index] = devm_regmap_init_mmio(&dev->dev, mfd->regs[index],
  303. regmap_config);
  304. WARN_ON(IS_ERR(mfd->regmap[index]));
  305. return 0;
  306. }
  307. static int sta2x11_sctl_probe(struct platform_device *dev)
  308. {
  309. return sta2x11_mfd_platform_probe(dev, sta2x11_sctl);
  310. }
  311. static int sta2x11_apbreg_probe(struct platform_device *dev)
  312. {
  313. return sta2x11_mfd_platform_probe(dev, sta2x11_apbreg);
  314. }
  315. static int sta2x11_apb_soc_regs_probe(struct platform_device *dev)
  316. {
  317. return sta2x11_mfd_platform_probe(dev, sta2x11_apb_soc_regs);
  318. }
  319. static int sta2x11_scr_probe(struct platform_device *dev)
  320. {
  321. return sta2x11_mfd_platform_probe(dev, sta2x11_scr);
  322. }
  323. /* The three platform drivers */
  324. static struct platform_driver sta2x11_sctl_platform_driver = {
  325. .driver = {
  326. .name = STA2X11_MFD_SCTL_NAME,
  327. },
  328. .probe = sta2x11_sctl_probe,
  329. };
  330. static struct platform_driver sta2x11_platform_driver = {
  331. .driver = {
  332. .name = STA2X11_MFD_APBREG_NAME,
  333. },
  334. .probe = sta2x11_apbreg_probe,
  335. };
  336. static struct platform_driver sta2x11_apb_soc_regs_platform_driver = {
  337. .driver = {
  338. .name = STA2X11_MFD_APB_SOC_REGS_NAME,
  339. },
  340. .probe = sta2x11_apb_soc_regs_probe,
  341. };
  342. static struct platform_driver sta2x11_scr_platform_driver = {
  343. .driver = {
  344. .name = STA2X11_MFD_SCR_NAME,
  345. },
  346. .probe = sta2x11_scr_probe,
  347. };
  348. static struct platform_driver * const drivers[] = {
  349. &sta2x11_platform_driver,
  350. &sta2x11_sctl_platform_driver,
  351. &sta2x11_apb_soc_regs_platform_driver,
  352. &sta2x11_scr_platform_driver,
  353. };
  354. static int __init sta2x11_drivers_init(void)
  355. {
  356. return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
  357. }
  358. /*
  359. * What follows are the PCI devices that host the above pdevs.
  360. * Each logic block is 4kB and they are all consecutive: we use this info.
  361. */
  362. /* Mfd 0 device */
  363. /* Mfd 0, Bar 0 */
  364. enum mfd0_bar0_cells {
  365. STA2X11_GPIO_0 = 0,
  366. STA2X11_GPIO_1,
  367. STA2X11_GPIO_2,
  368. STA2X11_GPIO_3,
  369. STA2X11_SCTL,
  370. STA2X11_SCR,
  371. STA2X11_TIME,
  372. };
  373. /* Mfd 0 , Bar 1 */
  374. enum mfd0_bar1_cells {
  375. STA2X11_APBREG = 0,
  376. };
  377. #define CELL_4K(_name, _cell) { \
  378. .name = _name, \
  379. .start = _cell * 4096, .end = _cell * 4096 + 4095, \
  380. .flags = IORESOURCE_MEM, \
  381. }
  382. static const struct resource gpio_resources[] = {
  383. {
  384. /* 4 consecutive cells, 1 driver */
  385. .name = STA2X11_MFD_GPIO_NAME,
  386. .start = 0,
  387. .end = (4 * 4096) - 1,
  388. .flags = IORESOURCE_MEM,
  389. }
  390. };
  391. static const struct resource sctl_resources[] = {
  392. CELL_4K(STA2X11_MFD_SCTL_NAME, STA2X11_SCTL),
  393. };
  394. static const struct resource scr_resources[] = {
  395. CELL_4K(STA2X11_MFD_SCR_NAME, STA2X11_SCR),
  396. };
  397. static const struct resource time_resources[] = {
  398. CELL_4K(STA2X11_MFD_TIME_NAME, STA2X11_TIME),
  399. };
  400. static const struct resource apbreg_resources[] = {
  401. CELL_4K(STA2X11_MFD_APBREG_NAME, STA2X11_APBREG),
  402. };
  403. #define DEV(_name, _r) \
  404. { .name = _name, .num_resources = ARRAY_SIZE(_r), .resources = _r, }
  405. static struct mfd_cell sta2x11_mfd0_bar0[] = {
  406. /* offset 0: we add pdata later */
  407. DEV(STA2X11_MFD_GPIO_NAME, gpio_resources),
  408. DEV(STA2X11_MFD_SCTL_NAME, sctl_resources),
  409. DEV(STA2X11_MFD_SCR_NAME, scr_resources),
  410. DEV(STA2X11_MFD_TIME_NAME, time_resources),
  411. };
  412. static struct mfd_cell sta2x11_mfd0_bar1[] = {
  413. DEV(STA2X11_MFD_APBREG_NAME, apbreg_resources),
  414. };
  415. /* Mfd 1 devices */
  416. /* Mfd 1, Bar 0 */
  417. enum mfd1_bar0_cells {
  418. STA2X11_VIC = 0,
  419. };
  420. /* Mfd 1, Bar 1 */
  421. enum mfd1_bar1_cells {
  422. STA2X11_APB_SOC_REGS = 0,
  423. };
  424. static const struct resource vic_resources[] = {
  425. CELL_4K(STA2X11_MFD_VIC_NAME, STA2X11_VIC),
  426. };
  427. static const struct resource apb_soc_regs_resources[] = {
  428. CELL_4K(STA2X11_MFD_APB_SOC_REGS_NAME, STA2X11_APB_SOC_REGS),
  429. };
  430. static struct mfd_cell sta2x11_mfd1_bar0[] = {
  431. DEV(STA2X11_MFD_VIC_NAME, vic_resources),
  432. };
  433. static struct mfd_cell sta2x11_mfd1_bar1[] = {
  434. DEV(STA2X11_MFD_APB_SOC_REGS_NAME, apb_soc_regs_resources),
  435. };
  436. static int sta2x11_mfd_suspend(struct pci_dev *pdev, pm_message_t state)
  437. {
  438. pci_save_state(pdev);
  439. pci_disable_device(pdev);
  440. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  441. return 0;
  442. }
  443. static int sta2x11_mfd_resume(struct pci_dev *pdev)
  444. {
  445. int err;
  446. pci_set_power_state(pdev, PCI_D0);
  447. err = pci_enable_device(pdev);
  448. if (err)
  449. return err;
  450. pci_restore_state(pdev);
  451. return 0;
  452. }
  453. struct sta2x11_mfd_bar_setup_data {
  454. struct mfd_cell *cells;
  455. int ncells;
  456. };
  457. struct sta2x11_mfd_setup_data {
  458. struct sta2x11_mfd_bar_setup_data bars[2];
  459. };
  460. #define STA2X11_MFD0 0
  461. #define STA2X11_MFD1 1
  462. static struct sta2x11_mfd_setup_data mfd_setup_data[] = {
  463. /* Mfd 0: gpio, sctl, scr, timers / apbregs */
  464. [STA2X11_MFD0] = {
  465. .bars = {
  466. [0] = {
  467. .cells = sta2x11_mfd0_bar0,
  468. .ncells = ARRAY_SIZE(sta2x11_mfd0_bar0),
  469. },
  470. [1] = {
  471. .cells = sta2x11_mfd0_bar1,
  472. .ncells = ARRAY_SIZE(sta2x11_mfd0_bar1),
  473. },
  474. },
  475. },
  476. /* Mfd 1: vic / apb-soc-regs */
  477. [STA2X11_MFD1] = {
  478. .bars = {
  479. [0] = {
  480. .cells = sta2x11_mfd1_bar0,
  481. .ncells = ARRAY_SIZE(sta2x11_mfd1_bar0),
  482. },
  483. [1] = {
  484. .cells = sta2x11_mfd1_bar1,
  485. .ncells = ARRAY_SIZE(sta2x11_mfd1_bar1),
  486. },
  487. },
  488. },
  489. };
  490. static void sta2x11_mfd_setup(struct pci_dev *pdev,
  491. struct sta2x11_mfd_setup_data *sd)
  492. {
  493. int i, j;
  494. for (i = 0; i < ARRAY_SIZE(sd->bars); i++)
  495. for (j = 0; j < sd->bars[i].ncells; j++) {
  496. sd->bars[i].cells[j].pdata_size = sizeof(pdev);
  497. sd->bars[i].cells[j].platform_data = &pdev;
  498. }
  499. }
  500. static int sta2x11_mfd_probe(struct pci_dev *pdev,
  501. const struct pci_device_id *pci_id)
  502. {
  503. int err, i;
  504. struct sta2x11_mfd_setup_data *setup_data;
  505. dev_info(&pdev->dev, "%s\n", __func__);
  506. err = pci_enable_device(pdev);
  507. if (err) {
  508. dev_err(&pdev->dev, "Can't enable device.\n");
  509. return err;
  510. }
  511. err = pci_enable_msi(pdev);
  512. if (err)
  513. dev_info(&pdev->dev, "Enable msi failed\n");
  514. setup_data = pci_id->device == PCI_DEVICE_ID_STMICRO_GPIO ?
  515. &mfd_setup_data[STA2X11_MFD0] :
  516. &mfd_setup_data[STA2X11_MFD1];
  517. /* platform data is the pci device for all of them */
  518. sta2x11_mfd_setup(pdev, setup_data);
  519. /* Record this pdev before mfd_add_devices: their probe looks for it */
  520. if (!sta2x11_mfd_find(pdev))
  521. sta2x11_mfd_add(pdev, GFP_ATOMIC);
  522. /* Just 2 bars for all mfd's at present */
  523. for (i = 0; i < 2; i++) {
  524. err = mfd_add_devices(&pdev->dev, -1,
  525. setup_data->bars[i].cells,
  526. setup_data->bars[i].ncells,
  527. &pdev->resource[i],
  528. 0, NULL);
  529. if (err) {
  530. dev_err(&pdev->dev,
  531. "mfd_add_devices[%d] failed: %d\n", i, err);
  532. goto err_disable;
  533. }
  534. }
  535. return 0;
  536. err_disable:
  537. mfd_remove_devices(&pdev->dev);
  538. pci_disable_device(pdev);
  539. pci_disable_msi(pdev);
  540. return err;
  541. }
  542. static const struct pci_device_id sta2x11_mfd_tbl[] = {
  543. {PCI_DEVICE(PCI_VENDOR_ID_STMICRO, PCI_DEVICE_ID_STMICRO_GPIO)},
  544. {PCI_DEVICE(PCI_VENDOR_ID_STMICRO, PCI_DEVICE_ID_STMICRO_VIC)},
  545. {0,},
  546. };
  547. static struct pci_driver sta2x11_mfd_driver = {
  548. .name = "sta2x11-mfd",
  549. .id_table = sta2x11_mfd_tbl,
  550. .probe = sta2x11_mfd_probe,
  551. .suspend = sta2x11_mfd_suspend,
  552. .resume = sta2x11_mfd_resume,
  553. };
  554. static int __init sta2x11_mfd_init(void)
  555. {
  556. pr_info("%s\n", __func__);
  557. return pci_register_driver(&sta2x11_mfd_driver);
  558. }
  559. /*
  560. * All of this must be ready before "normal" devices like MMCI appear.
  561. * But MFD (the pci device) can't be too early. The following choice
  562. * prepares platform drivers very early and probe the PCI device later,
  563. * but before other PCI devices.
  564. */
  565. subsys_initcall(sta2x11_drivers_init);
  566. rootfs_initcall(sta2x11_mfd_init);
  567. MODULE_LICENSE("GPL v2");
  568. MODULE_AUTHOR("Wind River");
  569. MODULE_DESCRIPTION("STA2x11 mfd for GPIO, SCTL and APBREG");
  570. MODULE_DEVICE_TABLE(pci, sta2x11_mfd_tbl);