stm32-ipcc.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) STMicroelectronics 2018 - All Rights Reserved
  4. * Authors: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics.
  5. * Fabien Dessenne <fabien.dessenne@st.com> for STMicroelectronics.
  6. */
  7. #include <linux/bitfield.h>
  8. #include <linux/clk.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/io.h>
  11. #include <linux/mailbox_controller.h>
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/pm_wakeirq.h>
  15. #define IPCC_XCR 0x000
  16. #define XCR_RXOIE BIT(0)
  17. #define XCR_TXOIE BIT(16)
  18. #define IPCC_XMR 0x004
  19. #define IPCC_XSCR 0x008
  20. #define IPCC_XTOYSR 0x00c
  21. #define IPCC_PROC_OFFST 0x010
  22. #define IPCC_HWCFGR 0x3f0
  23. #define IPCFGR_CHAN_MASK GENMASK(7, 0)
  24. #define IPCC_VER 0x3f4
  25. #define VER_MINREV_MASK GENMASK(3, 0)
  26. #define VER_MAJREV_MASK GENMASK(7, 4)
  27. #define RX_BIT_MASK GENMASK(15, 0)
  28. #define RX_BIT_CHAN(chan) BIT(chan)
  29. #define TX_BIT_SHIFT 16
  30. #define TX_BIT_MASK GENMASK(31, 16)
  31. #define TX_BIT_CHAN(chan) BIT(TX_BIT_SHIFT + (chan))
  32. #define STM32_MAX_PROCS 2
  33. enum {
  34. IPCC_IRQ_RX,
  35. IPCC_IRQ_TX,
  36. IPCC_IRQ_NUM,
  37. };
  38. struct stm32_ipcc {
  39. struct mbox_controller controller;
  40. void __iomem *reg_base;
  41. void __iomem *reg_proc;
  42. struct clk *clk;
  43. spinlock_t lock; /* protect access to IPCC registers */
  44. int irqs[IPCC_IRQ_NUM];
  45. int wkp;
  46. u32 proc_id;
  47. u32 n_chans;
  48. u32 xcr;
  49. u32 xmr;
  50. };
  51. static inline void stm32_ipcc_set_bits(spinlock_t *lock, void __iomem *reg,
  52. u32 mask)
  53. {
  54. unsigned long flags;
  55. spin_lock_irqsave(lock, flags);
  56. writel_relaxed(readl_relaxed(reg) | mask, reg);
  57. spin_unlock_irqrestore(lock, flags);
  58. }
  59. static inline void stm32_ipcc_clr_bits(spinlock_t *lock, void __iomem *reg,
  60. u32 mask)
  61. {
  62. unsigned long flags;
  63. spin_lock_irqsave(lock, flags);
  64. writel_relaxed(readl_relaxed(reg) & ~mask, reg);
  65. spin_unlock_irqrestore(lock, flags);
  66. }
  67. static irqreturn_t stm32_ipcc_rx_irq(int irq, void *data)
  68. {
  69. struct stm32_ipcc *ipcc = data;
  70. struct device *dev = ipcc->controller.dev;
  71. u32 status, mr, tosr, chan;
  72. irqreturn_t ret = IRQ_NONE;
  73. int proc_offset;
  74. /* read 'channel occupied' status from other proc */
  75. proc_offset = ipcc->proc_id ? -IPCC_PROC_OFFST : IPCC_PROC_OFFST;
  76. tosr = readl_relaxed(ipcc->reg_proc + proc_offset + IPCC_XTOYSR);
  77. mr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
  78. /* search for unmasked 'channel occupied' */
  79. status = tosr & FIELD_GET(RX_BIT_MASK, ~mr);
  80. for (chan = 0; chan < ipcc->n_chans; chan++) {
  81. if (!(status & (1 << chan)))
  82. continue;
  83. dev_dbg(dev, "%s: chan:%d rx\n", __func__, chan);
  84. mbox_chan_received_data(&ipcc->controller.chans[chan], NULL);
  85. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XSCR,
  86. RX_BIT_CHAN(chan));
  87. ret = IRQ_HANDLED;
  88. }
  89. return ret;
  90. }
  91. static irqreturn_t stm32_ipcc_tx_irq(int irq, void *data)
  92. {
  93. struct stm32_ipcc *ipcc = data;
  94. struct device *dev = ipcc->controller.dev;
  95. u32 status, mr, tosr, chan;
  96. irqreturn_t ret = IRQ_NONE;
  97. tosr = readl_relaxed(ipcc->reg_proc + IPCC_XTOYSR);
  98. mr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
  99. /* search for unmasked 'channel free' */
  100. status = ~tosr & FIELD_GET(TX_BIT_MASK, ~mr);
  101. for (chan = 0; chan < ipcc->n_chans ; chan++) {
  102. if (!(status & (1 << chan)))
  103. continue;
  104. dev_dbg(dev, "%s: chan:%d tx\n", __func__, chan);
  105. /* mask 'tx channel free' interrupt */
  106. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
  107. TX_BIT_CHAN(chan));
  108. mbox_chan_txdone(&ipcc->controller.chans[chan], 0);
  109. ret = IRQ_HANDLED;
  110. }
  111. return ret;
  112. }
  113. static int stm32_ipcc_send_data(struct mbox_chan *link, void *data)
  114. {
  115. unsigned int chan = (unsigned int)link->con_priv;
  116. struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
  117. controller);
  118. dev_dbg(ipcc->controller.dev, "%s: chan:%d\n", __func__, chan);
  119. /* set channel n occupied */
  120. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XSCR,
  121. TX_BIT_CHAN(chan));
  122. /* unmask 'tx channel free' interrupt */
  123. stm32_ipcc_clr_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
  124. TX_BIT_CHAN(chan));
  125. return 0;
  126. }
  127. static int stm32_ipcc_startup(struct mbox_chan *link)
  128. {
  129. unsigned int chan = (unsigned int)link->con_priv;
  130. struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
  131. controller);
  132. int ret;
  133. ret = clk_prepare_enable(ipcc->clk);
  134. if (ret) {
  135. dev_err(ipcc->controller.dev, "can not enable the clock\n");
  136. return ret;
  137. }
  138. /* unmask 'rx channel occupied' interrupt */
  139. stm32_ipcc_clr_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
  140. RX_BIT_CHAN(chan));
  141. return 0;
  142. }
  143. static void stm32_ipcc_shutdown(struct mbox_chan *link)
  144. {
  145. unsigned int chan = (unsigned int)link->con_priv;
  146. struct stm32_ipcc *ipcc = container_of(link->mbox, struct stm32_ipcc,
  147. controller);
  148. /* mask rx/tx interrupt */
  149. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
  150. RX_BIT_CHAN(chan) | TX_BIT_CHAN(chan));
  151. clk_disable_unprepare(ipcc->clk);
  152. }
  153. static const struct mbox_chan_ops stm32_ipcc_ops = {
  154. .send_data = stm32_ipcc_send_data,
  155. .startup = stm32_ipcc_startup,
  156. .shutdown = stm32_ipcc_shutdown,
  157. };
  158. static int stm32_ipcc_probe(struct platform_device *pdev)
  159. {
  160. struct device *dev = &pdev->dev;
  161. struct device_node *np = dev->of_node;
  162. struct stm32_ipcc *ipcc;
  163. struct resource *res;
  164. unsigned int i;
  165. int ret;
  166. u32 ip_ver;
  167. static const char * const irq_name[] = {"rx", "tx"};
  168. irq_handler_t irq_thread[] = {stm32_ipcc_rx_irq, stm32_ipcc_tx_irq};
  169. if (!np) {
  170. dev_err(dev, "No DT found\n");
  171. return -ENODEV;
  172. }
  173. ipcc = devm_kzalloc(dev, sizeof(*ipcc), GFP_KERNEL);
  174. if (!ipcc)
  175. return -ENOMEM;
  176. spin_lock_init(&ipcc->lock);
  177. /* proc_id */
  178. if (of_property_read_u32(np, "st,proc-id", &ipcc->proc_id)) {
  179. dev_err(dev, "Missing st,proc-id\n");
  180. return -ENODEV;
  181. }
  182. if (ipcc->proc_id >= STM32_MAX_PROCS) {
  183. dev_err(dev, "Invalid proc_id (%d)\n", ipcc->proc_id);
  184. return -EINVAL;
  185. }
  186. /* regs */
  187. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  188. ipcc->reg_base = devm_ioremap_resource(dev, res);
  189. if (IS_ERR(ipcc->reg_base))
  190. return PTR_ERR(ipcc->reg_base);
  191. ipcc->reg_proc = ipcc->reg_base + ipcc->proc_id * IPCC_PROC_OFFST;
  192. /* clock */
  193. ipcc->clk = devm_clk_get(dev, NULL);
  194. if (IS_ERR(ipcc->clk))
  195. return PTR_ERR(ipcc->clk);
  196. ret = clk_prepare_enable(ipcc->clk);
  197. if (ret) {
  198. dev_err(dev, "can not enable the clock\n");
  199. return ret;
  200. }
  201. /* irq */
  202. for (i = 0; i < IPCC_IRQ_NUM; i++) {
  203. ipcc->irqs[i] = platform_get_irq_byname(pdev, irq_name[i]);
  204. if (ipcc->irqs[i] < 0) {
  205. if (ipcc->irqs[i] != -EPROBE_DEFER)
  206. dev_err(dev, "no IRQ specified %s\n",
  207. irq_name[i]);
  208. ret = ipcc->irqs[i];
  209. goto err_clk;
  210. }
  211. ret = devm_request_threaded_irq(dev, ipcc->irqs[i], NULL,
  212. irq_thread[i], IRQF_ONESHOT,
  213. dev_name(dev), ipcc);
  214. if (ret) {
  215. dev_err(dev, "failed to request irq %d (%d)\n", i, ret);
  216. goto err_clk;
  217. }
  218. }
  219. /* mask and enable rx/tx irq */
  220. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XMR,
  221. RX_BIT_MASK | TX_BIT_MASK);
  222. stm32_ipcc_set_bits(&ipcc->lock, ipcc->reg_proc + IPCC_XCR,
  223. XCR_RXOIE | XCR_TXOIE);
  224. /* wakeup */
  225. if (of_property_read_bool(np, "wakeup-source")) {
  226. ipcc->wkp = platform_get_irq_byname(pdev, "wakeup");
  227. if (ipcc->wkp < 0) {
  228. if (ipcc->wkp != -EPROBE_DEFER)
  229. dev_err(dev, "could not get wakeup IRQ\n");
  230. ret = ipcc->wkp;
  231. goto err_clk;
  232. }
  233. device_init_wakeup(dev, true);
  234. ret = dev_pm_set_dedicated_wake_irq(dev, ipcc->wkp);
  235. if (ret) {
  236. dev_err(dev, "Failed to set wake up irq\n");
  237. goto err_init_wkp;
  238. }
  239. } else {
  240. device_init_wakeup(dev, false);
  241. }
  242. /* mailbox controller */
  243. ipcc->n_chans = readl_relaxed(ipcc->reg_base + IPCC_HWCFGR);
  244. ipcc->n_chans &= IPCFGR_CHAN_MASK;
  245. ipcc->controller.dev = dev;
  246. ipcc->controller.txdone_irq = true;
  247. ipcc->controller.ops = &stm32_ipcc_ops;
  248. ipcc->controller.num_chans = ipcc->n_chans;
  249. ipcc->controller.chans = devm_kcalloc(dev, ipcc->controller.num_chans,
  250. sizeof(*ipcc->controller.chans),
  251. GFP_KERNEL);
  252. if (!ipcc->controller.chans) {
  253. ret = -ENOMEM;
  254. goto err_irq_wkp;
  255. }
  256. for (i = 0; i < ipcc->controller.num_chans; i++)
  257. ipcc->controller.chans[i].con_priv = (void *)i;
  258. ret = mbox_controller_register(&ipcc->controller);
  259. if (ret)
  260. goto err_irq_wkp;
  261. platform_set_drvdata(pdev, ipcc);
  262. ip_ver = readl_relaxed(ipcc->reg_base + IPCC_VER);
  263. dev_info(dev, "ipcc rev:%ld.%ld enabled, %d chans, proc %d\n",
  264. FIELD_GET(VER_MAJREV_MASK, ip_ver),
  265. FIELD_GET(VER_MINREV_MASK, ip_ver),
  266. ipcc->controller.num_chans, ipcc->proc_id);
  267. clk_disable_unprepare(ipcc->clk);
  268. return 0;
  269. err_irq_wkp:
  270. if (ipcc->wkp)
  271. dev_pm_clear_wake_irq(dev);
  272. err_init_wkp:
  273. device_init_wakeup(dev, false);
  274. err_clk:
  275. clk_disable_unprepare(ipcc->clk);
  276. return ret;
  277. }
  278. static int stm32_ipcc_remove(struct platform_device *pdev)
  279. {
  280. struct stm32_ipcc *ipcc = platform_get_drvdata(pdev);
  281. mbox_controller_unregister(&ipcc->controller);
  282. if (ipcc->wkp)
  283. dev_pm_clear_wake_irq(&pdev->dev);
  284. device_init_wakeup(&pdev->dev, false);
  285. return 0;
  286. }
  287. #ifdef CONFIG_PM_SLEEP
  288. static void stm32_ipcc_set_irq_wake(struct device *dev, bool enable)
  289. {
  290. struct stm32_ipcc *ipcc = dev_get_drvdata(dev);
  291. unsigned int i;
  292. if (device_may_wakeup(dev))
  293. for (i = 0; i < IPCC_IRQ_NUM; i++)
  294. irq_set_irq_wake(ipcc->irqs[i], enable);
  295. }
  296. static int stm32_ipcc_suspend(struct device *dev)
  297. {
  298. struct stm32_ipcc *ipcc = dev_get_drvdata(dev);
  299. ipcc->xmr = readl_relaxed(ipcc->reg_proc + IPCC_XMR);
  300. ipcc->xcr = readl_relaxed(ipcc->reg_proc + IPCC_XCR);
  301. stm32_ipcc_set_irq_wake(dev, true);
  302. return 0;
  303. }
  304. static int stm32_ipcc_resume(struct device *dev)
  305. {
  306. struct stm32_ipcc *ipcc = dev_get_drvdata(dev);
  307. stm32_ipcc_set_irq_wake(dev, false);
  308. writel_relaxed(ipcc->xmr, ipcc->reg_proc + IPCC_XMR);
  309. writel_relaxed(ipcc->xcr, ipcc->reg_proc + IPCC_XCR);
  310. return 0;
  311. }
  312. #endif
  313. static SIMPLE_DEV_PM_OPS(stm32_ipcc_pm_ops,
  314. stm32_ipcc_suspend, stm32_ipcc_resume);
  315. static const struct of_device_id stm32_ipcc_of_match[] = {
  316. { .compatible = "st,stm32mp1-ipcc" },
  317. {},
  318. };
  319. MODULE_DEVICE_TABLE(of, stm32_ipcc_of_match);
  320. static struct platform_driver stm32_ipcc_driver = {
  321. .driver = {
  322. .name = "stm32-ipcc",
  323. .pm = &stm32_ipcc_pm_ops,
  324. .of_match_table = stm32_ipcc_of_match,
  325. },
  326. .probe = stm32_ipcc_probe,
  327. .remove = stm32_ipcc_remove,
  328. };
  329. module_platform_driver(stm32_ipcc_driver);
  330. MODULE_AUTHOR("Ludovic Barre <ludovic.barre@st.com>");
  331. MODULE_AUTHOR("Fabien Dessenne <fabien.dessenne@st.com>");
  332. MODULE_DESCRIPTION("STM32 IPCC driver");
  333. MODULE_LICENSE("GPL v2");