meson_saradc.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154
  1. /*
  2. * Amlogic Meson Successive Approximation Register (SAR) A/D Converter
  3. *
  4. * Copyright (C) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * You should have received a copy of the GNU General Public License
  11. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  12. */
  13. #include <linux/bitfield.h>
  14. #include <linux/clk.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/delay.h>
  17. #include <linux/io.h>
  18. #include <linux/iio/iio.h>
  19. #include <linux/module.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_device.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/regmap.h>
  26. #include <linux/regulator/consumer.h>
  27. #define MESON_SAR_ADC_REG0 0x00
  28. #define MESON_SAR_ADC_REG0_PANEL_DETECT BIT(31)
  29. #define MESON_SAR_ADC_REG0_BUSY_MASK GENMASK(30, 28)
  30. #define MESON_SAR_ADC_REG0_DELTA_BUSY BIT(30)
  31. #define MESON_SAR_ADC_REG0_AVG_BUSY BIT(29)
  32. #define MESON_SAR_ADC_REG0_SAMPLE_BUSY BIT(28)
  33. #define MESON_SAR_ADC_REG0_FIFO_FULL BIT(27)
  34. #define MESON_SAR_ADC_REG0_FIFO_EMPTY BIT(26)
  35. #define MESON_SAR_ADC_REG0_FIFO_COUNT_MASK GENMASK(25, 21)
  36. #define MESON_SAR_ADC_REG0_ADC_BIAS_CTRL_MASK GENMASK(20, 19)
  37. #define MESON_SAR_ADC_REG0_CURR_CHAN_ID_MASK GENMASK(18, 16)
  38. #define MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL BIT(15)
  39. #define MESON_SAR_ADC_REG0_SAMPLING_STOP BIT(14)
  40. #define MESON_SAR_ADC_REG0_CHAN_DELTA_EN_MASK GENMASK(13, 12)
  41. #define MESON_SAR_ADC_REG0_DETECT_IRQ_POL BIT(10)
  42. #define MESON_SAR_ADC_REG0_DETECT_IRQ_EN BIT(9)
  43. #define MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK GENMASK(8, 4)
  44. #define MESON_SAR_ADC_REG0_FIFO_IRQ_EN BIT(3)
  45. #define MESON_SAR_ADC_REG0_SAMPLING_START BIT(2)
  46. #define MESON_SAR_ADC_REG0_CONTINUOUS_EN BIT(1)
  47. #define MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE BIT(0)
  48. #define MESON_SAR_ADC_CHAN_LIST 0x04
  49. #define MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK GENMASK(26, 24)
  50. #define MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(_chan) \
  51. (GENMASK(2, 0) << ((_chan) * 3))
  52. #define MESON_SAR_ADC_AVG_CNTL 0x08
  53. #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(_chan) \
  54. (16 + ((_chan) * 2))
  55. #define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(_chan) \
  56. (GENMASK(17, 16) << ((_chan) * 2))
  57. #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(_chan) \
  58. (0 + ((_chan) * 2))
  59. #define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(_chan) \
  60. (GENMASK(1, 0) << ((_chan) * 2))
  61. #define MESON_SAR_ADC_REG3 0x0c
  62. #define MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY BIT(31)
  63. #define MESON_SAR_ADC_REG3_CLK_EN BIT(30)
  64. #define MESON_SAR_ADC_REG3_BL30_INITIALIZED BIT(28)
  65. #define MESON_SAR_ADC_REG3_CTRL_CONT_RING_COUNTER_EN BIT(27)
  66. #define MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE BIT(26)
  67. #define MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK GENMASK(25, 23)
  68. #define MESON_SAR_ADC_REG3_DETECT_EN BIT(22)
  69. #define MESON_SAR_ADC_REG3_ADC_EN BIT(21)
  70. #define MESON_SAR_ADC_REG3_PANEL_DETECT_COUNT_MASK GENMASK(20, 18)
  71. #define MESON_SAR_ADC_REG3_PANEL_DETECT_FILTER_TB_MASK GENMASK(17, 16)
  72. #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT 10
  73. #define MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH 5
  74. #define MESON_SAR_ADC_REG3_BLOCK_DLY_SEL_MASK GENMASK(9, 8)
  75. #define MESON_SAR_ADC_REG3_BLOCK_DLY_MASK GENMASK(7, 0)
  76. #define MESON_SAR_ADC_DELAY 0x10
  77. #define MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK GENMASK(25, 24)
  78. #define MESON_SAR_ADC_DELAY_BL30_BUSY BIT(15)
  79. #define MESON_SAR_ADC_DELAY_KERNEL_BUSY BIT(14)
  80. #define MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK GENMASK(23, 16)
  81. #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK GENMASK(9, 8)
  82. #define MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK GENMASK(7, 0)
  83. #define MESON_SAR_ADC_LAST_RD 0x14
  84. #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL1_MASK GENMASK(23, 16)
  85. #define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL0_MASK GENMASK(9, 0)
  86. #define MESON_SAR_ADC_FIFO_RD 0x18
  87. #define MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK GENMASK(14, 12)
  88. #define MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK GENMASK(11, 0)
  89. #define MESON_SAR_ADC_AUX_SW 0x1c
  90. #define MESON_SAR_ADC_AUX_SW_MUX_SEL_CHAN_SHIFT(_chan) \
  91. (8 + (((_chan) - 2) * 3))
  92. #define MESON_SAR_ADC_AUX_SW_VREF_P_MUX BIT(6)
  93. #define MESON_SAR_ADC_AUX_SW_VREF_N_MUX BIT(5)
  94. #define MESON_SAR_ADC_AUX_SW_MODE_SEL BIT(4)
  95. #define MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW BIT(3)
  96. #define MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW BIT(2)
  97. #define MESON_SAR_ADC_AUX_SW_YM_DRIVE_SW BIT(1)
  98. #define MESON_SAR_ADC_AUX_SW_XM_DRIVE_SW BIT(0)
  99. #define MESON_SAR_ADC_CHAN_10_SW 0x20
  100. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK GENMASK(25, 23)
  101. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_P_MUX BIT(22)
  102. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_N_MUX BIT(21)
  103. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MODE_SEL BIT(20)
  104. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YP_DRIVE_SW BIT(19)
  105. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XP_DRIVE_SW BIT(18)
  106. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YM_DRIVE_SW BIT(17)
  107. #define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XM_DRIVE_SW BIT(16)
  108. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK GENMASK(9, 7)
  109. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_P_MUX BIT(6)
  110. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_N_MUX BIT(5)
  111. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MODE_SEL BIT(4)
  112. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YP_DRIVE_SW BIT(3)
  113. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XP_DRIVE_SW BIT(2)
  114. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YM_DRIVE_SW BIT(1)
  115. #define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XM_DRIVE_SW BIT(0)
  116. #define MESON_SAR_ADC_DETECT_IDLE_SW 0x24
  117. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_SW_EN BIT(26)
  118. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK GENMASK(25, 23)
  119. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_P_MUX BIT(22)
  120. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_N_MUX BIT(21)
  121. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MODE_SEL BIT(20)
  122. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YP_DRIVE_SW BIT(19)
  123. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XP_DRIVE_SW BIT(18)
  124. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YM_DRIVE_SW BIT(17)
  125. #define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XM_DRIVE_SW BIT(16)
  126. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK GENMASK(9, 7)
  127. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_P_MUX BIT(6)
  128. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_N_MUX BIT(5)
  129. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MODE_SEL BIT(4)
  130. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YP_DRIVE_SW BIT(3)
  131. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XP_DRIVE_SW BIT(2)
  132. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YM_DRIVE_SW BIT(1)
  133. #define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XM_DRIVE_SW BIT(0)
  134. #define MESON_SAR_ADC_DELTA_10 0x28
  135. #define MESON_SAR_ADC_DELTA_10_TEMP_SEL BIT(27)
  136. #define MESON_SAR_ADC_DELTA_10_TS_REVE1 BIT(26)
  137. #define MESON_SAR_ADC_DELTA_10_CHAN1_DELTA_VALUE_MASK GENMASK(25, 16)
  138. #define MESON_SAR_ADC_DELTA_10_TS_REVE0 BIT(15)
  139. #define MESON_SAR_ADC_DELTA_10_TS_C_SHIFT 11
  140. #define MESON_SAR_ADC_DELTA_10_TS_C_MASK GENMASK(14, 11)
  141. #define MESON_SAR_ADC_DELTA_10_TS_VBG_EN BIT(10)
  142. #define MESON_SAR_ADC_DELTA_10_CHAN0_DELTA_VALUE_MASK GENMASK(9, 0)
  143. /*
  144. * NOTE: registers from here are undocumented (the vendor Linux kernel driver
  145. * and u-boot source served as reference). These only seem to be relevant on
  146. * GXBB and newer.
  147. */
  148. #define MESON_SAR_ADC_REG11 0x2c
  149. #define MESON_SAR_ADC_REG11_BANDGAP_EN BIT(13)
  150. #define MESON_SAR_ADC_REG13 0x34
  151. #define MESON_SAR_ADC_REG13_12BIT_CALIBRATION_MASK GENMASK(13, 8)
  152. #define MESON_SAR_ADC_MAX_FIFO_SIZE 32
  153. #define MESON_SAR_ADC_TIMEOUT 100 /* ms */
  154. /* for use with IIO_VAL_INT_PLUS_MICRO */
  155. #define MILLION 1000000
  156. #define MESON_SAR_ADC_CHAN(_chan) { \
  157. .type = IIO_VOLTAGE, \
  158. .indexed = 1, \
  159. .channel = _chan, \
  160. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  161. BIT(IIO_CHAN_INFO_AVERAGE_RAW), \
  162. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  163. BIT(IIO_CHAN_INFO_CALIBBIAS) | \
  164. BIT(IIO_CHAN_INFO_CALIBSCALE), \
  165. .datasheet_name = "SAR_ADC_CH"#_chan, \
  166. }
  167. /*
  168. * TODO: the hardware supports IIO_TEMP for channel 6 as well which is
  169. * currently not supported by this driver.
  170. */
  171. static const struct iio_chan_spec meson_sar_adc_iio_channels[] = {
  172. MESON_SAR_ADC_CHAN(0),
  173. MESON_SAR_ADC_CHAN(1),
  174. MESON_SAR_ADC_CHAN(2),
  175. MESON_SAR_ADC_CHAN(3),
  176. MESON_SAR_ADC_CHAN(4),
  177. MESON_SAR_ADC_CHAN(5),
  178. MESON_SAR_ADC_CHAN(6),
  179. MESON_SAR_ADC_CHAN(7),
  180. IIO_CHAN_SOFT_TIMESTAMP(8),
  181. };
  182. enum meson_sar_adc_avg_mode {
  183. NO_AVERAGING = 0x0,
  184. MEAN_AVERAGING = 0x1,
  185. MEDIAN_AVERAGING = 0x2,
  186. };
  187. enum meson_sar_adc_num_samples {
  188. ONE_SAMPLE = 0x0,
  189. TWO_SAMPLES = 0x1,
  190. FOUR_SAMPLES = 0x2,
  191. EIGHT_SAMPLES = 0x3,
  192. };
  193. enum meson_sar_adc_chan7_mux_sel {
  194. CHAN7_MUX_VSS = 0x0,
  195. CHAN7_MUX_VDD_DIV4 = 0x1,
  196. CHAN7_MUX_VDD_DIV2 = 0x2,
  197. CHAN7_MUX_VDD_MUL3_DIV4 = 0x3,
  198. CHAN7_MUX_VDD = 0x4,
  199. CHAN7_MUX_CH7_INPUT = 0x7,
  200. };
  201. struct meson_sar_adc_param {
  202. bool has_bl30_integration;
  203. unsigned long clock_rate;
  204. u32 bandgap_reg;
  205. unsigned int resolution;
  206. const struct regmap_config *regmap_config;
  207. };
  208. struct meson_sar_adc_data {
  209. const struct meson_sar_adc_param *param;
  210. const char *name;
  211. };
  212. struct meson_sar_adc_priv {
  213. struct regmap *regmap;
  214. struct regulator *vref;
  215. const struct meson_sar_adc_data *data;
  216. struct clk *clkin;
  217. struct clk *core_clk;
  218. struct clk *adc_sel_clk;
  219. struct clk *adc_clk;
  220. struct clk_gate clk_gate;
  221. struct clk *adc_div_clk;
  222. struct clk_divider clk_div;
  223. struct completion done;
  224. int calibbias;
  225. int calibscale;
  226. };
  227. static const struct regmap_config meson_sar_adc_regmap_config_gxbb = {
  228. .reg_bits = 8,
  229. .val_bits = 32,
  230. .reg_stride = 4,
  231. .max_register = MESON_SAR_ADC_REG13,
  232. };
  233. static const struct regmap_config meson_sar_adc_regmap_config_meson8 = {
  234. .reg_bits = 8,
  235. .val_bits = 32,
  236. .reg_stride = 4,
  237. .max_register = MESON_SAR_ADC_DELTA_10,
  238. };
  239. static unsigned int meson_sar_adc_get_fifo_count(struct iio_dev *indio_dev)
  240. {
  241. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  242. u32 regval;
  243. regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
  244. return FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
  245. }
  246. static int meson_sar_adc_calib_val(struct iio_dev *indio_dev, int val)
  247. {
  248. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  249. int tmp;
  250. /* use val_calib = scale * val_raw + offset calibration function */
  251. tmp = div_s64((s64)val * priv->calibscale, MILLION) + priv->calibbias;
  252. return clamp(tmp, 0, (1 << priv->data->param->resolution) - 1);
  253. }
  254. static int meson_sar_adc_wait_busy_clear(struct iio_dev *indio_dev)
  255. {
  256. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  257. int regval, timeout = 10000;
  258. /*
  259. * NOTE: we need a small delay before reading the status, otherwise
  260. * the sample engine may not have started internally (which would
  261. * seem to us that sampling is already finished).
  262. */
  263. do {
  264. udelay(1);
  265. regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
  266. } while (FIELD_GET(MESON_SAR_ADC_REG0_BUSY_MASK, regval) && timeout--);
  267. if (timeout < 0)
  268. return -ETIMEDOUT;
  269. return 0;
  270. }
  271. static int meson_sar_adc_read_raw_sample(struct iio_dev *indio_dev,
  272. const struct iio_chan_spec *chan,
  273. int *val)
  274. {
  275. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  276. int regval, fifo_chan, fifo_val, count;
  277. if(!wait_for_completion_timeout(&priv->done,
  278. msecs_to_jiffies(MESON_SAR_ADC_TIMEOUT)))
  279. return -ETIMEDOUT;
  280. count = meson_sar_adc_get_fifo_count(indio_dev);
  281. if (count != 1) {
  282. dev_err(&indio_dev->dev,
  283. "ADC FIFO has %d element(s) instead of one\n", count);
  284. return -EINVAL;
  285. }
  286. regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &regval);
  287. fifo_chan = FIELD_GET(MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK, regval);
  288. if (fifo_chan != chan->channel) {
  289. dev_err(&indio_dev->dev,
  290. "ADC FIFO entry belongs to channel %d instead of %d\n",
  291. fifo_chan, chan->channel);
  292. return -EINVAL;
  293. }
  294. fifo_val = FIELD_GET(MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK, regval);
  295. fifo_val &= GENMASK(priv->data->param->resolution - 1, 0);
  296. *val = meson_sar_adc_calib_val(indio_dev, fifo_val);
  297. return 0;
  298. }
  299. static void meson_sar_adc_set_averaging(struct iio_dev *indio_dev,
  300. const struct iio_chan_spec *chan,
  301. enum meson_sar_adc_avg_mode mode,
  302. enum meson_sar_adc_num_samples samples)
  303. {
  304. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  305. int val, channel = chan->channel;
  306. val = samples << MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(channel);
  307. regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
  308. MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(channel),
  309. val);
  310. val = mode << MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(channel);
  311. regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
  312. MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(channel), val);
  313. }
  314. static void meson_sar_adc_enable_channel(struct iio_dev *indio_dev,
  315. const struct iio_chan_spec *chan)
  316. {
  317. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  318. u32 regval;
  319. /*
  320. * the SAR ADC engine allows sampling multiple channels at the same
  321. * time. to keep it simple we're only working with one *internal*
  322. * channel, which starts counting at index 0 (which means: count = 1).
  323. */
  324. regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, 0);
  325. regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
  326. MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, regval);
  327. /* map channel index 0 to the channel which we want to read */
  328. regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0),
  329. chan->channel);
  330. regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
  331. MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0), regval);
  332. regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
  333. chan->channel);
  334. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
  335. MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
  336. regval);
  337. regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
  338. chan->channel);
  339. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
  340. MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
  341. regval);
  342. if (chan->channel == 6)
  343. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
  344. MESON_SAR_ADC_DELTA_10_TEMP_SEL, 0);
  345. }
  346. static void meson_sar_adc_set_chan7_mux(struct iio_dev *indio_dev,
  347. enum meson_sar_adc_chan7_mux_sel sel)
  348. {
  349. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  350. u32 regval;
  351. regval = FIELD_PREP(MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, sel);
  352. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  353. MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, regval);
  354. usleep_range(10, 20);
  355. }
  356. static void meson_sar_adc_start_sample_engine(struct iio_dev *indio_dev)
  357. {
  358. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  359. reinit_completion(&priv->done);
  360. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  361. MESON_SAR_ADC_REG0_FIFO_IRQ_EN,
  362. MESON_SAR_ADC_REG0_FIFO_IRQ_EN);
  363. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  364. MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE,
  365. MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE);
  366. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  367. MESON_SAR_ADC_REG0_SAMPLING_START,
  368. MESON_SAR_ADC_REG0_SAMPLING_START);
  369. }
  370. static void meson_sar_adc_stop_sample_engine(struct iio_dev *indio_dev)
  371. {
  372. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  373. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  374. MESON_SAR_ADC_REG0_FIFO_IRQ_EN, 0);
  375. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  376. MESON_SAR_ADC_REG0_SAMPLING_STOP,
  377. MESON_SAR_ADC_REG0_SAMPLING_STOP);
  378. /* wait until all modules are stopped */
  379. meson_sar_adc_wait_busy_clear(indio_dev);
  380. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  381. MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE, 0);
  382. }
  383. static int meson_sar_adc_lock(struct iio_dev *indio_dev)
  384. {
  385. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  386. int val, timeout = 10000;
  387. mutex_lock(&indio_dev->mlock);
  388. if (priv->data->param->has_bl30_integration) {
  389. /* prevent BL30 from using the SAR ADC while we are using it */
  390. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  391. MESON_SAR_ADC_DELAY_KERNEL_BUSY,
  392. MESON_SAR_ADC_DELAY_KERNEL_BUSY);
  393. /*
  394. * wait until BL30 releases it's lock (so we can use the SAR
  395. * ADC)
  396. */
  397. do {
  398. udelay(1);
  399. regmap_read(priv->regmap, MESON_SAR_ADC_DELAY, &val);
  400. } while (val & MESON_SAR_ADC_DELAY_BL30_BUSY && timeout--);
  401. if (timeout < 0) {
  402. mutex_unlock(&indio_dev->mlock);
  403. return -ETIMEDOUT;
  404. }
  405. }
  406. return 0;
  407. }
  408. static void meson_sar_adc_unlock(struct iio_dev *indio_dev)
  409. {
  410. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  411. if (priv->data->param->has_bl30_integration)
  412. /* allow BL30 to use the SAR ADC again */
  413. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  414. MESON_SAR_ADC_DELAY_KERNEL_BUSY, 0);
  415. mutex_unlock(&indio_dev->mlock);
  416. }
  417. static void meson_sar_adc_clear_fifo(struct iio_dev *indio_dev)
  418. {
  419. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  420. unsigned int count, tmp;
  421. for (count = 0; count < MESON_SAR_ADC_MAX_FIFO_SIZE; count++) {
  422. if (!meson_sar_adc_get_fifo_count(indio_dev))
  423. break;
  424. regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &tmp);
  425. }
  426. }
  427. static int meson_sar_adc_get_sample(struct iio_dev *indio_dev,
  428. const struct iio_chan_spec *chan,
  429. enum meson_sar_adc_avg_mode avg_mode,
  430. enum meson_sar_adc_num_samples avg_samples,
  431. int *val)
  432. {
  433. int ret;
  434. ret = meson_sar_adc_lock(indio_dev);
  435. if (ret)
  436. return ret;
  437. /* clear the FIFO to make sure we're not reading old values */
  438. meson_sar_adc_clear_fifo(indio_dev);
  439. meson_sar_adc_set_averaging(indio_dev, chan, avg_mode, avg_samples);
  440. meson_sar_adc_enable_channel(indio_dev, chan);
  441. meson_sar_adc_start_sample_engine(indio_dev);
  442. ret = meson_sar_adc_read_raw_sample(indio_dev, chan, val);
  443. meson_sar_adc_stop_sample_engine(indio_dev);
  444. meson_sar_adc_unlock(indio_dev);
  445. if (ret) {
  446. dev_warn(indio_dev->dev.parent,
  447. "failed to read sample for channel %d: %d\n",
  448. chan->channel, ret);
  449. return ret;
  450. }
  451. return IIO_VAL_INT;
  452. }
  453. static int meson_sar_adc_iio_info_read_raw(struct iio_dev *indio_dev,
  454. const struct iio_chan_spec *chan,
  455. int *val, int *val2, long mask)
  456. {
  457. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  458. int ret;
  459. switch (mask) {
  460. case IIO_CHAN_INFO_RAW:
  461. return meson_sar_adc_get_sample(indio_dev, chan, NO_AVERAGING,
  462. ONE_SAMPLE, val);
  463. break;
  464. case IIO_CHAN_INFO_AVERAGE_RAW:
  465. return meson_sar_adc_get_sample(indio_dev, chan,
  466. MEAN_AVERAGING, EIGHT_SAMPLES,
  467. val);
  468. break;
  469. case IIO_CHAN_INFO_SCALE:
  470. ret = regulator_get_voltage(priv->vref);
  471. if (ret < 0) {
  472. dev_err(indio_dev->dev.parent,
  473. "failed to get vref voltage: %d\n", ret);
  474. return ret;
  475. }
  476. *val = ret / 1000;
  477. *val2 = priv->data->param->resolution;
  478. return IIO_VAL_FRACTIONAL_LOG2;
  479. case IIO_CHAN_INFO_CALIBBIAS:
  480. *val = priv->calibbias;
  481. return IIO_VAL_INT;
  482. case IIO_CHAN_INFO_CALIBSCALE:
  483. *val = priv->calibscale / MILLION;
  484. *val2 = priv->calibscale % MILLION;
  485. return IIO_VAL_INT_PLUS_MICRO;
  486. default:
  487. return -EINVAL;
  488. }
  489. }
  490. static int meson_sar_adc_clk_init(struct iio_dev *indio_dev,
  491. void __iomem *base)
  492. {
  493. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  494. struct clk_init_data init;
  495. const char *clk_parents[1];
  496. init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%s#adc_div",
  497. dev_name(indio_dev->dev.parent));
  498. if (!init.name)
  499. return -ENOMEM;
  500. init.flags = 0;
  501. init.ops = &clk_divider_ops;
  502. clk_parents[0] = __clk_get_name(priv->clkin);
  503. init.parent_names = clk_parents;
  504. init.num_parents = 1;
  505. priv->clk_div.reg = base + MESON_SAR_ADC_REG3;
  506. priv->clk_div.shift = MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT;
  507. priv->clk_div.width = MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH;
  508. priv->clk_div.hw.init = &init;
  509. priv->clk_div.flags = 0;
  510. priv->adc_div_clk = devm_clk_register(&indio_dev->dev,
  511. &priv->clk_div.hw);
  512. if (WARN_ON(IS_ERR(priv->adc_div_clk)))
  513. return PTR_ERR(priv->adc_div_clk);
  514. init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%s#adc_en",
  515. dev_name(indio_dev->dev.parent));
  516. if (!init.name)
  517. return -ENOMEM;
  518. init.flags = CLK_SET_RATE_PARENT;
  519. init.ops = &clk_gate_ops;
  520. clk_parents[0] = __clk_get_name(priv->adc_div_clk);
  521. init.parent_names = clk_parents;
  522. init.num_parents = 1;
  523. priv->clk_gate.reg = base + MESON_SAR_ADC_REG3;
  524. priv->clk_gate.bit_idx = __ffs(MESON_SAR_ADC_REG3_CLK_EN);
  525. priv->clk_gate.hw.init = &init;
  526. priv->adc_clk = devm_clk_register(&indio_dev->dev, &priv->clk_gate.hw);
  527. if (WARN_ON(IS_ERR(priv->adc_clk)))
  528. return PTR_ERR(priv->adc_clk);
  529. return 0;
  530. }
  531. static int meson_sar_adc_init(struct iio_dev *indio_dev)
  532. {
  533. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  534. int regval, i, ret;
  535. /*
  536. * make sure we start at CH7 input since the other muxes are only used
  537. * for internal calibration.
  538. */
  539. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
  540. if (priv->data->param->has_bl30_integration) {
  541. /*
  542. * leave sampling delay and the input clocks as configured by
  543. * BL30 to make sure BL30 gets the values it expects when
  544. * reading the temperature sensor.
  545. */
  546. regmap_read(priv->regmap, MESON_SAR_ADC_REG3, &regval);
  547. if (regval & MESON_SAR_ADC_REG3_BL30_INITIALIZED)
  548. return 0;
  549. }
  550. meson_sar_adc_stop_sample_engine(indio_dev);
  551. /* update the channel 6 MUX to select the temperature sensor */
  552. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  553. MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL,
  554. MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL);
  555. /* disable all channels by default */
  556. regmap_write(priv->regmap, MESON_SAR_ADC_CHAN_LIST, 0x0);
  557. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  558. MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE, 0);
  559. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  560. MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY,
  561. MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY);
  562. /* delay between two samples = (10+1) * 1uS */
  563. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  564. MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
  565. FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK,
  566. 10));
  567. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  568. MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
  569. FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
  570. 0));
  571. /* delay between two samples = (10+1) * 1uS */
  572. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  573. MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
  574. FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
  575. 10));
  576. regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
  577. MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
  578. FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
  579. 1));
  580. /*
  581. * set up the input channel muxes in MESON_SAR_ADC_CHAN_10_SW
  582. * (0 = SAR_ADC_CH0, 1 = SAR_ADC_CH1)
  583. */
  584. regval = FIELD_PREP(MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK, 0);
  585. regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
  586. MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK,
  587. regval);
  588. regval = FIELD_PREP(MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK, 1);
  589. regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
  590. MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK,
  591. regval);
  592. /*
  593. * set up the input channel muxes in MESON_SAR_ADC_AUX_SW
  594. * (2 = SAR_ADC_CH2, 3 = SAR_ADC_CH3, ...) and enable
  595. * MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW and
  596. * MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW like the vendor driver.
  597. */
  598. regval = 0;
  599. for (i = 2; i <= 7; i++)
  600. regval |= i << MESON_SAR_ADC_AUX_SW_MUX_SEL_CHAN_SHIFT(i);
  601. regval |= MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW;
  602. regval |= MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW;
  603. regmap_write(priv->regmap, MESON_SAR_ADC_AUX_SW, regval);
  604. ret = clk_set_parent(priv->adc_sel_clk, priv->clkin);
  605. if (ret) {
  606. dev_err(indio_dev->dev.parent,
  607. "failed to set adc parent to clkin\n");
  608. return ret;
  609. }
  610. ret = clk_set_rate(priv->adc_clk, priv->data->param->clock_rate);
  611. if (ret) {
  612. dev_err(indio_dev->dev.parent,
  613. "failed to set adc clock rate\n");
  614. return ret;
  615. }
  616. return 0;
  617. }
  618. static void meson_sar_adc_set_bandgap(struct iio_dev *indio_dev, bool on_off)
  619. {
  620. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  621. const struct meson_sar_adc_param *param = priv->data->param;
  622. u32 enable_mask;
  623. if (param->bandgap_reg == MESON_SAR_ADC_REG11)
  624. enable_mask = MESON_SAR_ADC_REG11_BANDGAP_EN;
  625. else
  626. enable_mask = MESON_SAR_ADC_DELTA_10_TS_VBG_EN;
  627. regmap_update_bits(priv->regmap, param->bandgap_reg, enable_mask,
  628. on_off ? enable_mask : 0);
  629. }
  630. static int meson_sar_adc_hw_enable(struct iio_dev *indio_dev)
  631. {
  632. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  633. int ret;
  634. u32 regval;
  635. ret = meson_sar_adc_lock(indio_dev);
  636. if (ret)
  637. goto err_lock;
  638. ret = regulator_enable(priv->vref);
  639. if (ret < 0) {
  640. dev_err(indio_dev->dev.parent,
  641. "failed to enable vref regulator\n");
  642. goto err_vref;
  643. }
  644. ret = clk_prepare_enable(priv->core_clk);
  645. if (ret) {
  646. dev_err(indio_dev->dev.parent, "failed to enable core clk\n");
  647. goto err_core_clk;
  648. }
  649. regval = FIELD_PREP(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, 1);
  650. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
  651. MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
  652. meson_sar_adc_set_bandgap(indio_dev, true);
  653. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  654. MESON_SAR_ADC_REG3_ADC_EN,
  655. MESON_SAR_ADC_REG3_ADC_EN);
  656. udelay(5);
  657. ret = clk_prepare_enable(priv->adc_clk);
  658. if (ret) {
  659. dev_err(indio_dev->dev.parent, "failed to enable adc clk\n");
  660. goto err_adc_clk;
  661. }
  662. meson_sar_adc_unlock(indio_dev);
  663. return 0;
  664. err_adc_clk:
  665. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  666. MESON_SAR_ADC_REG3_ADC_EN, 0);
  667. meson_sar_adc_set_bandgap(indio_dev, false);
  668. clk_disable_unprepare(priv->core_clk);
  669. err_core_clk:
  670. regulator_disable(priv->vref);
  671. err_vref:
  672. meson_sar_adc_unlock(indio_dev);
  673. err_lock:
  674. return ret;
  675. }
  676. static int meson_sar_adc_hw_disable(struct iio_dev *indio_dev)
  677. {
  678. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  679. int ret;
  680. ret = meson_sar_adc_lock(indio_dev);
  681. if (ret)
  682. return ret;
  683. clk_disable_unprepare(priv->adc_clk);
  684. regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
  685. MESON_SAR_ADC_REG3_ADC_EN, 0);
  686. meson_sar_adc_set_bandgap(indio_dev, false);
  687. clk_disable_unprepare(priv->core_clk);
  688. regulator_disable(priv->vref);
  689. meson_sar_adc_unlock(indio_dev);
  690. return 0;
  691. }
  692. static irqreturn_t meson_sar_adc_irq(int irq, void *data)
  693. {
  694. struct iio_dev *indio_dev = data;
  695. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  696. unsigned int cnt, threshold;
  697. u32 regval;
  698. regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
  699. cnt = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
  700. threshold = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
  701. if (cnt < threshold)
  702. return IRQ_NONE;
  703. complete(&priv->done);
  704. return IRQ_HANDLED;
  705. }
  706. static int meson_sar_adc_calib(struct iio_dev *indio_dev)
  707. {
  708. struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
  709. int ret, nominal0, nominal1, value0, value1;
  710. /* use points 25% and 75% for calibration */
  711. nominal0 = (1 << priv->data->param->resolution) / 4;
  712. nominal1 = (1 << priv->data->param->resolution) * 3 / 4;
  713. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_DIV4);
  714. usleep_range(10, 20);
  715. ret = meson_sar_adc_get_sample(indio_dev,
  716. &meson_sar_adc_iio_channels[7],
  717. MEAN_AVERAGING, EIGHT_SAMPLES, &value0);
  718. if (ret < 0)
  719. goto out;
  720. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_MUL3_DIV4);
  721. usleep_range(10, 20);
  722. ret = meson_sar_adc_get_sample(indio_dev,
  723. &meson_sar_adc_iio_channels[7],
  724. MEAN_AVERAGING, EIGHT_SAMPLES, &value1);
  725. if (ret < 0)
  726. goto out;
  727. if (value1 <= value0) {
  728. ret = -EINVAL;
  729. goto out;
  730. }
  731. priv->calibscale = div_s64((nominal1 - nominal0) * (s64)MILLION,
  732. value1 - value0);
  733. priv->calibbias = nominal0 - div_s64((s64)value0 * priv->calibscale,
  734. MILLION);
  735. ret = 0;
  736. out:
  737. meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
  738. return ret;
  739. }
  740. static const struct iio_info meson_sar_adc_iio_info = {
  741. .read_raw = meson_sar_adc_iio_info_read_raw,
  742. };
  743. static const struct meson_sar_adc_param meson_sar_adc_meson8_param = {
  744. .has_bl30_integration = false,
  745. .clock_rate = 1150000,
  746. .bandgap_reg = MESON_SAR_ADC_DELTA_10,
  747. .regmap_config = &meson_sar_adc_regmap_config_meson8,
  748. .resolution = 10,
  749. };
  750. static const struct meson_sar_adc_param meson_sar_adc_gxbb_param = {
  751. .has_bl30_integration = true,
  752. .clock_rate = 1200000,
  753. .bandgap_reg = MESON_SAR_ADC_REG11,
  754. .regmap_config = &meson_sar_adc_regmap_config_gxbb,
  755. .resolution = 10,
  756. };
  757. static const struct meson_sar_adc_param meson_sar_adc_gxl_param = {
  758. .has_bl30_integration = true,
  759. .clock_rate = 1200000,
  760. .bandgap_reg = MESON_SAR_ADC_REG11,
  761. .regmap_config = &meson_sar_adc_regmap_config_gxbb,
  762. .resolution = 12,
  763. };
  764. static const struct meson_sar_adc_data meson_sar_adc_meson8_data = {
  765. .param = &meson_sar_adc_meson8_param,
  766. .name = "meson-meson8-saradc",
  767. };
  768. static const struct meson_sar_adc_data meson_sar_adc_meson8b_data = {
  769. .param = &meson_sar_adc_meson8_param,
  770. .name = "meson-meson8b-saradc",
  771. };
  772. static const struct meson_sar_adc_data meson_sar_adc_meson8m2_data = {
  773. .param = &meson_sar_adc_meson8_param,
  774. .name = "meson-meson8m2-saradc",
  775. };
  776. static const struct meson_sar_adc_data meson_sar_adc_gxbb_data = {
  777. .param = &meson_sar_adc_gxbb_param,
  778. .name = "meson-gxbb-saradc",
  779. };
  780. static const struct meson_sar_adc_data meson_sar_adc_gxl_data = {
  781. .param = &meson_sar_adc_gxl_param,
  782. .name = "meson-gxl-saradc",
  783. };
  784. static const struct meson_sar_adc_data meson_sar_adc_gxm_data = {
  785. .param = &meson_sar_adc_gxl_param,
  786. .name = "meson-gxm-saradc",
  787. };
  788. static const struct meson_sar_adc_data meson_sar_adc_axg_data = {
  789. .param = &meson_sar_adc_gxl_param,
  790. .name = "meson-axg-saradc",
  791. };
  792. static const struct of_device_id meson_sar_adc_of_match[] = {
  793. {
  794. .compatible = "amlogic,meson8-saradc",
  795. .data = &meson_sar_adc_meson8_data,
  796. },
  797. {
  798. .compatible = "amlogic,meson8b-saradc",
  799. .data = &meson_sar_adc_meson8b_data,
  800. },
  801. {
  802. .compatible = "amlogic,meson8m2-saradc",
  803. .data = &meson_sar_adc_meson8m2_data,
  804. },
  805. {
  806. .compatible = "amlogic,meson-gxbb-saradc",
  807. .data = &meson_sar_adc_gxbb_data,
  808. }, {
  809. .compatible = "amlogic,meson-gxl-saradc",
  810. .data = &meson_sar_adc_gxl_data,
  811. }, {
  812. .compatible = "amlogic,meson-gxm-saradc",
  813. .data = &meson_sar_adc_gxm_data,
  814. }, {
  815. .compatible = "amlogic,meson-axg-saradc",
  816. .data = &meson_sar_adc_axg_data,
  817. },
  818. {},
  819. };
  820. MODULE_DEVICE_TABLE(of, meson_sar_adc_of_match);
  821. static int meson_sar_adc_probe(struct platform_device *pdev)
  822. {
  823. struct meson_sar_adc_priv *priv;
  824. struct iio_dev *indio_dev;
  825. struct resource *res;
  826. void __iomem *base;
  827. const struct of_device_id *match;
  828. int irq, ret;
  829. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*priv));
  830. if (!indio_dev) {
  831. dev_err(&pdev->dev, "failed allocating iio device\n");
  832. return -ENOMEM;
  833. }
  834. priv = iio_priv(indio_dev);
  835. init_completion(&priv->done);
  836. match = of_match_device(meson_sar_adc_of_match, &pdev->dev);
  837. if (!match) {
  838. dev_err(&pdev->dev, "failed to match device\n");
  839. return -ENODEV;
  840. }
  841. priv->data = match->data;
  842. indio_dev->name = priv->data->name;
  843. indio_dev->dev.parent = &pdev->dev;
  844. indio_dev->dev.of_node = pdev->dev.of_node;
  845. indio_dev->modes = INDIO_DIRECT_MODE;
  846. indio_dev->info = &meson_sar_adc_iio_info;
  847. indio_dev->channels = meson_sar_adc_iio_channels;
  848. indio_dev->num_channels = ARRAY_SIZE(meson_sar_adc_iio_channels);
  849. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  850. base = devm_ioremap_resource(&pdev->dev, res);
  851. if (IS_ERR(base))
  852. return PTR_ERR(base);
  853. priv->regmap = devm_regmap_init_mmio(&pdev->dev, base,
  854. priv->data->param->regmap_config);
  855. if (IS_ERR(priv->regmap))
  856. return PTR_ERR(priv->regmap);
  857. irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  858. if (!irq)
  859. return -EINVAL;
  860. ret = devm_request_irq(&pdev->dev, irq, meson_sar_adc_irq, IRQF_SHARED,
  861. dev_name(&pdev->dev), indio_dev);
  862. if (ret)
  863. return ret;
  864. priv->clkin = devm_clk_get(&pdev->dev, "clkin");
  865. if (IS_ERR(priv->clkin)) {
  866. dev_err(&pdev->dev, "failed to get clkin\n");
  867. return PTR_ERR(priv->clkin);
  868. }
  869. priv->core_clk = devm_clk_get(&pdev->dev, "core");
  870. if (IS_ERR(priv->core_clk)) {
  871. dev_err(&pdev->dev, "failed to get core clk\n");
  872. return PTR_ERR(priv->core_clk);
  873. }
  874. priv->adc_clk = devm_clk_get(&pdev->dev, "adc_clk");
  875. if (IS_ERR(priv->adc_clk)) {
  876. if (PTR_ERR(priv->adc_clk) == -ENOENT) {
  877. priv->adc_clk = NULL;
  878. } else {
  879. dev_err(&pdev->dev, "failed to get adc clk\n");
  880. return PTR_ERR(priv->adc_clk);
  881. }
  882. }
  883. priv->adc_sel_clk = devm_clk_get(&pdev->dev, "adc_sel");
  884. if (IS_ERR(priv->adc_sel_clk)) {
  885. if (PTR_ERR(priv->adc_sel_clk) == -ENOENT) {
  886. priv->adc_sel_clk = NULL;
  887. } else {
  888. dev_err(&pdev->dev, "failed to get adc_sel clk\n");
  889. return PTR_ERR(priv->adc_sel_clk);
  890. }
  891. }
  892. /* on pre-GXBB SoCs the SAR ADC itself provides the ADC clock: */
  893. if (!priv->adc_clk) {
  894. ret = meson_sar_adc_clk_init(indio_dev, base);
  895. if (ret)
  896. return ret;
  897. }
  898. priv->vref = devm_regulator_get(&pdev->dev, "vref");
  899. if (IS_ERR(priv->vref)) {
  900. dev_err(&pdev->dev, "failed to get vref regulator\n");
  901. return PTR_ERR(priv->vref);
  902. }
  903. priv->calibscale = MILLION;
  904. ret = meson_sar_adc_init(indio_dev);
  905. if (ret)
  906. goto err;
  907. ret = meson_sar_adc_hw_enable(indio_dev);
  908. if (ret)
  909. goto err;
  910. ret = meson_sar_adc_calib(indio_dev);
  911. if (ret)
  912. dev_warn(&pdev->dev, "calibration failed\n");
  913. platform_set_drvdata(pdev, indio_dev);
  914. ret = iio_device_register(indio_dev);
  915. if (ret)
  916. goto err_hw;
  917. return 0;
  918. err_hw:
  919. meson_sar_adc_hw_disable(indio_dev);
  920. err:
  921. return ret;
  922. }
  923. static int meson_sar_adc_remove(struct platform_device *pdev)
  924. {
  925. struct iio_dev *indio_dev = platform_get_drvdata(pdev);
  926. iio_device_unregister(indio_dev);
  927. return meson_sar_adc_hw_disable(indio_dev);
  928. }
  929. static int __maybe_unused meson_sar_adc_suspend(struct device *dev)
  930. {
  931. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  932. return meson_sar_adc_hw_disable(indio_dev);
  933. }
  934. static int __maybe_unused meson_sar_adc_resume(struct device *dev)
  935. {
  936. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  937. return meson_sar_adc_hw_enable(indio_dev);
  938. }
  939. static SIMPLE_DEV_PM_OPS(meson_sar_adc_pm_ops,
  940. meson_sar_adc_suspend, meson_sar_adc_resume);
  941. static struct platform_driver meson_sar_adc_driver = {
  942. .probe = meson_sar_adc_probe,
  943. .remove = meson_sar_adc_remove,
  944. .driver = {
  945. .name = "meson-saradc",
  946. .of_match_table = meson_sar_adc_of_match,
  947. .pm = &meson_sar_adc_pm_ops,
  948. },
  949. };
  950. module_platform_driver(meson_sar_adc_driver);
  951. MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
  952. MODULE_DESCRIPTION("Amlogic Meson SAR ADC driver");
  953. MODULE_LICENSE("GPL v2");